1d0f7453dSHuacai Chen /* 2d0f7453dSHuacai Chen * bonito north bridge support 3d0f7453dSHuacai Chen * 4d0f7453dSHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5d0f7453dSHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 6d0f7453dSHuacai Chen * 7d0f7453dSHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11d0f7453dSHuacai Chen */ 12d0f7453dSHuacai Chen 13d0f7453dSHuacai Chen /* 14d0f7453dSHuacai Chen * fulong 2e mini pc has a bonito north bridge. 15d0f7453dSHuacai Chen */ 16d0f7453dSHuacai Chen 17d0f7453dSHuacai Chen /* what is the meaning of devfn in qemu and IDSEL in bonito northbridge? 18d0f7453dSHuacai Chen * 19d0f7453dSHuacai Chen * devfn pci_slot<<3 + funno 20d0f7453dSHuacai Chen * one pci bus can have 32 devices and each device can have 8 functions. 21d0f7453dSHuacai Chen * 22d0f7453dSHuacai Chen * In bonito north bridge, pci slot = IDSEL bit - 12. 23d0f7453dSHuacai Chen * For example, PCI_IDSEL_VIA686B = 17, 24d0f7453dSHuacai Chen * pci slot = 17-12=5 25d0f7453dSHuacai Chen * 26d0f7453dSHuacai Chen * so 27d0f7453dSHuacai Chen * VT686B_FUN0's devfn = (5<<3)+0 28d0f7453dSHuacai Chen * VT686B_FUN1's devfn = (5<<3)+1 29d0f7453dSHuacai Chen * 30d0f7453dSHuacai Chen * qemu also uses pci address for north bridge to access pci config register. 31d0f7453dSHuacai Chen * bus_no [23:16] 32d0f7453dSHuacai Chen * dev_no [15:11] 33d0f7453dSHuacai Chen * fun_no [10:8] 34d0f7453dSHuacai Chen * reg_no [7:2] 35d0f7453dSHuacai Chen * 36d0f7453dSHuacai Chen * so function bonito_sbridge_pciaddr for the translation from 37d0f7453dSHuacai Chen * north bridge address to pci address. 38d0f7453dSHuacai Chen */ 39d0f7453dSHuacai Chen 40*97d5408fSPeter Maydell #include "qemu/osdep.h" 41d0f7453dSHuacai Chen 4283c9f4caSPaolo Bonzini #include "hw/hw.h" 4383c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 440d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 450d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 4683c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h" 479c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 48022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 49d0f7453dSHuacai Chen 50d0f7453dSHuacai Chen //#define DEBUG_BONITO 51d0f7453dSHuacai Chen 52d0f7453dSHuacai Chen #ifdef DEBUG_BONITO 53d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__) 54d0f7453dSHuacai Chen #else 55d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) 56d0f7453dSHuacai Chen #endif 57d0f7453dSHuacai Chen 58d0f7453dSHuacai Chen /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/ 59d0f7453dSHuacai Chen #define BONITO_BOOT_BASE 0x1fc00000 60d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE 0x00100000 61d0f7453dSHuacai Chen #define BONITO_BOOT_TOP (BONITO_BOOT_BASE+BONITO_BOOT_SIZE-1) 62d0f7453dSHuacai Chen #define BONITO_FLASH_BASE 0x1c000000 63d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE 0x03000000 64d0f7453dSHuacai Chen #define BONITO_FLASH_TOP (BONITO_FLASH_BASE+BONITO_FLASH_SIZE-1) 65d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE 0x1f800000 66d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE 0x00400000 67d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE+BONITO_SOCKET_SIZE-1) 68d0f7453dSHuacai Chen #define BONITO_REG_BASE 0x1fe00000 69d0f7453dSHuacai Chen #define BONITO_REG_SIZE 0x00040000 70d0f7453dSHuacai Chen #define BONITO_REG_TOP (BONITO_REG_BASE+BONITO_REG_SIZE-1) 71d0f7453dSHuacai Chen #define BONITO_DEV_BASE 0x1ff00000 72d0f7453dSHuacai Chen #define BONITO_DEV_SIZE 0x00100000 73d0f7453dSHuacai Chen #define BONITO_DEV_TOP (BONITO_DEV_BASE+BONITO_DEV_SIZE-1) 74d0f7453dSHuacai Chen #define BONITO_PCILO_BASE 0x10000000 75d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA 0xb0000000 76d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE 0x0c000000 77d0f7453dSHuacai Chen #define BONITO_PCILO_TOP (BONITO_PCILO_BASE+BONITO_PCILO_SIZE-1) 78d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE 0x10000000 79d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE 0x14000000 80d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE 0x18000000 81d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE 0x20000000 82d0f7453dSHuacai Chen #define BONITO_PCIHI_SIZE 0x20000000 83d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE+BONITO_PCIHI_SIZE-1) 84d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE 0x1fd00000 85d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA 0xbfd00000 86d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE 0x00010000 87d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE+BONITO_PCIIO_SIZE-1) 88d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE 0x1fe80000 89d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE 0x00080000 90d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE+BONITO_PCICFG_SIZE-1) 91d0f7453dSHuacai Chen 92d0f7453dSHuacai Chen 93d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE 0x00 94d0f7453dSHuacai Chen #define BONITO_REGBASE 0x100 95d0f7453dSHuacai Chen 96d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE+BONITO_REG_BASE) 97d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE (0x100) 98d0f7453dSHuacai Chen 99d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE+BONITO_REG_BASE) 100d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE (0x70) 101d0f7453dSHuacai Chen 102d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE) 103d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE) 104d0f7453dSHuacai Chen 105d0f7453dSHuacai Chen 106d0f7453dSHuacai Chen 107d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */ 108d0f7453dSHuacai Chen /* Power on register */ 109d0f7453dSHuacai Chen 110d0f7453dSHuacai Chen #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */ 111d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4 112d0f7453dSHuacai Chen #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET>>2) /*0x104 */ 113d0f7453dSHuacai Chen 114d0f7453dSHuacai Chen /* 2. IO & IDE configuration */ 115d0f7453dSHuacai Chen #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */ 116d0f7453dSHuacai Chen 117d0f7453dSHuacai Chen /* 3. IO & IDE configuration */ 118d0f7453dSHuacai Chen #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */ 119d0f7453dSHuacai Chen 120d0f7453dSHuacai Chen /* 4. PCI address map control */ 121d0f7453dSHuacai Chen #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */ 122d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */ 123d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */ 124d0f7453dSHuacai Chen 125d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */ 126d0f7453dSHuacai Chen /* GPIO Regs - r/w */ 127d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET 0x1c 128d0f7453dSHuacai Chen #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */ 129d0f7453dSHuacai Chen #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */ 130d0f7453dSHuacai Chen 131d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */ 132d0f7453dSHuacai Chen #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */ 133d0f7453dSHuacai Chen #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */ 134d0f7453dSHuacai Chen #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */ 135d0f7453dSHuacai Chen 136d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */ 137d0f7453dSHuacai Chen #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */ 138d0f7453dSHuacai Chen #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */ 139d0f7453dSHuacai Chen #define BONITO_INTEN (0x38 >> 2) /* 0x138 */ 140d0f7453dSHuacai Chen #define BONITO_INTISR (0x3c >> 2) /* 0x13c */ 141d0f7453dSHuacai Chen 142d0f7453dSHuacai Chen /* PCI mail boxes */ 143d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET 0x40 144d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET 0x44 145d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET 0x48 146d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET 0x4c 147d0f7453dSHuacai Chen #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */ 148d0f7453dSHuacai Chen #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */ 149d0f7453dSHuacai Chen #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */ 150d0f7453dSHuacai Chen #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */ 151d0f7453dSHuacai Chen 152d0f7453dSHuacai Chen /* 6. PCI cache */ 153d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */ 154d0f7453dSHuacai Chen #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */ 155d0f7453dSHuacai Chen #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */ 156d0f7453dSHuacai Chen #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */ 157d0f7453dSHuacai Chen 158d0f7453dSHuacai Chen /* 7. other*/ 159d0f7453dSHuacai Chen #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */ 160d0f7453dSHuacai Chen #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */ 161d0f7453dSHuacai Chen #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */ 162d0f7453dSHuacai Chen #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */ 163d0f7453dSHuacai Chen 164d0f7453dSHuacai Chen #define BONITO_REGS (0x70 >> 2) 165d0f7453dSHuacai Chen 166d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */ 167d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */ 168d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET 11 169d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */ 170d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET 8 171d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_MASK 0xFC 172d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET 0 173d0f7453dSHuacai Chen 174d0f7453dSHuacai Chen 175d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */ 176d0f7453dSHuacai Chen #define PCI_SLOT_BASE 12 177d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT (17) 178d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B (1<<PCI_IDSEL_VIA686B_BIT) 179d0f7453dSHuacai Chen 180d0f7453dSHuacai Chen #define PCI_ADDR(busno,devno,funno,regno) \ 181d0f7453dSHuacai Chen ((((busno)<<16)&0xff0000) + (((devno)<<11)&0xf800) + (((funno)<<8)&0x700) + (regno)) 182d0f7453dSHuacai Chen 183c5589ee9SAndreas Färber typedef struct BonitoState BonitoState; 184d0f7453dSHuacai Chen 185d0f7453dSHuacai Chen typedef struct PCIBonitoState 186d0f7453dSHuacai Chen { 187d0f7453dSHuacai Chen PCIDevice dev; 188c5589ee9SAndreas Färber 189d0f7453dSHuacai Chen BonitoState *pcihost; 190d0f7453dSHuacai Chen uint32_t regs[BONITO_REGS]; 191d0f7453dSHuacai Chen 192d0f7453dSHuacai Chen struct bonldma { 193d0f7453dSHuacai Chen uint32_t ldmactrl; 194d0f7453dSHuacai Chen uint32_t ldmastat; 195d0f7453dSHuacai Chen uint32_t ldmaaddr; 196d0f7453dSHuacai Chen uint32_t ldmago; 197d0f7453dSHuacai Chen } bonldma; 198d0f7453dSHuacai Chen 199d0f7453dSHuacai Chen /* Based at 1fe00300, bonito Copier */ 200d0f7453dSHuacai Chen struct boncop { 201d0f7453dSHuacai Chen uint32_t copctrl; 202d0f7453dSHuacai Chen uint32_t copstat; 203d0f7453dSHuacai Chen uint32_t coppaddr; 204d0f7453dSHuacai Chen uint32_t copgo; 205d0f7453dSHuacai Chen } boncop; 206d0f7453dSHuacai Chen 207d0f7453dSHuacai Chen /* Bonito registers */ 20889200979SBenoît Canet MemoryRegion iomem; 209def344a6SBenoît Canet MemoryRegion iomem_ldma; 2109a542a48SBenoît Canet MemoryRegion iomem_cop; 211e37b80faSPaolo Bonzini MemoryRegion bonito_pciio; 212e37b80faSPaolo Bonzini MemoryRegion bonito_localio; 213d0f7453dSHuacai Chen 214d0f7453dSHuacai Chen } PCIBonitoState; 215d0f7453dSHuacai Chen 216a2a645d9SCao jin struct BonitoState { 217a2a645d9SCao jin PCIHostState parent_obj; 218a2a645d9SCao jin qemu_irq *pic; 219a2a645d9SCao jin PCIBonitoState *pci_dev; 220a2a645d9SCao jin }; 221a2a645d9SCao jin 222a2a645d9SCao jin #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost" 223c5589ee9SAndreas Färber #define BONITO_PCI_HOST_BRIDGE(obj) \ 224c5589ee9SAndreas Färber OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE) 225c5589ee9SAndreas Färber 226a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito" 227a2a645d9SCao jin #define PCI_BONITO(obj) \ 228a2a645d9SCao jin OBJECT_CHECK(PCIBonitoState, (obj), TYPE_PCI_BONITO) 229d0f7453dSHuacai Chen 230a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr, 23189200979SBenoît Canet uint64_t val, unsigned size) 232d0f7453dSHuacai Chen { 233d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 234d0f7453dSHuacai Chen uint32_t saddr; 235d0f7453dSHuacai Chen int reset = 0; 236d0f7453dSHuacai Chen 2370ca4f941SPaolo Bonzini saddr = addr >> 2; 238d0f7453dSHuacai Chen 239d0f7453dSHuacai Chen DPRINTF("bonito_writel "TARGET_FMT_plx" val %x saddr %x\n", addr, val, saddr); 240d0f7453dSHuacai Chen switch (saddr) { 241d0f7453dSHuacai Chen case BONITO_BONPONCFG: 242d0f7453dSHuacai Chen case BONITO_IODEVCFG: 243d0f7453dSHuacai Chen case BONITO_SDCFG: 244d0f7453dSHuacai Chen case BONITO_PCIMAP: 245d0f7453dSHuacai Chen case BONITO_PCIMEMBASECFG: 246d0f7453dSHuacai Chen case BONITO_PCIMAP_CFG: 247d0f7453dSHuacai Chen case BONITO_GPIODATA: 248d0f7453dSHuacai Chen case BONITO_GPIOIE: 249d0f7453dSHuacai Chen case BONITO_INTEDGE: 250d0f7453dSHuacai Chen case BONITO_INTSTEER: 251d0f7453dSHuacai Chen case BONITO_INTPOL: 252d0f7453dSHuacai Chen case BONITO_PCIMAIL0: 253d0f7453dSHuacai Chen case BONITO_PCIMAIL1: 254d0f7453dSHuacai Chen case BONITO_PCIMAIL2: 255d0f7453dSHuacai Chen case BONITO_PCIMAIL3: 256d0f7453dSHuacai Chen case BONITO_PCICACHECTRL: 257d0f7453dSHuacai Chen case BONITO_PCICACHETAG: 258d0f7453dSHuacai Chen case BONITO_PCIBADADDR: 259d0f7453dSHuacai Chen case BONITO_PCIMSTAT: 260d0f7453dSHuacai Chen case BONITO_TIMECFG: 261d0f7453dSHuacai Chen case BONITO_CPUCFG: 262d0f7453dSHuacai Chen case BONITO_DQCFG: 263d0f7453dSHuacai Chen case BONITO_MEMSIZE: 264d0f7453dSHuacai Chen s->regs[saddr] = val; 265d0f7453dSHuacai Chen break; 266d0f7453dSHuacai Chen case BONITO_BONGENCFG: 267d0f7453dSHuacai Chen if (!(s->regs[saddr] & 0x04) && (val & 0x04)) { 268d0f7453dSHuacai Chen reset = 1; /* bit 2 jump from 0 to 1 cause reset */ 269d0f7453dSHuacai Chen } 270d0f7453dSHuacai Chen s->regs[saddr] = val; 271d0f7453dSHuacai Chen if (reset) { 272d0f7453dSHuacai Chen qemu_system_reset_request(); 273d0f7453dSHuacai Chen } 274d0f7453dSHuacai Chen break; 275d0f7453dSHuacai Chen case BONITO_INTENSET: 276d0f7453dSHuacai Chen s->regs[BONITO_INTENSET] = val; 277d0f7453dSHuacai Chen s->regs[BONITO_INTEN] |= val; 278d0f7453dSHuacai Chen break; 279d0f7453dSHuacai Chen case BONITO_INTENCLR: 280d0f7453dSHuacai Chen s->regs[BONITO_INTENCLR] = val; 281d0f7453dSHuacai Chen s->regs[BONITO_INTEN] &= ~val; 282d0f7453dSHuacai Chen break; 283d0f7453dSHuacai Chen case BONITO_INTEN: 284d0f7453dSHuacai Chen case BONITO_INTISR: 285d0f7453dSHuacai Chen DPRINTF("write to readonly bonito register %x\n", saddr); 286d0f7453dSHuacai Chen break; 287d0f7453dSHuacai Chen default: 288d0f7453dSHuacai Chen DPRINTF("write to unknown bonito register %x\n", saddr); 289d0f7453dSHuacai Chen break; 290d0f7453dSHuacai Chen } 291d0f7453dSHuacai Chen } 292d0f7453dSHuacai Chen 293a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr, 29489200979SBenoît Canet unsigned size) 295d0f7453dSHuacai Chen { 296d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 297d0f7453dSHuacai Chen uint32_t saddr; 298d0f7453dSHuacai Chen 2990ca4f941SPaolo Bonzini saddr = addr >> 2; 300d0f7453dSHuacai Chen 301d0f7453dSHuacai Chen DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr); 302d0f7453dSHuacai Chen switch (saddr) { 303d0f7453dSHuacai Chen case BONITO_INTISR: 304d0f7453dSHuacai Chen return s->regs[saddr]; 305d0f7453dSHuacai Chen default: 306d0f7453dSHuacai Chen return s->regs[saddr]; 307d0f7453dSHuacai Chen } 308d0f7453dSHuacai Chen } 309d0f7453dSHuacai Chen 31089200979SBenoît Canet static const MemoryRegionOps bonito_ops = { 31189200979SBenoît Canet .read = bonito_readl, 31289200979SBenoît Canet .write = bonito_writel, 31389200979SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 31489200979SBenoît Canet .valid = { 31589200979SBenoît Canet .min_access_size = 4, 31689200979SBenoît Canet .max_access_size = 4, 31789200979SBenoît Canet }, 318d0f7453dSHuacai Chen }; 319d0f7453dSHuacai Chen 320a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr, 321183e1d40SBenoît Canet uint64_t val, unsigned size) 322d0f7453dSHuacai Chen { 323d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 324c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 325d0f7453dSHuacai Chen 326d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %x\n", addr, val); 327c5589ee9SAndreas Färber d->config_write(d, addr, val, 4); 328d0f7453dSHuacai Chen } 329d0f7453dSHuacai Chen 330a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr, 331183e1d40SBenoît Canet unsigned size) 332d0f7453dSHuacai Chen { 333d0f7453dSHuacai Chen 334d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 335c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 336d0f7453dSHuacai Chen 337d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr); 338c5589ee9SAndreas Färber return d->config_read(d, addr, 4); 339d0f7453dSHuacai Chen } 340d0f7453dSHuacai Chen 341d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */ 342d0f7453dSHuacai Chen 343183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = { 344183e1d40SBenoît Canet .read = bonito_pciconf_readl, 345183e1d40SBenoît Canet .write = bonito_pciconf_writel, 346183e1d40SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 347183e1d40SBenoît Canet .valid = { 348183e1d40SBenoît Canet .min_access_size = 4, 349183e1d40SBenoît Canet .max_access_size = 4, 350183e1d40SBenoît Canet }, 351d0f7453dSHuacai Chen }; 352d0f7453dSHuacai Chen 353a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr, 354def344a6SBenoît Canet unsigned size) 355d0f7453dSHuacai Chen { 356d0f7453dSHuacai Chen uint32_t val; 357d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 358d0f7453dSHuacai Chen 35958d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 36058d47978SPeter Maydell return 0; 36158d47978SPeter Maydell } 36258d47978SPeter Maydell 363d0f7453dSHuacai Chen val = ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)]; 364d0f7453dSHuacai Chen 365d0f7453dSHuacai Chen return val; 366d0f7453dSHuacai Chen } 367d0f7453dSHuacai Chen 368a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr, 369def344a6SBenoît Canet uint64_t val, unsigned size) 370d0f7453dSHuacai Chen { 371d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 372d0f7453dSHuacai Chen 37358d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 37458d47978SPeter Maydell return; 37558d47978SPeter Maydell } 37658d47978SPeter Maydell 377d0f7453dSHuacai Chen ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)] = val & 0xffffffff; 378d0f7453dSHuacai Chen } 379d0f7453dSHuacai Chen 380def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = { 381def344a6SBenoît Canet .read = bonito_ldma_readl, 382def344a6SBenoît Canet .write = bonito_ldma_writel, 383def344a6SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 384def344a6SBenoît Canet .valid = { 385def344a6SBenoît Canet .min_access_size = 4, 386def344a6SBenoît Canet .max_access_size = 4, 387def344a6SBenoît Canet }, 388d0f7453dSHuacai Chen }; 389d0f7453dSHuacai Chen 390a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr, 3919a542a48SBenoît Canet unsigned size) 392d0f7453dSHuacai Chen { 393d0f7453dSHuacai Chen uint32_t val; 394d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 395d0f7453dSHuacai Chen 39658d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 39758d47978SPeter Maydell return 0; 39858d47978SPeter Maydell } 39958d47978SPeter Maydell 400d0f7453dSHuacai Chen val = ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)]; 401d0f7453dSHuacai Chen 402d0f7453dSHuacai Chen return val; 403d0f7453dSHuacai Chen } 404d0f7453dSHuacai Chen 405a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr, 4069a542a48SBenoît Canet uint64_t val, unsigned size) 407d0f7453dSHuacai Chen { 408d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 409d0f7453dSHuacai Chen 41058d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 41158d47978SPeter Maydell return; 41258d47978SPeter Maydell } 41358d47978SPeter Maydell 414d0f7453dSHuacai Chen ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)] = val & 0xffffffff; 415d0f7453dSHuacai Chen } 416d0f7453dSHuacai Chen 4179a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = { 4189a542a48SBenoît Canet .read = bonito_cop_readl, 4199a542a48SBenoît Canet .write = bonito_cop_writel, 4209a542a48SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 4219a542a48SBenoît Canet .valid = { 4229a542a48SBenoît Canet .min_access_size = 4, 4239a542a48SBenoît Canet .max_access_size = 4, 4249a542a48SBenoît Canet }, 425d0f7453dSHuacai Chen }; 426d0f7453dSHuacai Chen 427a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr) 428d0f7453dSHuacai Chen { 429d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 4308558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 431d0f7453dSHuacai Chen uint32_t cfgaddr; 432d0f7453dSHuacai Chen uint32_t idsel; 433d0f7453dSHuacai Chen uint32_t devno; 434d0f7453dSHuacai Chen uint32_t funno; 435d0f7453dSHuacai Chen uint32_t regno; 436d0f7453dSHuacai Chen uint32_t pciaddr; 437d0f7453dSHuacai Chen 438d0f7453dSHuacai Chen /* support type0 pci config */ 439d0f7453dSHuacai Chen if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) { 440d0f7453dSHuacai Chen return 0xffffffff; 441d0f7453dSHuacai Chen } 442d0f7453dSHuacai Chen 443d0f7453dSHuacai Chen cfgaddr = addr & 0xffff; 444d0f7453dSHuacai Chen cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16; 445d0f7453dSHuacai Chen 446d0f7453dSHuacai Chen idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> BONITO_PCICONF_IDSEL_OFFSET; 447786a4ea8SStefan Hajnoczi devno = ctz32(idsel); 448d0f7453dSHuacai Chen funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET; 449d0f7453dSHuacai Chen regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET; 450d0f7453dSHuacai Chen 451d0f7453dSHuacai Chen if (idsel == 0) { 452d0f7453dSHuacai Chen fprintf(stderr, "error in bonito pci config address " TARGET_FMT_plx 453d0f7453dSHuacai Chen ",pcimap_cfg=%x\n", addr, s->regs[BONITO_PCIMAP_CFG]); 454d0f7453dSHuacai Chen exit(1); 455d0f7453dSHuacai Chen } 456c5589ee9SAndreas Färber pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno); 457d0f7453dSHuacai Chen DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n", 458c5589ee9SAndreas Färber cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno); 459d0f7453dSHuacai Chen 460d0f7453dSHuacai Chen return pciaddr; 461d0f7453dSHuacai Chen } 462d0f7453dSHuacai Chen 463a8170e5eSAvi Kivity static void bonito_spciconf_writeb(void *opaque, hwaddr addr, 464d0f7453dSHuacai Chen uint32_t val) 465d0f7453dSHuacai Chen { 466d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 467c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4688558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 469d0f7453dSHuacai Chen uint32_t pciaddr; 470d0f7453dSHuacai Chen uint16_t status; 471d0f7453dSHuacai Chen 472d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_writeb "TARGET_FMT_plx" val %x\n", addr, val); 473d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 474d0f7453dSHuacai Chen 475d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 476d0f7453dSHuacai Chen return; 477d0f7453dSHuacai Chen } 478d0f7453dSHuacai Chen 479d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 480c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 481c5589ee9SAndreas Färber pci_data_write(phb->bus, phb->config_reg, val & 0xff, 1); 482d0f7453dSHuacai Chen 483d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 484c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 485d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 486c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 487d0f7453dSHuacai Chen } 488d0f7453dSHuacai Chen 489a8170e5eSAvi Kivity static void bonito_spciconf_writew(void *opaque, hwaddr addr, 490d0f7453dSHuacai Chen uint32_t val) 491d0f7453dSHuacai Chen { 492d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 493c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4948558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 495d0f7453dSHuacai Chen uint32_t pciaddr; 496d0f7453dSHuacai Chen uint16_t status; 497d0f7453dSHuacai Chen 498d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_writew "TARGET_FMT_plx" val %x\n", addr, val); 499d0f7453dSHuacai Chen assert((addr & 0x1) == 0); 500d0f7453dSHuacai Chen 501d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 502d0f7453dSHuacai Chen 503d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 504d0f7453dSHuacai Chen return; 505d0f7453dSHuacai Chen } 506d0f7453dSHuacai Chen 507d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 508c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 509c5589ee9SAndreas Färber pci_data_write(phb->bus, phb->config_reg, val, 2); 510d0f7453dSHuacai Chen 511d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 512c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 513d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 514c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 515d0f7453dSHuacai Chen } 516d0f7453dSHuacai Chen 517a8170e5eSAvi Kivity static void bonito_spciconf_writel(void *opaque, hwaddr addr, 518d0f7453dSHuacai Chen uint32_t val) 519d0f7453dSHuacai Chen { 520d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 521c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5228558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 523d0f7453dSHuacai Chen uint32_t pciaddr; 524d0f7453dSHuacai Chen uint16_t status; 525d0f7453dSHuacai Chen 526d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_writel "TARGET_FMT_plx" val %x\n", addr, val); 527d0f7453dSHuacai Chen assert((addr & 0x3) == 0); 528d0f7453dSHuacai Chen 529d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 530d0f7453dSHuacai Chen 531d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 532d0f7453dSHuacai Chen return; 533d0f7453dSHuacai Chen } 534d0f7453dSHuacai Chen 535d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 536c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 537c5589ee9SAndreas Färber pci_data_write(phb->bus, phb->config_reg, val, 4); 538d0f7453dSHuacai Chen 539d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 540c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 541d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 542c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 543d0f7453dSHuacai Chen } 544d0f7453dSHuacai Chen 545a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readb(void *opaque, hwaddr addr) 546d0f7453dSHuacai Chen { 547d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 548c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5498558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 550d0f7453dSHuacai Chen uint32_t pciaddr; 551d0f7453dSHuacai Chen uint16_t status; 552d0f7453dSHuacai Chen 553d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_readb "TARGET_FMT_plx"\n", addr); 554d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 555d0f7453dSHuacai Chen 556d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 557d0f7453dSHuacai Chen return 0xff; 558d0f7453dSHuacai Chen } 559d0f7453dSHuacai Chen 560d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 561c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 562d0f7453dSHuacai Chen 563d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 564c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 565d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 566c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 567d0f7453dSHuacai Chen 568c5589ee9SAndreas Färber return pci_data_read(phb->bus, phb->config_reg, 1); 569d0f7453dSHuacai Chen } 570d0f7453dSHuacai Chen 571a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readw(void *opaque, hwaddr addr) 572d0f7453dSHuacai Chen { 573d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 574c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5758558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 576d0f7453dSHuacai Chen uint32_t pciaddr; 577d0f7453dSHuacai Chen uint16_t status; 578d0f7453dSHuacai Chen 579d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_readw "TARGET_FMT_plx"\n", addr); 580d0f7453dSHuacai Chen assert((addr & 0x1) == 0); 581d0f7453dSHuacai Chen 582d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 583d0f7453dSHuacai Chen 584d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 585d0f7453dSHuacai Chen return 0xffff; 586d0f7453dSHuacai Chen } 587d0f7453dSHuacai Chen 588d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 589c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 590d0f7453dSHuacai Chen 591d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 592c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 593d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 594c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 595d0f7453dSHuacai Chen 596c5589ee9SAndreas Färber return pci_data_read(phb->bus, phb->config_reg, 2); 597d0f7453dSHuacai Chen } 598d0f7453dSHuacai Chen 599a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readl(void *opaque, hwaddr addr) 600d0f7453dSHuacai Chen { 601d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 602c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 6038558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 604d0f7453dSHuacai Chen uint32_t pciaddr; 605d0f7453dSHuacai Chen uint16_t status; 606d0f7453dSHuacai Chen 607d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_readl "TARGET_FMT_plx"\n", addr); 608d0f7453dSHuacai Chen assert((addr & 0x3) == 0); 609d0f7453dSHuacai Chen 610d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 611d0f7453dSHuacai Chen 612d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 613d0f7453dSHuacai Chen return 0xffffffff; 614d0f7453dSHuacai Chen } 615d0f7453dSHuacai Chen 616d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 617c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 618d0f7453dSHuacai Chen 619d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 620c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 621d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 622c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 623d0f7453dSHuacai Chen 624c5589ee9SAndreas Färber return pci_data_read(phb->bus, phb->config_reg, 4); 625d0f7453dSHuacai Chen } 626d0f7453dSHuacai Chen 627d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */ 628845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = { 629845cbeb8SBenoît Canet .old_mmio = { 630845cbeb8SBenoît Canet .read = { 631d0f7453dSHuacai Chen bonito_spciconf_readb, 632d0f7453dSHuacai Chen bonito_spciconf_readw, 633d0f7453dSHuacai Chen bonito_spciconf_readl, 634845cbeb8SBenoît Canet }, 635845cbeb8SBenoît Canet .write = { 636845cbeb8SBenoît Canet bonito_spciconf_writeb, 637845cbeb8SBenoît Canet bonito_spciconf_writew, 638845cbeb8SBenoît Canet bonito_spciconf_writel, 639845cbeb8SBenoît Canet }, 640845cbeb8SBenoît Canet }, 641845cbeb8SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 642d0f7453dSHuacai Chen }; 643d0f7453dSHuacai Chen 644d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32 645d0f7453dSHuacai Chen 646d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level) 647d0f7453dSHuacai Chen { 648c5589ee9SAndreas Färber BonitoState *s = opaque; 649c5589ee9SAndreas Färber qemu_irq *pic = s->pic; 650c5589ee9SAndreas Färber PCIBonitoState *bonito_state = s->pci_dev; 651d0f7453dSHuacai Chen int internal_irq = irq_num - BONITO_IRQ_BASE; 652d0f7453dSHuacai Chen 653d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) { 654d0f7453dSHuacai Chen qemu_irq_pulse(*pic); 655d0f7453dSHuacai Chen } else { /* level triggered */ 656d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) { 657d0f7453dSHuacai Chen qemu_irq_raise(*pic); 658d0f7453dSHuacai Chen } else { 659d0f7453dSHuacai Chen qemu_irq_lower(*pic); 660d0f7453dSHuacai Chen } 661d0f7453dSHuacai Chen } 662d0f7453dSHuacai Chen } 663d0f7453dSHuacai Chen 664d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */ 665d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice * pci_dev, int irq_num) 666d0f7453dSHuacai Chen { 667d0f7453dSHuacai Chen int slot; 668d0f7453dSHuacai Chen 669d0f7453dSHuacai Chen slot = (pci_dev->devfn >> 3); 670d0f7453dSHuacai Chen 671d0f7453dSHuacai Chen switch (slot) { 672d0f7453dSHuacai Chen case 5: /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */ 673d0f7453dSHuacai Chen return irq_num % 4 + BONITO_IRQ_BASE; 674d0f7453dSHuacai Chen case 6: /* FULONG2E_ATI_SLOT, VGA */ 675d0f7453dSHuacai Chen return 4 + BONITO_IRQ_BASE; 676d0f7453dSHuacai Chen case 7: /* FULONG2E_RTL_SLOT, RTL8139 */ 677d0f7453dSHuacai Chen return 5 + BONITO_IRQ_BASE; 678d0f7453dSHuacai Chen case 8 ... 12: /* PCI slot 1 to 4 */ 679d0f7453dSHuacai Chen return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE; 680d0f7453dSHuacai Chen default: /* Unknown device, don't do any translation */ 681d0f7453dSHuacai Chen return irq_num; 682d0f7453dSHuacai Chen } 683d0f7453dSHuacai Chen } 684d0f7453dSHuacai Chen 685d0f7453dSHuacai Chen static void bonito_reset(void *opaque) 686d0f7453dSHuacai Chen { 687d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 688d0f7453dSHuacai Chen 689d0f7453dSHuacai Chen /* set the default value of north bridge registers */ 690d0f7453dSHuacai Chen 691d0f7453dSHuacai Chen s->regs[BONITO_BONPONCFG] = 0xc40; 692d0f7453dSHuacai Chen s->regs[BONITO_BONGENCFG] = 0x1384; 693d0f7453dSHuacai Chen s->regs[BONITO_IODEVCFG] = 0x2bff8010; 694d0f7453dSHuacai Chen s->regs[BONITO_SDCFG] = 0x255e0091; 695d0f7453dSHuacai Chen 696d0f7453dSHuacai Chen s->regs[BONITO_GPIODATA] = 0x1ff; 697d0f7453dSHuacai Chen s->regs[BONITO_GPIOIE] = 0x1ff; 698d0f7453dSHuacai Chen s->regs[BONITO_DQCFG] = 0x8; 699d0f7453dSHuacai Chen s->regs[BONITO_MEMSIZE] = 0x10000000; 700d0f7453dSHuacai Chen s->regs[BONITO_PCIMAP] = 0x6140; 701d0f7453dSHuacai Chen } 702d0f7453dSHuacai Chen 703d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = { 704d0f7453dSHuacai Chen .name = "Bonito", 705d0f7453dSHuacai Chen .version_id = 1, 706d0f7453dSHuacai Chen .minimum_version_id = 1, 707d0f7453dSHuacai Chen .fields = (VMStateField[]) { 708d0f7453dSHuacai Chen VMSTATE_PCI_DEVICE(dev, PCIBonitoState), 709d0f7453dSHuacai Chen VMSTATE_END_OF_LIST() 710d0f7453dSHuacai Chen } 711d0f7453dSHuacai Chen }; 712d0f7453dSHuacai Chen 713d0f7453dSHuacai Chen static int bonito_pcihost_initfn(SysBusDevice *dev) 714d0f7453dSHuacai Chen { 7158558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(dev); 716c5589ee9SAndreas Färber 717c5589ee9SAndreas Färber phb->bus = pci_register_bus(DEVICE(dev), "pci", 718c5589ee9SAndreas Färber pci_bonito_set_irq, pci_bonito_map_irq, dev, 719c5589ee9SAndreas Färber get_system_memory(), get_system_io(), 72060a0e443SAlex Williamson 0x28, 32, TYPE_PCI_BUS); 721c5589ee9SAndreas Färber 722d0f7453dSHuacai Chen return 0; 723d0f7453dSHuacai Chen } 724d0f7453dSHuacai Chen 7259af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp) 726d0f7453dSHuacai Chen { 727a2a645d9SCao jin PCIBonitoState *s = PCI_BONITO(dev); 728c5589ee9SAndreas Färber SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost); 7298558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 730d0f7453dSHuacai Chen 731d0f7453dSHuacai Chen /* Bonito North Bridge, built on FPGA, VENDOR_ID/DEVICE_ID are "undefined" */ 732d0f7453dSHuacai Chen pci_config_set_prog_interface(dev->config, 0x00); 733d0f7453dSHuacai Chen 734d0f7453dSHuacai Chen /* set the north bridge register mapping */ 73540c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s, 73689200979SBenoît Canet "north-bridge-register", BONITO_INTERNAL_REG_SIZE); 737750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem); 73889200979SBenoît Canet sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE); 739d0f7453dSHuacai Chen 740d0f7453dSHuacai Chen /* set the north bridge pci configure mapping */ 74140c5dce9SPaolo Bonzini memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s, 742183e1d40SBenoît Canet "north-bridge-pci-config", BONITO_PCICONFIG_SIZE); 743c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->conf_mem); 744183e1d40SBenoît Canet sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE); 745d0f7453dSHuacai Chen 746d0f7453dSHuacai Chen /* set the south bridge pci configure mapping */ 74740c5dce9SPaolo Bonzini memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s, 748845cbeb8SBenoît Canet "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE); 749c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->data_mem); 750845cbeb8SBenoît Canet sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE); 751d0f7453dSHuacai Chen 75240c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s, 753def344a6SBenoît Canet "ldma", 0x100); 754750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_ldma); 755def344a6SBenoît Canet sysbus_mmio_map(sysbus, 3, 0xbfe00200); 756d0f7453dSHuacai Chen 75740c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s, 7589a542a48SBenoît Canet "cop", 0x100); 759750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_cop); 7609a542a48SBenoît Canet sysbus_mmio_map(sysbus, 4, 0xbfe00300); 761d0f7453dSHuacai Chen 762d0f7453dSHuacai Chen /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */ 763e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio", 764e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_PCIIO_SIZE); 765e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_pciio); 766e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE); 767d0f7453dSHuacai Chen 768d0f7453dSHuacai Chen /* add pci local io mapping */ 769e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_localio, OBJECT(s), "isa_mmio", 770e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_DEV_SIZE); 771e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_localio); 772e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE); 773d0f7453dSHuacai Chen 774d0f7453dSHuacai Chen /* set the default value of north bridge pci config */ 775d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_COMMAND, 0x0000); 776d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_STATUS, 0x0000); 777d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000); 778d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000); 779d0f7453dSHuacai Chen 780d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00); 781d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01); 782d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c); 783d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MAX_LAT, 0x00); 784d0f7453dSHuacai Chen 785d0f7453dSHuacai Chen qemu_register_reset(bonito_reset, s); 786d0f7453dSHuacai Chen } 787d0f7453dSHuacai Chen 788d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic) 789d0f7453dSHuacai Chen { 790d0f7453dSHuacai Chen DeviceState *dev; 791d0f7453dSHuacai Chen BonitoState *pcihost; 792c5589ee9SAndreas Färber PCIHostState *phb; 793d0f7453dSHuacai Chen PCIBonitoState *s; 794d0f7453dSHuacai Chen PCIDevice *d; 795d0f7453dSHuacai Chen 796c5589ee9SAndreas Färber dev = qdev_create(NULL, TYPE_BONITO_PCI_HOST_BRIDGE); 7978558d942SAndreas Färber phb = PCI_HOST_BRIDGE(dev); 798c5589ee9SAndreas Färber pcihost = BONITO_PCI_HOST_BRIDGE(dev); 799c5589ee9SAndreas Färber pcihost->pic = pic; 800d0f7453dSHuacai Chen qdev_init_nofail(dev); 801d0f7453dSHuacai Chen 80289200979SBenoît Canet /* set the pcihost pointer before bonito_initfn is called */ 803a2a645d9SCao jin d = pci_create(phb->bus, PCI_DEVFN(0, 0), TYPE_PCI_BONITO); 804a2a645d9SCao jin s = PCI_BONITO(d); 805d0f7453dSHuacai Chen s->pcihost = pcihost; 806c5589ee9SAndreas Färber pcihost->pci_dev = s; 807c5589ee9SAndreas Färber qdev_init_nofail(DEVICE(d)); 808d0f7453dSHuacai Chen 809c5589ee9SAndreas Färber return phb->bus; 810d0f7453dSHuacai Chen } 811d0f7453dSHuacai Chen 81240021f08SAnthony Liguori static void bonito_class_init(ObjectClass *klass, void *data) 81340021f08SAnthony Liguori { 81439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 81540021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 81640021f08SAnthony Liguori 8179af21dbeSMarkus Armbruster k->realize = bonito_realize; 81840021f08SAnthony Liguori k->vendor_id = 0xdf53; 81940021f08SAnthony Liguori k->device_id = 0x00d5; 82040021f08SAnthony Liguori k->revision = 0x01; 82140021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_HOST; 82239bffca2SAnthony Liguori dc->desc = "Host bridge"; 82339bffca2SAnthony Liguori dc->vmsd = &vmstate_bonito; 82408c58f92SMarkus Armbruster /* 82508c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the 82608c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet. 82708c58f92SMarkus Armbruster */ 82808c58f92SMarkus Armbruster dc->cannot_instantiate_with_device_add_yet = true; 82940021f08SAnthony Liguori } 83040021f08SAnthony Liguori 8314240abffSAndreas Färber static const TypeInfo bonito_info = { 832a2a645d9SCao jin .name = TYPE_PCI_BONITO, 83339bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 83439bffca2SAnthony Liguori .instance_size = sizeof(PCIBonitoState), 83540021f08SAnthony Liguori .class_init = bonito_class_init, 836d0f7453dSHuacai Chen }; 837d0f7453dSHuacai Chen 838999e12bbSAnthony Liguori static void bonito_pcihost_class_init(ObjectClass *klass, void *data) 839999e12bbSAnthony Liguori { 840999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 841999e12bbSAnthony Liguori 842999e12bbSAnthony Liguori k->init = bonito_pcihost_initfn; 843999e12bbSAnthony Liguori } 844999e12bbSAnthony Liguori 8454240abffSAndreas Färber static const TypeInfo bonito_pcihost_info = { 846c5589ee9SAndreas Färber .name = TYPE_BONITO_PCI_HOST_BRIDGE, 8478558d942SAndreas Färber .parent = TYPE_PCI_HOST_BRIDGE, 84839bffca2SAnthony Liguori .instance_size = sizeof(BonitoState), 849999e12bbSAnthony Liguori .class_init = bonito_pcihost_class_init, 850d0f7453dSHuacai Chen }; 851d0f7453dSHuacai Chen 85283f7d43aSAndreas Färber static void bonito_register_types(void) 853d0f7453dSHuacai Chen { 85439bffca2SAnthony Liguori type_register_static(&bonito_pcihost_info); 85539bffca2SAnthony Liguori type_register_static(&bonito_info); 856d0f7453dSHuacai Chen } 85783f7d43aSAndreas Färber 85883f7d43aSAndreas Färber type_init(bonito_register_types) 859