1d0f7453dSHuacai Chen /* 2d0f7453dSHuacai Chen * bonito north bridge support 3d0f7453dSHuacai Chen * 4d0f7453dSHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5d0f7453dSHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 6d0f7453dSHuacai Chen * 7d0f7453dSHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11d0f7453dSHuacai Chen */ 12d0f7453dSHuacai Chen 13d0f7453dSHuacai Chen /* 14d0f7453dSHuacai Chen * fulong 2e mini pc has a bonito north bridge. 15d0f7453dSHuacai Chen */ 16d0f7453dSHuacai Chen 17d0f7453dSHuacai Chen /* what is the meaning of devfn in qemu and IDSEL in bonito northbridge? 18d0f7453dSHuacai Chen * 19d0f7453dSHuacai Chen * devfn pci_slot<<3 + funno 20d0f7453dSHuacai Chen * one pci bus can have 32 devices and each device can have 8 functions. 21d0f7453dSHuacai Chen * 22d0f7453dSHuacai Chen * In bonito north bridge, pci slot = IDSEL bit - 12. 23d0f7453dSHuacai Chen * For example, PCI_IDSEL_VIA686B = 17, 24d0f7453dSHuacai Chen * pci slot = 17-12=5 25d0f7453dSHuacai Chen * 26d0f7453dSHuacai Chen * so 27d0f7453dSHuacai Chen * VT686B_FUN0's devfn = (5<<3)+0 28d0f7453dSHuacai Chen * VT686B_FUN1's devfn = (5<<3)+1 29d0f7453dSHuacai Chen * 30d0f7453dSHuacai Chen * qemu also uses pci address for north bridge to access pci config register. 31d0f7453dSHuacai Chen * bus_no [23:16] 32d0f7453dSHuacai Chen * dev_no [15:11] 33d0f7453dSHuacai Chen * fun_no [10:8] 34d0f7453dSHuacai Chen * reg_no [7:2] 35d0f7453dSHuacai Chen * 36d0f7453dSHuacai Chen * so function bonito_sbridge_pciaddr for the translation from 37d0f7453dSHuacai Chen * north bridge address to pci address. 38d0f7453dSHuacai Chen */ 39d0f7453dSHuacai Chen 4097d5408fSPeter Maydell #include "qemu/osdep.h" 410151abe4SAlistair Francis #include "qemu/error-report.h" 4283c9f4caSPaolo Bonzini #include "hw/hw.h" 4383c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 440d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 450d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 4683c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h" 47*71e8a915SMarkus Armbruster #include "sysemu/reset.h" 489c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 49022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 50d0f7453dSHuacai Chen 51d0f7453dSHuacai Chen //#define DEBUG_BONITO 52d0f7453dSHuacai Chen 53d0f7453dSHuacai Chen #ifdef DEBUG_BONITO 54a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 55d0f7453dSHuacai Chen #else 56d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) 57d0f7453dSHuacai Chen #endif 58d0f7453dSHuacai Chen 59d0f7453dSHuacai Chen /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/ 60d0f7453dSHuacai Chen #define BONITO_BOOT_BASE 0x1fc00000 61d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE 0x00100000 62d0f7453dSHuacai Chen #define BONITO_BOOT_TOP (BONITO_BOOT_BASE+BONITO_BOOT_SIZE-1) 63d0f7453dSHuacai Chen #define BONITO_FLASH_BASE 0x1c000000 64d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE 0x03000000 65d0f7453dSHuacai Chen #define BONITO_FLASH_TOP (BONITO_FLASH_BASE+BONITO_FLASH_SIZE-1) 66d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE 0x1f800000 67d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE 0x00400000 68d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE+BONITO_SOCKET_SIZE-1) 69d0f7453dSHuacai Chen #define BONITO_REG_BASE 0x1fe00000 70d0f7453dSHuacai Chen #define BONITO_REG_SIZE 0x00040000 71d0f7453dSHuacai Chen #define BONITO_REG_TOP (BONITO_REG_BASE+BONITO_REG_SIZE-1) 72d0f7453dSHuacai Chen #define BONITO_DEV_BASE 0x1ff00000 73d0f7453dSHuacai Chen #define BONITO_DEV_SIZE 0x00100000 74d0f7453dSHuacai Chen #define BONITO_DEV_TOP (BONITO_DEV_BASE+BONITO_DEV_SIZE-1) 75d0f7453dSHuacai Chen #define BONITO_PCILO_BASE 0x10000000 76d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA 0xb0000000 77d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE 0x0c000000 78d0f7453dSHuacai Chen #define BONITO_PCILO_TOP (BONITO_PCILO_BASE+BONITO_PCILO_SIZE-1) 79d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE 0x10000000 80d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE 0x14000000 81d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE 0x18000000 82d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE 0x20000000 83d0f7453dSHuacai Chen #define BONITO_PCIHI_SIZE 0x20000000 84d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE+BONITO_PCIHI_SIZE-1) 85d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE 0x1fd00000 86d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA 0xbfd00000 87d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE 0x00010000 88d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE+BONITO_PCIIO_SIZE-1) 89d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE 0x1fe80000 90d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE 0x00080000 91d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE+BONITO_PCICFG_SIZE-1) 92d0f7453dSHuacai Chen 93d0f7453dSHuacai Chen 94d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE 0x00 95d0f7453dSHuacai Chen #define BONITO_REGBASE 0x100 96d0f7453dSHuacai Chen 97d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE+BONITO_REG_BASE) 98d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE (0x100) 99d0f7453dSHuacai Chen 100d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE+BONITO_REG_BASE) 101d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE (0x70) 102d0f7453dSHuacai Chen 103d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE) 104d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE) 105d0f7453dSHuacai Chen 106d0f7453dSHuacai Chen 107d0f7453dSHuacai Chen 108d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */ 109d0f7453dSHuacai Chen /* Power on register */ 110d0f7453dSHuacai Chen 111d0f7453dSHuacai Chen #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */ 112d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4 113d0f7453dSHuacai Chen #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET>>2) /*0x104 */ 114d0f7453dSHuacai Chen 115d0f7453dSHuacai Chen /* 2. IO & IDE configuration */ 116d0f7453dSHuacai Chen #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */ 117d0f7453dSHuacai Chen 118d0f7453dSHuacai Chen /* 3. IO & IDE configuration */ 119d0f7453dSHuacai Chen #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */ 120d0f7453dSHuacai Chen 121d0f7453dSHuacai Chen /* 4. PCI address map control */ 122d0f7453dSHuacai Chen #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */ 123d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */ 124d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */ 125d0f7453dSHuacai Chen 126d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */ 127d0f7453dSHuacai Chen /* GPIO Regs - r/w */ 128d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET 0x1c 129d0f7453dSHuacai Chen #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */ 130d0f7453dSHuacai Chen #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */ 131d0f7453dSHuacai Chen 132d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */ 133d0f7453dSHuacai Chen #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */ 134d0f7453dSHuacai Chen #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */ 135d0f7453dSHuacai Chen #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */ 136d0f7453dSHuacai Chen 137d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */ 138d0f7453dSHuacai Chen #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */ 139d0f7453dSHuacai Chen #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */ 140d0f7453dSHuacai Chen #define BONITO_INTEN (0x38 >> 2) /* 0x138 */ 141d0f7453dSHuacai Chen #define BONITO_INTISR (0x3c >> 2) /* 0x13c */ 142d0f7453dSHuacai Chen 143d0f7453dSHuacai Chen /* PCI mail boxes */ 144d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET 0x40 145d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET 0x44 146d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET 0x48 147d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET 0x4c 148d0f7453dSHuacai Chen #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */ 149d0f7453dSHuacai Chen #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */ 150d0f7453dSHuacai Chen #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */ 151d0f7453dSHuacai Chen #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */ 152d0f7453dSHuacai Chen 153d0f7453dSHuacai Chen /* 6. PCI cache */ 154d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */ 155d0f7453dSHuacai Chen #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */ 156d0f7453dSHuacai Chen #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */ 157d0f7453dSHuacai Chen #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */ 158d0f7453dSHuacai Chen 159d0f7453dSHuacai Chen /* 7. other*/ 160d0f7453dSHuacai Chen #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */ 161d0f7453dSHuacai Chen #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */ 162d0f7453dSHuacai Chen #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */ 163d0f7453dSHuacai Chen #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */ 164d0f7453dSHuacai Chen 165d0f7453dSHuacai Chen #define BONITO_REGS (0x70 >> 2) 166d0f7453dSHuacai Chen 167d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */ 168d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */ 169d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET 11 170d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */ 171d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET 8 172d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_MASK 0xFC 173d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET 0 174d0f7453dSHuacai Chen 175d0f7453dSHuacai Chen 176d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */ 177d0f7453dSHuacai Chen #define PCI_SLOT_BASE 12 178d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT (17) 179d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B (1<<PCI_IDSEL_VIA686B_BIT) 180d0f7453dSHuacai Chen 181d0f7453dSHuacai Chen #define PCI_ADDR(busno,devno,funno,regno) \ 182d0f7453dSHuacai Chen ((((busno)<<16)&0xff0000) + (((devno)<<11)&0xf800) + (((funno)<<8)&0x700) + (regno)) 183d0f7453dSHuacai Chen 184c5589ee9SAndreas Färber typedef struct BonitoState BonitoState; 185d0f7453dSHuacai Chen 186d0f7453dSHuacai Chen typedef struct PCIBonitoState 187d0f7453dSHuacai Chen { 188d0f7453dSHuacai Chen PCIDevice dev; 189c5589ee9SAndreas Färber 190d0f7453dSHuacai Chen BonitoState *pcihost; 191d0f7453dSHuacai Chen uint32_t regs[BONITO_REGS]; 192d0f7453dSHuacai Chen 193d0f7453dSHuacai Chen struct bonldma { 194d0f7453dSHuacai Chen uint32_t ldmactrl; 195d0f7453dSHuacai Chen uint32_t ldmastat; 196d0f7453dSHuacai Chen uint32_t ldmaaddr; 197d0f7453dSHuacai Chen uint32_t ldmago; 198d0f7453dSHuacai Chen } bonldma; 199d0f7453dSHuacai Chen 200d0f7453dSHuacai Chen /* Based at 1fe00300, bonito Copier */ 201d0f7453dSHuacai Chen struct boncop { 202d0f7453dSHuacai Chen uint32_t copctrl; 203d0f7453dSHuacai Chen uint32_t copstat; 204d0f7453dSHuacai Chen uint32_t coppaddr; 205d0f7453dSHuacai Chen uint32_t copgo; 206d0f7453dSHuacai Chen } boncop; 207d0f7453dSHuacai Chen 208d0f7453dSHuacai Chen /* Bonito registers */ 20989200979SBenoît Canet MemoryRegion iomem; 210def344a6SBenoît Canet MemoryRegion iomem_ldma; 2119a542a48SBenoît Canet MemoryRegion iomem_cop; 212e37b80faSPaolo Bonzini MemoryRegion bonito_pciio; 213e37b80faSPaolo Bonzini MemoryRegion bonito_localio; 214d0f7453dSHuacai Chen 215d0f7453dSHuacai Chen } PCIBonitoState; 216d0f7453dSHuacai Chen 217a2a645d9SCao jin struct BonitoState { 218a2a645d9SCao jin PCIHostState parent_obj; 219a2a645d9SCao jin qemu_irq *pic; 220a2a645d9SCao jin PCIBonitoState *pci_dev; 221f7cf2219SBALATON Zoltan MemoryRegion pci_mem; 222a2a645d9SCao jin }; 223a2a645d9SCao jin 224a2a645d9SCao jin #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost" 225c5589ee9SAndreas Färber #define BONITO_PCI_HOST_BRIDGE(obj) \ 226c5589ee9SAndreas Färber OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE) 227c5589ee9SAndreas Färber 228a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito" 229a2a645d9SCao jin #define PCI_BONITO(obj) \ 230a2a645d9SCao jin OBJECT_CHECK(PCIBonitoState, (obj), TYPE_PCI_BONITO) 231d0f7453dSHuacai Chen 232a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr, 23389200979SBenoît Canet uint64_t val, unsigned size) 234d0f7453dSHuacai Chen { 235d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 236d0f7453dSHuacai Chen uint32_t saddr; 237d0f7453dSHuacai Chen int reset = 0; 238d0f7453dSHuacai Chen 2390ca4f941SPaolo Bonzini saddr = addr >> 2; 240d0f7453dSHuacai Chen 241d0f7453dSHuacai Chen DPRINTF("bonito_writel "TARGET_FMT_plx" val %x saddr %x\n", addr, val, saddr); 242d0f7453dSHuacai Chen switch (saddr) { 243d0f7453dSHuacai Chen case BONITO_BONPONCFG: 244d0f7453dSHuacai Chen case BONITO_IODEVCFG: 245d0f7453dSHuacai Chen case BONITO_SDCFG: 246d0f7453dSHuacai Chen case BONITO_PCIMAP: 247d0f7453dSHuacai Chen case BONITO_PCIMEMBASECFG: 248d0f7453dSHuacai Chen case BONITO_PCIMAP_CFG: 249d0f7453dSHuacai Chen case BONITO_GPIODATA: 250d0f7453dSHuacai Chen case BONITO_GPIOIE: 251d0f7453dSHuacai Chen case BONITO_INTEDGE: 252d0f7453dSHuacai Chen case BONITO_INTSTEER: 253d0f7453dSHuacai Chen case BONITO_INTPOL: 254d0f7453dSHuacai Chen case BONITO_PCIMAIL0: 255d0f7453dSHuacai Chen case BONITO_PCIMAIL1: 256d0f7453dSHuacai Chen case BONITO_PCIMAIL2: 257d0f7453dSHuacai Chen case BONITO_PCIMAIL3: 258d0f7453dSHuacai Chen case BONITO_PCICACHECTRL: 259d0f7453dSHuacai Chen case BONITO_PCICACHETAG: 260d0f7453dSHuacai Chen case BONITO_PCIBADADDR: 261d0f7453dSHuacai Chen case BONITO_PCIMSTAT: 262d0f7453dSHuacai Chen case BONITO_TIMECFG: 263d0f7453dSHuacai Chen case BONITO_CPUCFG: 264d0f7453dSHuacai Chen case BONITO_DQCFG: 265d0f7453dSHuacai Chen case BONITO_MEMSIZE: 266d0f7453dSHuacai Chen s->regs[saddr] = val; 267d0f7453dSHuacai Chen break; 268d0f7453dSHuacai Chen case BONITO_BONGENCFG: 269d0f7453dSHuacai Chen if (!(s->regs[saddr] & 0x04) && (val & 0x04)) { 270d0f7453dSHuacai Chen reset = 1; /* bit 2 jump from 0 to 1 cause reset */ 271d0f7453dSHuacai Chen } 272d0f7453dSHuacai Chen s->regs[saddr] = val; 273d0f7453dSHuacai Chen if (reset) { 274cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 275d0f7453dSHuacai Chen } 276d0f7453dSHuacai Chen break; 277d0f7453dSHuacai Chen case BONITO_INTENSET: 278d0f7453dSHuacai Chen s->regs[BONITO_INTENSET] = val; 279d0f7453dSHuacai Chen s->regs[BONITO_INTEN] |= val; 280d0f7453dSHuacai Chen break; 281d0f7453dSHuacai Chen case BONITO_INTENCLR: 282d0f7453dSHuacai Chen s->regs[BONITO_INTENCLR] = val; 283d0f7453dSHuacai Chen s->regs[BONITO_INTEN] &= ~val; 284d0f7453dSHuacai Chen break; 285d0f7453dSHuacai Chen case BONITO_INTEN: 286d0f7453dSHuacai Chen case BONITO_INTISR: 287d0f7453dSHuacai Chen DPRINTF("write to readonly bonito register %x\n", saddr); 288d0f7453dSHuacai Chen break; 289d0f7453dSHuacai Chen default: 290d0f7453dSHuacai Chen DPRINTF("write to unknown bonito register %x\n", saddr); 291d0f7453dSHuacai Chen break; 292d0f7453dSHuacai Chen } 293d0f7453dSHuacai Chen } 294d0f7453dSHuacai Chen 295a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr, 29689200979SBenoît Canet unsigned size) 297d0f7453dSHuacai Chen { 298d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 299d0f7453dSHuacai Chen uint32_t saddr; 300d0f7453dSHuacai Chen 3010ca4f941SPaolo Bonzini saddr = addr >> 2; 302d0f7453dSHuacai Chen 303d0f7453dSHuacai Chen DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr); 304d0f7453dSHuacai Chen switch (saddr) { 305d0f7453dSHuacai Chen case BONITO_INTISR: 306d0f7453dSHuacai Chen return s->regs[saddr]; 307d0f7453dSHuacai Chen default: 308d0f7453dSHuacai Chen return s->regs[saddr]; 309d0f7453dSHuacai Chen } 310d0f7453dSHuacai Chen } 311d0f7453dSHuacai Chen 31289200979SBenoît Canet static const MemoryRegionOps bonito_ops = { 31389200979SBenoît Canet .read = bonito_readl, 31489200979SBenoît Canet .write = bonito_writel, 31589200979SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 31689200979SBenoît Canet .valid = { 31789200979SBenoît Canet .min_access_size = 4, 31889200979SBenoît Canet .max_access_size = 4, 31989200979SBenoît Canet }, 320d0f7453dSHuacai Chen }; 321d0f7453dSHuacai Chen 322a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr, 323183e1d40SBenoît Canet uint64_t val, unsigned size) 324d0f7453dSHuacai Chen { 325d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 326c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 327d0f7453dSHuacai Chen 328d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %x\n", addr, val); 329c5589ee9SAndreas Färber d->config_write(d, addr, val, 4); 330d0f7453dSHuacai Chen } 331d0f7453dSHuacai Chen 332a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr, 333183e1d40SBenoît Canet unsigned size) 334d0f7453dSHuacai Chen { 335d0f7453dSHuacai Chen 336d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 337c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 338d0f7453dSHuacai Chen 339d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr); 340c5589ee9SAndreas Färber return d->config_read(d, addr, 4); 341d0f7453dSHuacai Chen } 342d0f7453dSHuacai Chen 343d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */ 344d0f7453dSHuacai Chen 345183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = { 346183e1d40SBenoît Canet .read = bonito_pciconf_readl, 347183e1d40SBenoît Canet .write = bonito_pciconf_writel, 348183e1d40SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 349183e1d40SBenoît Canet .valid = { 350183e1d40SBenoît Canet .min_access_size = 4, 351183e1d40SBenoît Canet .max_access_size = 4, 352183e1d40SBenoît Canet }, 353d0f7453dSHuacai Chen }; 354d0f7453dSHuacai Chen 355a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr, 356def344a6SBenoît Canet unsigned size) 357d0f7453dSHuacai Chen { 358d0f7453dSHuacai Chen uint32_t val; 359d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 360d0f7453dSHuacai Chen 36158d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 36258d47978SPeter Maydell return 0; 36358d47978SPeter Maydell } 36458d47978SPeter Maydell 365d0f7453dSHuacai Chen val = ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)]; 366d0f7453dSHuacai Chen 367d0f7453dSHuacai Chen return val; 368d0f7453dSHuacai Chen } 369d0f7453dSHuacai Chen 370a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr, 371def344a6SBenoît Canet uint64_t val, unsigned size) 372d0f7453dSHuacai Chen { 373d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 374d0f7453dSHuacai Chen 37558d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 37658d47978SPeter Maydell return; 37758d47978SPeter Maydell } 37858d47978SPeter Maydell 379d0f7453dSHuacai Chen ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)] = val & 0xffffffff; 380d0f7453dSHuacai Chen } 381d0f7453dSHuacai Chen 382def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = { 383def344a6SBenoît Canet .read = bonito_ldma_readl, 384def344a6SBenoît Canet .write = bonito_ldma_writel, 385def344a6SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 386def344a6SBenoît Canet .valid = { 387def344a6SBenoît Canet .min_access_size = 4, 388def344a6SBenoît Canet .max_access_size = 4, 389def344a6SBenoît Canet }, 390d0f7453dSHuacai Chen }; 391d0f7453dSHuacai Chen 392a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr, 3939a542a48SBenoît Canet unsigned size) 394d0f7453dSHuacai Chen { 395d0f7453dSHuacai Chen uint32_t val; 396d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 397d0f7453dSHuacai Chen 39858d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 39958d47978SPeter Maydell return 0; 40058d47978SPeter Maydell } 40158d47978SPeter Maydell 402d0f7453dSHuacai Chen val = ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)]; 403d0f7453dSHuacai Chen 404d0f7453dSHuacai Chen return val; 405d0f7453dSHuacai Chen } 406d0f7453dSHuacai Chen 407a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr, 4089a542a48SBenoît Canet uint64_t val, unsigned size) 409d0f7453dSHuacai Chen { 410d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 411d0f7453dSHuacai Chen 41258d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 41358d47978SPeter Maydell return; 41458d47978SPeter Maydell } 41558d47978SPeter Maydell 416d0f7453dSHuacai Chen ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)] = val & 0xffffffff; 417d0f7453dSHuacai Chen } 418d0f7453dSHuacai Chen 4199a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = { 4209a542a48SBenoît Canet .read = bonito_cop_readl, 4219a542a48SBenoît Canet .write = bonito_cop_writel, 4229a542a48SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 4239a542a48SBenoît Canet .valid = { 4249a542a48SBenoît Canet .min_access_size = 4, 4259a542a48SBenoît Canet .max_access_size = 4, 4269a542a48SBenoît Canet }, 427d0f7453dSHuacai Chen }; 428d0f7453dSHuacai Chen 429a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr) 430d0f7453dSHuacai Chen { 431d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 4328558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 433d0f7453dSHuacai Chen uint32_t cfgaddr; 434d0f7453dSHuacai Chen uint32_t idsel; 435d0f7453dSHuacai Chen uint32_t devno; 436d0f7453dSHuacai Chen uint32_t funno; 437d0f7453dSHuacai Chen uint32_t regno; 438d0f7453dSHuacai Chen uint32_t pciaddr; 439d0f7453dSHuacai Chen 440d0f7453dSHuacai Chen /* support type0 pci config */ 441d0f7453dSHuacai Chen if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) { 442d0f7453dSHuacai Chen return 0xffffffff; 443d0f7453dSHuacai Chen } 444d0f7453dSHuacai Chen 445d0f7453dSHuacai Chen cfgaddr = addr & 0xffff; 446d0f7453dSHuacai Chen cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16; 447d0f7453dSHuacai Chen 448d0f7453dSHuacai Chen idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> BONITO_PCICONF_IDSEL_OFFSET; 449786a4ea8SStefan Hajnoczi devno = ctz32(idsel); 450d0f7453dSHuacai Chen funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET; 451d0f7453dSHuacai Chen regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET; 452d0f7453dSHuacai Chen 453d0f7453dSHuacai Chen if (idsel == 0) { 4540151abe4SAlistair Francis error_report("error in bonito pci config address " TARGET_FMT_plx 4550151abe4SAlistair Francis ",pcimap_cfg=%x", addr, s->regs[BONITO_PCIMAP_CFG]); 456d0f7453dSHuacai Chen exit(1); 457d0f7453dSHuacai Chen } 458c5589ee9SAndreas Färber pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno); 459d0f7453dSHuacai Chen DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n", 460c5589ee9SAndreas Färber cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno); 461d0f7453dSHuacai Chen 462d0f7453dSHuacai Chen return pciaddr; 463d0f7453dSHuacai Chen } 464d0f7453dSHuacai Chen 465421ab725SPeter Maydell static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val, 466421ab725SPeter Maydell unsigned size) 467d0f7453dSHuacai Chen { 468d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 469c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4708558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 471d0f7453dSHuacai Chen uint32_t pciaddr; 472d0f7453dSHuacai Chen uint16_t status; 473d0f7453dSHuacai Chen 474421ab725SPeter Maydell DPRINTF("bonito_spciconf_write "TARGET_FMT_plx" size %d val %x\n", 475421ab725SPeter Maydell addr, size, val); 476d0f7453dSHuacai Chen 477d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 478d0f7453dSHuacai Chen 479d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 480d0f7453dSHuacai Chen return; 481d0f7453dSHuacai Chen } 482d0f7453dSHuacai Chen 483d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 484c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 485421ab725SPeter Maydell pci_data_write(phb->bus, phb->config_reg, val, size); 486d0f7453dSHuacai Chen 487d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 488c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 489d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 490c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 491d0f7453dSHuacai Chen } 492d0f7453dSHuacai Chen 493421ab725SPeter Maydell static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size) 494d0f7453dSHuacai Chen { 495d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 496c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4978558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 498d0f7453dSHuacai Chen uint32_t pciaddr; 499d0f7453dSHuacai Chen uint16_t status; 500d0f7453dSHuacai Chen 501421ab725SPeter Maydell DPRINTF("bonito_spciconf_read "TARGET_FMT_plx" size %d\n", addr, size); 502d0f7453dSHuacai Chen 503d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 504d0f7453dSHuacai Chen 505d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 506421ab725SPeter Maydell return MAKE_64BIT_MASK(0, size * 8); 507d0f7453dSHuacai Chen } 508d0f7453dSHuacai Chen 509d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 510c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 511d0f7453dSHuacai Chen 512d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 513c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 514d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 515c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 516d0f7453dSHuacai Chen 517421ab725SPeter Maydell return pci_data_read(phb->bus, phb->config_reg, size); 518d0f7453dSHuacai Chen } 519d0f7453dSHuacai Chen 520d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */ 521845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = { 522421ab725SPeter Maydell .read = bonito_spciconf_read, 523421ab725SPeter Maydell .write = bonito_spciconf_write, 524421ab725SPeter Maydell .valid.min_access_size = 1, 525421ab725SPeter Maydell .valid.max_access_size = 4, 526421ab725SPeter Maydell .impl.min_access_size = 1, 527421ab725SPeter Maydell .impl.max_access_size = 4, 528845cbeb8SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 529d0f7453dSHuacai Chen }; 530d0f7453dSHuacai Chen 531d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32 532d0f7453dSHuacai Chen 533d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level) 534d0f7453dSHuacai Chen { 535c5589ee9SAndreas Färber BonitoState *s = opaque; 536c5589ee9SAndreas Färber qemu_irq *pic = s->pic; 537c5589ee9SAndreas Färber PCIBonitoState *bonito_state = s->pci_dev; 538d0f7453dSHuacai Chen int internal_irq = irq_num - BONITO_IRQ_BASE; 539d0f7453dSHuacai Chen 540d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) { 541d0f7453dSHuacai Chen qemu_irq_pulse(*pic); 542d0f7453dSHuacai Chen } else { /* level triggered */ 543d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) { 544d0f7453dSHuacai Chen qemu_irq_raise(*pic); 545d0f7453dSHuacai Chen } else { 546d0f7453dSHuacai Chen qemu_irq_lower(*pic); 547d0f7453dSHuacai Chen } 548d0f7453dSHuacai Chen } 549d0f7453dSHuacai Chen } 550d0f7453dSHuacai Chen 551d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */ 552d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice * pci_dev, int irq_num) 553d0f7453dSHuacai Chen { 554d0f7453dSHuacai Chen int slot; 555d0f7453dSHuacai Chen 556d0f7453dSHuacai Chen slot = (pci_dev->devfn >> 3); 557d0f7453dSHuacai Chen 558d0f7453dSHuacai Chen switch (slot) { 559d0f7453dSHuacai Chen case 5: /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */ 560d0f7453dSHuacai Chen return irq_num % 4 + BONITO_IRQ_BASE; 561d0f7453dSHuacai Chen case 6: /* FULONG2E_ATI_SLOT, VGA */ 562d0f7453dSHuacai Chen return 4 + BONITO_IRQ_BASE; 563d0f7453dSHuacai Chen case 7: /* FULONG2E_RTL_SLOT, RTL8139 */ 564d0f7453dSHuacai Chen return 5 + BONITO_IRQ_BASE; 565d0f7453dSHuacai Chen case 8 ... 12: /* PCI slot 1 to 4 */ 566d0f7453dSHuacai Chen return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE; 567d0f7453dSHuacai Chen default: /* Unknown device, don't do any translation */ 568d0f7453dSHuacai Chen return irq_num; 569d0f7453dSHuacai Chen } 570d0f7453dSHuacai Chen } 571d0f7453dSHuacai Chen 572d0f7453dSHuacai Chen static void bonito_reset(void *opaque) 573d0f7453dSHuacai Chen { 574d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 575d0f7453dSHuacai Chen 576d0f7453dSHuacai Chen /* set the default value of north bridge registers */ 577d0f7453dSHuacai Chen 578d0f7453dSHuacai Chen s->regs[BONITO_BONPONCFG] = 0xc40; 579d0f7453dSHuacai Chen s->regs[BONITO_BONGENCFG] = 0x1384; 580d0f7453dSHuacai Chen s->regs[BONITO_IODEVCFG] = 0x2bff8010; 581d0f7453dSHuacai Chen s->regs[BONITO_SDCFG] = 0x255e0091; 582d0f7453dSHuacai Chen 583d0f7453dSHuacai Chen s->regs[BONITO_GPIODATA] = 0x1ff; 584d0f7453dSHuacai Chen s->regs[BONITO_GPIOIE] = 0x1ff; 585d0f7453dSHuacai Chen s->regs[BONITO_DQCFG] = 0x8; 586d0f7453dSHuacai Chen s->regs[BONITO_MEMSIZE] = 0x10000000; 587d0f7453dSHuacai Chen s->regs[BONITO_PCIMAP] = 0x6140; 588d0f7453dSHuacai Chen } 589d0f7453dSHuacai Chen 590d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = { 591d0f7453dSHuacai Chen .name = "Bonito", 592d0f7453dSHuacai Chen .version_id = 1, 593d0f7453dSHuacai Chen .minimum_version_id = 1, 594d0f7453dSHuacai Chen .fields = (VMStateField[]) { 595d0f7453dSHuacai Chen VMSTATE_PCI_DEVICE(dev, PCIBonitoState), 596d0f7453dSHuacai Chen VMSTATE_END_OF_LIST() 597d0f7453dSHuacai Chen } 598d0f7453dSHuacai Chen }; 599d0f7453dSHuacai Chen 600e800894aSPhilippe Mathieu-Daudé static void bonito_pcihost_realize(DeviceState *dev, Error **errp) 601d0f7453dSHuacai Chen { 6028558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(dev); 603f7cf2219SBALATON Zoltan BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev); 604c5589ee9SAndreas Färber 605f7cf2219SBALATON Zoltan memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCILO_SIZE); 6061115ff6dSDavid Gibson phb->bus = pci_register_root_bus(DEVICE(dev), "pci", 6071115ff6dSDavid Gibson pci_bonito_set_irq, pci_bonito_map_irq, 608f7cf2219SBALATON Zoltan dev, &bs->pci_mem, get_system_io(), 60960a0e443SAlex Williamson 0x28, 32, TYPE_PCI_BUS); 610f7cf2219SBALATON Zoltan memory_region_add_subregion(get_system_memory(), BONITO_PCILO_BASE, 611f7cf2219SBALATON Zoltan &bs->pci_mem); 612d0f7453dSHuacai Chen } 613d0f7453dSHuacai Chen 6149af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp) 615d0f7453dSHuacai Chen { 616a2a645d9SCao jin PCIBonitoState *s = PCI_BONITO(dev); 617c5589ee9SAndreas Färber SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost); 6188558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 619d0f7453dSHuacai Chen 620d0f7453dSHuacai Chen /* Bonito North Bridge, built on FPGA, VENDOR_ID/DEVICE_ID are "undefined" */ 621d0f7453dSHuacai Chen pci_config_set_prog_interface(dev->config, 0x00); 622d0f7453dSHuacai Chen 623d0f7453dSHuacai Chen /* set the north bridge register mapping */ 62440c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s, 62589200979SBenoît Canet "north-bridge-register", BONITO_INTERNAL_REG_SIZE); 626750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem); 62789200979SBenoît Canet sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE); 628d0f7453dSHuacai Chen 629d0f7453dSHuacai Chen /* set the north bridge pci configure mapping */ 63040c5dce9SPaolo Bonzini memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s, 631183e1d40SBenoît Canet "north-bridge-pci-config", BONITO_PCICONFIG_SIZE); 632c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->conf_mem); 633183e1d40SBenoît Canet sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE); 634d0f7453dSHuacai Chen 635d0f7453dSHuacai Chen /* set the south bridge pci configure mapping */ 63640c5dce9SPaolo Bonzini memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s, 637845cbeb8SBenoît Canet "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE); 638c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->data_mem); 639845cbeb8SBenoît Canet sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE); 640d0f7453dSHuacai Chen 64140c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s, 642def344a6SBenoît Canet "ldma", 0x100); 643750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_ldma); 644def344a6SBenoît Canet sysbus_mmio_map(sysbus, 3, 0xbfe00200); 645d0f7453dSHuacai Chen 64640c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s, 6479a542a48SBenoît Canet "cop", 0x100); 648750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_cop); 6499a542a48SBenoît Canet sysbus_mmio_map(sysbus, 4, 0xbfe00300); 650d0f7453dSHuacai Chen 651d0f7453dSHuacai Chen /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */ 652e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio", 653e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_PCIIO_SIZE); 654e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_pciio); 655e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE); 656d0f7453dSHuacai Chen 657d0f7453dSHuacai Chen /* add pci local io mapping */ 658e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_localio, OBJECT(s), "isa_mmio", 659e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_DEV_SIZE); 660e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_localio); 661e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE); 662d0f7453dSHuacai Chen 663d0f7453dSHuacai Chen /* set the default value of north bridge pci config */ 664d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_COMMAND, 0x0000); 665d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_STATUS, 0x0000); 666d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000); 667d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000); 668d0f7453dSHuacai Chen 669d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00); 670d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01); 671d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c); 672d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MAX_LAT, 0x00); 673d0f7453dSHuacai Chen 674d0f7453dSHuacai Chen qemu_register_reset(bonito_reset, s); 675d0f7453dSHuacai Chen } 676d0f7453dSHuacai Chen 677d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic) 678d0f7453dSHuacai Chen { 679d0f7453dSHuacai Chen DeviceState *dev; 680d0f7453dSHuacai Chen BonitoState *pcihost; 681c5589ee9SAndreas Färber PCIHostState *phb; 682d0f7453dSHuacai Chen PCIBonitoState *s; 683d0f7453dSHuacai Chen PCIDevice *d; 684d0f7453dSHuacai Chen 685c5589ee9SAndreas Färber dev = qdev_create(NULL, TYPE_BONITO_PCI_HOST_BRIDGE); 6868558d942SAndreas Färber phb = PCI_HOST_BRIDGE(dev); 687c5589ee9SAndreas Färber pcihost = BONITO_PCI_HOST_BRIDGE(dev); 688c5589ee9SAndreas Färber pcihost->pic = pic; 689d0f7453dSHuacai Chen qdev_init_nofail(dev); 690d0f7453dSHuacai Chen 691a2a645d9SCao jin d = pci_create(phb->bus, PCI_DEVFN(0, 0), TYPE_PCI_BONITO); 692a2a645d9SCao jin s = PCI_BONITO(d); 693d0f7453dSHuacai Chen s->pcihost = pcihost; 694c5589ee9SAndreas Färber pcihost->pci_dev = s; 695c5589ee9SAndreas Färber qdev_init_nofail(DEVICE(d)); 696d0f7453dSHuacai Chen 697c5589ee9SAndreas Färber return phb->bus; 698d0f7453dSHuacai Chen } 699d0f7453dSHuacai Chen 70040021f08SAnthony Liguori static void bonito_class_init(ObjectClass *klass, void *data) 70140021f08SAnthony Liguori { 70239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 70340021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 70440021f08SAnthony Liguori 7059af21dbeSMarkus Armbruster k->realize = bonito_realize; 70640021f08SAnthony Liguori k->vendor_id = 0xdf53; 70740021f08SAnthony Liguori k->device_id = 0x00d5; 70840021f08SAnthony Liguori k->revision = 0x01; 70940021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_HOST; 71039bffca2SAnthony Liguori dc->desc = "Host bridge"; 71139bffca2SAnthony Liguori dc->vmsd = &vmstate_bonito; 71208c58f92SMarkus Armbruster /* 71308c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the 71408c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet. 71508c58f92SMarkus Armbruster */ 716e90f2a8cSEduardo Habkost dc->user_creatable = false; 71740021f08SAnthony Liguori } 71840021f08SAnthony Liguori 7194240abffSAndreas Färber static const TypeInfo bonito_info = { 720a2a645d9SCao jin .name = TYPE_PCI_BONITO, 72139bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 72239bffca2SAnthony Liguori .instance_size = sizeof(PCIBonitoState), 72340021f08SAnthony Liguori .class_init = bonito_class_init, 724fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 725fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 726fd3b02c8SEduardo Habkost { }, 727fd3b02c8SEduardo Habkost }, 728d0f7453dSHuacai Chen }; 729d0f7453dSHuacai Chen 730999e12bbSAnthony Liguori static void bonito_pcihost_class_init(ObjectClass *klass, void *data) 731999e12bbSAnthony Liguori { 732e800894aSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 733999e12bbSAnthony Liguori 734e800894aSPhilippe Mathieu-Daudé dc->realize = bonito_pcihost_realize; 735999e12bbSAnthony Liguori } 736999e12bbSAnthony Liguori 7374240abffSAndreas Färber static const TypeInfo bonito_pcihost_info = { 738c5589ee9SAndreas Färber .name = TYPE_BONITO_PCI_HOST_BRIDGE, 7398558d942SAndreas Färber .parent = TYPE_PCI_HOST_BRIDGE, 74039bffca2SAnthony Liguori .instance_size = sizeof(BonitoState), 741999e12bbSAnthony Liguori .class_init = bonito_pcihost_class_init, 742d0f7453dSHuacai Chen }; 743d0f7453dSHuacai Chen 74483f7d43aSAndreas Färber static void bonito_register_types(void) 745d0f7453dSHuacai Chen { 74639bffca2SAnthony Liguori type_register_static(&bonito_pcihost_info); 74739bffca2SAnthony Liguori type_register_static(&bonito_info); 748d0f7453dSHuacai Chen } 74983f7d43aSAndreas Färber 75083f7d43aSAndreas Färber type_init(bonito_register_types) 751