1d0f7453dSHuacai Chen /* 2d0f7453dSHuacai Chen * bonito north bridge support 3d0f7453dSHuacai Chen * 4d0f7453dSHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5d0f7453dSHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 6d0f7453dSHuacai Chen * 7d0f7453dSHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11d0f7453dSHuacai Chen */ 12d0f7453dSHuacai Chen 13d0f7453dSHuacai Chen /* 14d0f7453dSHuacai Chen * fulong 2e mini pc has a bonito north bridge. 15d0f7453dSHuacai Chen */ 16d0f7453dSHuacai Chen 17d0f7453dSHuacai Chen /* what is the meaning of devfn in qemu and IDSEL in bonito northbridge? 18d0f7453dSHuacai Chen * 19d0f7453dSHuacai Chen * devfn pci_slot<<3 + funno 20d0f7453dSHuacai Chen * one pci bus can have 32 devices and each device can have 8 functions. 21d0f7453dSHuacai Chen * 22d0f7453dSHuacai Chen * In bonito north bridge, pci slot = IDSEL bit - 12. 23d0f7453dSHuacai Chen * For example, PCI_IDSEL_VIA686B = 17, 24d0f7453dSHuacai Chen * pci slot = 17-12=5 25d0f7453dSHuacai Chen * 26d0f7453dSHuacai Chen * so 27d0f7453dSHuacai Chen * VT686B_FUN0's devfn = (5<<3)+0 28d0f7453dSHuacai Chen * VT686B_FUN1's devfn = (5<<3)+1 29d0f7453dSHuacai Chen * 30d0f7453dSHuacai Chen * qemu also uses pci address for north bridge to access pci config register. 31d0f7453dSHuacai Chen * bus_no [23:16] 32d0f7453dSHuacai Chen * dev_no [15:11] 33d0f7453dSHuacai Chen * fun_no [10:8] 34d0f7453dSHuacai Chen * reg_no [7:2] 35d0f7453dSHuacai Chen * 36d0f7453dSHuacai Chen * so function bonito_sbridge_pciaddr for the translation from 37d0f7453dSHuacai Chen * north bridge address to pci address. 38d0f7453dSHuacai Chen */ 39d0f7453dSHuacai Chen 4097d5408fSPeter Maydell #include "qemu/osdep.h" 410151abe4SAlistair Francis #include "qemu/error-report.h" 4283c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 430d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 4464552b6bSMarkus Armbruster #include "hw/irq.h" 450d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 4683c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h" 47d6454270SMarkus Armbruster #include "migration/vmstate.h" 4871e8a915SMarkus Armbruster #include "sysemu/reset.h" 49*54d31236SMarkus Armbruster #include "sysemu/runstate.h" 50022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 51d0f7453dSHuacai Chen 52d0f7453dSHuacai Chen //#define DEBUG_BONITO 53d0f7453dSHuacai Chen 54d0f7453dSHuacai Chen #ifdef DEBUG_BONITO 55a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 56d0f7453dSHuacai Chen #else 57d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) 58d0f7453dSHuacai Chen #endif 59d0f7453dSHuacai Chen 60d0f7453dSHuacai Chen /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/ 61d0f7453dSHuacai Chen #define BONITO_BOOT_BASE 0x1fc00000 62d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE 0x00100000 63d0f7453dSHuacai Chen #define BONITO_BOOT_TOP (BONITO_BOOT_BASE+BONITO_BOOT_SIZE-1) 64d0f7453dSHuacai Chen #define BONITO_FLASH_BASE 0x1c000000 65d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE 0x03000000 66d0f7453dSHuacai Chen #define BONITO_FLASH_TOP (BONITO_FLASH_BASE+BONITO_FLASH_SIZE-1) 67d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE 0x1f800000 68d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE 0x00400000 69d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE+BONITO_SOCKET_SIZE-1) 70d0f7453dSHuacai Chen #define BONITO_REG_BASE 0x1fe00000 71d0f7453dSHuacai Chen #define BONITO_REG_SIZE 0x00040000 72d0f7453dSHuacai Chen #define BONITO_REG_TOP (BONITO_REG_BASE+BONITO_REG_SIZE-1) 73d0f7453dSHuacai Chen #define BONITO_DEV_BASE 0x1ff00000 74d0f7453dSHuacai Chen #define BONITO_DEV_SIZE 0x00100000 75d0f7453dSHuacai Chen #define BONITO_DEV_TOP (BONITO_DEV_BASE+BONITO_DEV_SIZE-1) 76d0f7453dSHuacai Chen #define BONITO_PCILO_BASE 0x10000000 77d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA 0xb0000000 78d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE 0x0c000000 79d0f7453dSHuacai Chen #define BONITO_PCILO_TOP (BONITO_PCILO_BASE+BONITO_PCILO_SIZE-1) 80d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE 0x10000000 81d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE 0x14000000 82d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE 0x18000000 83d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE 0x20000000 84d0f7453dSHuacai Chen #define BONITO_PCIHI_SIZE 0x20000000 85d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE+BONITO_PCIHI_SIZE-1) 86d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE 0x1fd00000 87d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA 0xbfd00000 88d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE 0x00010000 89d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE+BONITO_PCIIO_SIZE-1) 90d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE 0x1fe80000 91d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE 0x00080000 92d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE+BONITO_PCICFG_SIZE-1) 93d0f7453dSHuacai Chen 94d0f7453dSHuacai Chen 95d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE 0x00 96d0f7453dSHuacai Chen #define BONITO_REGBASE 0x100 97d0f7453dSHuacai Chen 98d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE+BONITO_REG_BASE) 99d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE (0x100) 100d0f7453dSHuacai Chen 101d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE+BONITO_REG_BASE) 102d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE (0x70) 103d0f7453dSHuacai Chen 104d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE) 105d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE) 106d0f7453dSHuacai Chen 107d0f7453dSHuacai Chen 108d0f7453dSHuacai Chen 109d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */ 110d0f7453dSHuacai Chen /* Power on register */ 111d0f7453dSHuacai Chen 112d0f7453dSHuacai Chen #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */ 113d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4 114d0f7453dSHuacai Chen #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET>>2) /*0x104 */ 115d0f7453dSHuacai Chen 116d0f7453dSHuacai Chen /* 2. IO & IDE configuration */ 117d0f7453dSHuacai Chen #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */ 118d0f7453dSHuacai Chen 119d0f7453dSHuacai Chen /* 3. IO & IDE configuration */ 120d0f7453dSHuacai Chen #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */ 121d0f7453dSHuacai Chen 122d0f7453dSHuacai Chen /* 4. PCI address map control */ 123d0f7453dSHuacai Chen #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */ 124d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */ 125d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */ 126d0f7453dSHuacai Chen 127d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */ 128d0f7453dSHuacai Chen /* GPIO Regs - r/w */ 129d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET 0x1c 130d0f7453dSHuacai Chen #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */ 131d0f7453dSHuacai Chen #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */ 132d0f7453dSHuacai Chen 133d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */ 134d0f7453dSHuacai Chen #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */ 135d0f7453dSHuacai Chen #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */ 136d0f7453dSHuacai Chen #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */ 137d0f7453dSHuacai Chen 138d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */ 139d0f7453dSHuacai Chen #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */ 140d0f7453dSHuacai Chen #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */ 141d0f7453dSHuacai Chen #define BONITO_INTEN (0x38 >> 2) /* 0x138 */ 142d0f7453dSHuacai Chen #define BONITO_INTISR (0x3c >> 2) /* 0x13c */ 143d0f7453dSHuacai Chen 144d0f7453dSHuacai Chen /* PCI mail boxes */ 145d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET 0x40 146d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET 0x44 147d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET 0x48 148d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET 0x4c 149d0f7453dSHuacai Chen #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */ 150d0f7453dSHuacai Chen #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */ 151d0f7453dSHuacai Chen #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */ 152d0f7453dSHuacai Chen #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */ 153d0f7453dSHuacai Chen 154d0f7453dSHuacai Chen /* 6. PCI cache */ 155d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */ 156d0f7453dSHuacai Chen #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */ 157d0f7453dSHuacai Chen #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */ 158d0f7453dSHuacai Chen #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */ 159d0f7453dSHuacai Chen 160d0f7453dSHuacai Chen /* 7. other*/ 161d0f7453dSHuacai Chen #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */ 162d0f7453dSHuacai Chen #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */ 163d0f7453dSHuacai Chen #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */ 164d0f7453dSHuacai Chen #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */ 165d0f7453dSHuacai Chen 166d0f7453dSHuacai Chen #define BONITO_REGS (0x70 >> 2) 167d0f7453dSHuacai Chen 168d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */ 169d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */ 170d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET 11 171d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */ 172d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET 8 173d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_MASK 0xFC 174d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET 0 175d0f7453dSHuacai Chen 176d0f7453dSHuacai Chen 177d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */ 178d0f7453dSHuacai Chen #define PCI_SLOT_BASE 12 179d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT (17) 180d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B (1<<PCI_IDSEL_VIA686B_BIT) 181d0f7453dSHuacai Chen 182d0f7453dSHuacai Chen #define PCI_ADDR(busno,devno,funno,regno) \ 183d0f7453dSHuacai Chen ((((busno)<<16)&0xff0000) + (((devno)<<11)&0xf800) + (((funno)<<8)&0x700) + (regno)) 184d0f7453dSHuacai Chen 185c5589ee9SAndreas Färber typedef struct BonitoState BonitoState; 186d0f7453dSHuacai Chen 187d0f7453dSHuacai Chen typedef struct PCIBonitoState 188d0f7453dSHuacai Chen { 189d0f7453dSHuacai Chen PCIDevice dev; 190c5589ee9SAndreas Färber 191d0f7453dSHuacai Chen BonitoState *pcihost; 192d0f7453dSHuacai Chen uint32_t regs[BONITO_REGS]; 193d0f7453dSHuacai Chen 194d0f7453dSHuacai Chen struct bonldma { 195d0f7453dSHuacai Chen uint32_t ldmactrl; 196d0f7453dSHuacai Chen uint32_t ldmastat; 197d0f7453dSHuacai Chen uint32_t ldmaaddr; 198d0f7453dSHuacai Chen uint32_t ldmago; 199d0f7453dSHuacai Chen } bonldma; 200d0f7453dSHuacai Chen 201d0f7453dSHuacai Chen /* Based at 1fe00300, bonito Copier */ 202d0f7453dSHuacai Chen struct boncop { 203d0f7453dSHuacai Chen uint32_t copctrl; 204d0f7453dSHuacai Chen uint32_t copstat; 205d0f7453dSHuacai Chen uint32_t coppaddr; 206d0f7453dSHuacai Chen uint32_t copgo; 207d0f7453dSHuacai Chen } boncop; 208d0f7453dSHuacai Chen 209d0f7453dSHuacai Chen /* Bonito registers */ 21089200979SBenoît Canet MemoryRegion iomem; 211def344a6SBenoît Canet MemoryRegion iomem_ldma; 2129a542a48SBenoît Canet MemoryRegion iomem_cop; 213e37b80faSPaolo Bonzini MemoryRegion bonito_pciio; 214e37b80faSPaolo Bonzini MemoryRegion bonito_localio; 215d0f7453dSHuacai Chen 216d0f7453dSHuacai Chen } PCIBonitoState; 217d0f7453dSHuacai Chen 218a2a645d9SCao jin struct BonitoState { 219a2a645d9SCao jin PCIHostState parent_obj; 220a2a645d9SCao jin qemu_irq *pic; 221a2a645d9SCao jin PCIBonitoState *pci_dev; 222f7cf2219SBALATON Zoltan MemoryRegion pci_mem; 223a2a645d9SCao jin }; 224a2a645d9SCao jin 225a2a645d9SCao jin #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost" 226c5589ee9SAndreas Färber #define BONITO_PCI_HOST_BRIDGE(obj) \ 227c5589ee9SAndreas Färber OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE) 228c5589ee9SAndreas Färber 229a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito" 230a2a645d9SCao jin #define PCI_BONITO(obj) \ 231a2a645d9SCao jin OBJECT_CHECK(PCIBonitoState, (obj), TYPE_PCI_BONITO) 232d0f7453dSHuacai Chen 233a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr, 23489200979SBenoît Canet uint64_t val, unsigned size) 235d0f7453dSHuacai Chen { 236d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 237d0f7453dSHuacai Chen uint32_t saddr; 238d0f7453dSHuacai Chen int reset = 0; 239d0f7453dSHuacai Chen 2400ca4f941SPaolo Bonzini saddr = addr >> 2; 241d0f7453dSHuacai Chen 242d0f7453dSHuacai Chen DPRINTF("bonito_writel "TARGET_FMT_plx" val %x saddr %x\n", addr, val, saddr); 243d0f7453dSHuacai Chen switch (saddr) { 244d0f7453dSHuacai Chen case BONITO_BONPONCFG: 245d0f7453dSHuacai Chen case BONITO_IODEVCFG: 246d0f7453dSHuacai Chen case BONITO_SDCFG: 247d0f7453dSHuacai Chen case BONITO_PCIMAP: 248d0f7453dSHuacai Chen case BONITO_PCIMEMBASECFG: 249d0f7453dSHuacai Chen case BONITO_PCIMAP_CFG: 250d0f7453dSHuacai Chen case BONITO_GPIODATA: 251d0f7453dSHuacai Chen case BONITO_GPIOIE: 252d0f7453dSHuacai Chen case BONITO_INTEDGE: 253d0f7453dSHuacai Chen case BONITO_INTSTEER: 254d0f7453dSHuacai Chen case BONITO_INTPOL: 255d0f7453dSHuacai Chen case BONITO_PCIMAIL0: 256d0f7453dSHuacai Chen case BONITO_PCIMAIL1: 257d0f7453dSHuacai Chen case BONITO_PCIMAIL2: 258d0f7453dSHuacai Chen case BONITO_PCIMAIL3: 259d0f7453dSHuacai Chen case BONITO_PCICACHECTRL: 260d0f7453dSHuacai Chen case BONITO_PCICACHETAG: 261d0f7453dSHuacai Chen case BONITO_PCIBADADDR: 262d0f7453dSHuacai Chen case BONITO_PCIMSTAT: 263d0f7453dSHuacai Chen case BONITO_TIMECFG: 264d0f7453dSHuacai Chen case BONITO_CPUCFG: 265d0f7453dSHuacai Chen case BONITO_DQCFG: 266d0f7453dSHuacai Chen case BONITO_MEMSIZE: 267d0f7453dSHuacai Chen s->regs[saddr] = val; 268d0f7453dSHuacai Chen break; 269d0f7453dSHuacai Chen case BONITO_BONGENCFG: 270d0f7453dSHuacai Chen if (!(s->regs[saddr] & 0x04) && (val & 0x04)) { 271d0f7453dSHuacai Chen reset = 1; /* bit 2 jump from 0 to 1 cause reset */ 272d0f7453dSHuacai Chen } 273d0f7453dSHuacai Chen s->regs[saddr] = val; 274d0f7453dSHuacai Chen if (reset) { 275cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 276d0f7453dSHuacai Chen } 277d0f7453dSHuacai Chen break; 278d0f7453dSHuacai Chen case BONITO_INTENSET: 279d0f7453dSHuacai Chen s->regs[BONITO_INTENSET] = val; 280d0f7453dSHuacai Chen s->regs[BONITO_INTEN] |= val; 281d0f7453dSHuacai Chen break; 282d0f7453dSHuacai Chen case BONITO_INTENCLR: 283d0f7453dSHuacai Chen s->regs[BONITO_INTENCLR] = val; 284d0f7453dSHuacai Chen s->regs[BONITO_INTEN] &= ~val; 285d0f7453dSHuacai Chen break; 286d0f7453dSHuacai Chen case BONITO_INTEN: 287d0f7453dSHuacai Chen case BONITO_INTISR: 288d0f7453dSHuacai Chen DPRINTF("write to readonly bonito register %x\n", saddr); 289d0f7453dSHuacai Chen break; 290d0f7453dSHuacai Chen default: 291d0f7453dSHuacai Chen DPRINTF("write to unknown bonito register %x\n", saddr); 292d0f7453dSHuacai Chen break; 293d0f7453dSHuacai Chen } 294d0f7453dSHuacai Chen } 295d0f7453dSHuacai Chen 296a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr, 29789200979SBenoît Canet unsigned size) 298d0f7453dSHuacai Chen { 299d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 300d0f7453dSHuacai Chen uint32_t saddr; 301d0f7453dSHuacai Chen 3020ca4f941SPaolo Bonzini saddr = addr >> 2; 303d0f7453dSHuacai Chen 304d0f7453dSHuacai Chen DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr); 305d0f7453dSHuacai Chen switch (saddr) { 306d0f7453dSHuacai Chen case BONITO_INTISR: 307d0f7453dSHuacai Chen return s->regs[saddr]; 308d0f7453dSHuacai Chen default: 309d0f7453dSHuacai Chen return s->regs[saddr]; 310d0f7453dSHuacai Chen } 311d0f7453dSHuacai Chen } 312d0f7453dSHuacai Chen 31389200979SBenoît Canet static const MemoryRegionOps bonito_ops = { 31489200979SBenoît Canet .read = bonito_readl, 31589200979SBenoît Canet .write = bonito_writel, 31689200979SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 31789200979SBenoît Canet .valid = { 31889200979SBenoît Canet .min_access_size = 4, 31989200979SBenoît Canet .max_access_size = 4, 32089200979SBenoît Canet }, 321d0f7453dSHuacai Chen }; 322d0f7453dSHuacai Chen 323a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr, 324183e1d40SBenoît Canet uint64_t val, unsigned size) 325d0f7453dSHuacai Chen { 326d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 327c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 328d0f7453dSHuacai Chen 329d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %x\n", addr, val); 330c5589ee9SAndreas Färber d->config_write(d, addr, val, 4); 331d0f7453dSHuacai Chen } 332d0f7453dSHuacai Chen 333a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr, 334183e1d40SBenoît Canet unsigned size) 335d0f7453dSHuacai Chen { 336d0f7453dSHuacai Chen 337d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 338c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 339d0f7453dSHuacai Chen 340d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr); 341c5589ee9SAndreas Färber return d->config_read(d, addr, 4); 342d0f7453dSHuacai Chen } 343d0f7453dSHuacai Chen 344d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */ 345d0f7453dSHuacai Chen 346183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = { 347183e1d40SBenoît Canet .read = bonito_pciconf_readl, 348183e1d40SBenoît Canet .write = bonito_pciconf_writel, 349183e1d40SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 350183e1d40SBenoît Canet .valid = { 351183e1d40SBenoît Canet .min_access_size = 4, 352183e1d40SBenoît Canet .max_access_size = 4, 353183e1d40SBenoît Canet }, 354d0f7453dSHuacai Chen }; 355d0f7453dSHuacai Chen 356a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr, 357def344a6SBenoît Canet unsigned size) 358d0f7453dSHuacai Chen { 359d0f7453dSHuacai Chen uint32_t val; 360d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 361d0f7453dSHuacai Chen 36258d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 36358d47978SPeter Maydell return 0; 36458d47978SPeter Maydell } 36558d47978SPeter Maydell 366d0f7453dSHuacai Chen val = ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)]; 367d0f7453dSHuacai Chen 368d0f7453dSHuacai Chen return val; 369d0f7453dSHuacai Chen } 370d0f7453dSHuacai Chen 371a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr, 372def344a6SBenoît Canet uint64_t val, unsigned size) 373d0f7453dSHuacai Chen { 374d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 375d0f7453dSHuacai Chen 37658d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 37758d47978SPeter Maydell return; 37858d47978SPeter Maydell } 37958d47978SPeter Maydell 380d0f7453dSHuacai Chen ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)] = val & 0xffffffff; 381d0f7453dSHuacai Chen } 382d0f7453dSHuacai Chen 383def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = { 384def344a6SBenoît Canet .read = bonito_ldma_readl, 385def344a6SBenoît Canet .write = bonito_ldma_writel, 386def344a6SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 387def344a6SBenoît Canet .valid = { 388def344a6SBenoît Canet .min_access_size = 4, 389def344a6SBenoît Canet .max_access_size = 4, 390def344a6SBenoît Canet }, 391d0f7453dSHuacai Chen }; 392d0f7453dSHuacai Chen 393a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr, 3949a542a48SBenoît Canet unsigned size) 395d0f7453dSHuacai Chen { 396d0f7453dSHuacai Chen uint32_t val; 397d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 398d0f7453dSHuacai Chen 39958d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 40058d47978SPeter Maydell return 0; 40158d47978SPeter Maydell } 40258d47978SPeter Maydell 403d0f7453dSHuacai Chen val = ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)]; 404d0f7453dSHuacai Chen 405d0f7453dSHuacai Chen return val; 406d0f7453dSHuacai Chen } 407d0f7453dSHuacai Chen 408a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr, 4099a542a48SBenoît Canet uint64_t val, unsigned size) 410d0f7453dSHuacai Chen { 411d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 412d0f7453dSHuacai Chen 41358d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 41458d47978SPeter Maydell return; 41558d47978SPeter Maydell } 41658d47978SPeter Maydell 417d0f7453dSHuacai Chen ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)] = val & 0xffffffff; 418d0f7453dSHuacai Chen } 419d0f7453dSHuacai Chen 4209a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = { 4219a542a48SBenoît Canet .read = bonito_cop_readl, 4229a542a48SBenoît Canet .write = bonito_cop_writel, 4239a542a48SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 4249a542a48SBenoît Canet .valid = { 4259a542a48SBenoît Canet .min_access_size = 4, 4269a542a48SBenoît Canet .max_access_size = 4, 4279a542a48SBenoît Canet }, 428d0f7453dSHuacai Chen }; 429d0f7453dSHuacai Chen 430a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr) 431d0f7453dSHuacai Chen { 432d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 4338558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 434d0f7453dSHuacai Chen uint32_t cfgaddr; 435d0f7453dSHuacai Chen uint32_t idsel; 436d0f7453dSHuacai Chen uint32_t devno; 437d0f7453dSHuacai Chen uint32_t funno; 438d0f7453dSHuacai Chen uint32_t regno; 439d0f7453dSHuacai Chen uint32_t pciaddr; 440d0f7453dSHuacai Chen 441d0f7453dSHuacai Chen /* support type0 pci config */ 442d0f7453dSHuacai Chen if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) { 443d0f7453dSHuacai Chen return 0xffffffff; 444d0f7453dSHuacai Chen } 445d0f7453dSHuacai Chen 446d0f7453dSHuacai Chen cfgaddr = addr & 0xffff; 447d0f7453dSHuacai Chen cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16; 448d0f7453dSHuacai Chen 449d0f7453dSHuacai Chen idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> BONITO_PCICONF_IDSEL_OFFSET; 450786a4ea8SStefan Hajnoczi devno = ctz32(idsel); 451d0f7453dSHuacai Chen funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET; 452d0f7453dSHuacai Chen regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET; 453d0f7453dSHuacai Chen 454d0f7453dSHuacai Chen if (idsel == 0) { 4550151abe4SAlistair Francis error_report("error in bonito pci config address " TARGET_FMT_plx 4560151abe4SAlistair Francis ",pcimap_cfg=%x", addr, s->regs[BONITO_PCIMAP_CFG]); 457d0f7453dSHuacai Chen exit(1); 458d0f7453dSHuacai Chen } 459c5589ee9SAndreas Färber pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno); 460d0f7453dSHuacai Chen DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n", 461c5589ee9SAndreas Färber cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno); 462d0f7453dSHuacai Chen 463d0f7453dSHuacai Chen return pciaddr; 464d0f7453dSHuacai Chen } 465d0f7453dSHuacai Chen 466421ab725SPeter Maydell static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val, 467421ab725SPeter Maydell unsigned size) 468d0f7453dSHuacai Chen { 469d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 470c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4718558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 472d0f7453dSHuacai Chen uint32_t pciaddr; 473d0f7453dSHuacai Chen uint16_t status; 474d0f7453dSHuacai Chen 475421ab725SPeter Maydell DPRINTF("bonito_spciconf_write "TARGET_FMT_plx" size %d val %x\n", 476421ab725SPeter Maydell addr, size, val); 477d0f7453dSHuacai Chen 478d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 479d0f7453dSHuacai Chen 480d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 481d0f7453dSHuacai Chen return; 482d0f7453dSHuacai Chen } 483d0f7453dSHuacai Chen 484d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 485c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 486421ab725SPeter Maydell pci_data_write(phb->bus, phb->config_reg, val, size); 487d0f7453dSHuacai Chen 488d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 489c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 490d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 491c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 492d0f7453dSHuacai Chen } 493d0f7453dSHuacai Chen 494421ab725SPeter Maydell static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size) 495d0f7453dSHuacai Chen { 496d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 497c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4988558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 499d0f7453dSHuacai Chen uint32_t pciaddr; 500d0f7453dSHuacai Chen uint16_t status; 501d0f7453dSHuacai Chen 502421ab725SPeter Maydell DPRINTF("bonito_spciconf_read "TARGET_FMT_plx" size %d\n", addr, size); 503d0f7453dSHuacai Chen 504d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 505d0f7453dSHuacai Chen 506d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 507421ab725SPeter Maydell return MAKE_64BIT_MASK(0, size * 8); 508d0f7453dSHuacai Chen } 509d0f7453dSHuacai Chen 510d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 511c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 512d0f7453dSHuacai Chen 513d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 514c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 515d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 516c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 517d0f7453dSHuacai Chen 518421ab725SPeter Maydell return pci_data_read(phb->bus, phb->config_reg, size); 519d0f7453dSHuacai Chen } 520d0f7453dSHuacai Chen 521d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */ 522845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = { 523421ab725SPeter Maydell .read = bonito_spciconf_read, 524421ab725SPeter Maydell .write = bonito_spciconf_write, 525421ab725SPeter Maydell .valid.min_access_size = 1, 526421ab725SPeter Maydell .valid.max_access_size = 4, 527421ab725SPeter Maydell .impl.min_access_size = 1, 528421ab725SPeter Maydell .impl.max_access_size = 4, 529845cbeb8SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 530d0f7453dSHuacai Chen }; 531d0f7453dSHuacai Chen 532d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32 533d0f7453dSHuacai Chen 534d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level) 535d0f7453dSHuacai Chen { 536c5589ee9SAndreas Färber BonitoState *s = opaque; 537c5589ee9SAndreas Färber qemu_irq *pic = s->pic; 538c5589ee9SAndreas Färber PCIBonitoState *bonito_state = s->pci_dev; 539d0f7453dSHuacai Chen int internal_irq = irq_num - BONITO_IRQ_BASE; 540d0f7453dSHuacai Chen 541d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) { 542d0f7453dSHuacai Chen qemu_irq_pulse(*pic); 543d0f7453dSHuacai Chen } else { /* level triggered */ 544d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) { 545d0f7453dSHuacai Chen qemu_irq_raise(*pic); 546d0f7453dSHuacai Chen } else { 547d0f7453dSHuacai Chen qemu_irq_lower(*pic); 548d0f7453dSHuacai Chen } 549d0f7453dSHuacai Chen } 550d0f7453dSHuacai Chen } 551d0f7453dSHuacai Chen 552d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */ 553d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice * pci_dev, int irq_num) 554d0f7453dSHuacai Chen { 555d0f7453dSHuacai Chen int slot; 556d0f7453dSHuacai Chen 557d0f7453dSHuacai Chen slot = (pci_dev->devfn >> 3); 558d0f7453dSHuacai Chen 559d0f7453dSHuacai Chen switch (slot) { 560d0f7453dSHuacai Chen case 5: /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */ 561d0f7453dSHuacai Chen return irq_num % 4 + BONITO_IRQ_BASE; 562d0f7453dSHuacai Chen case 6: /* FULONG2E_ATI_SLOT, VGA */ 563d0f7453dSHuacai Chen return 4 + BONITO_IRQ_BASE; 564d0f7453dSHuacai Chen case 7: /* FULONG2E_RTL_SLOT, RTL8139 */ 565d0f7453dSHuacai Chen return 5 + BONITO_IRQ_BASE; 566d0f7453dSHuacai Chen case 8 ... 12: /* PCI slot 1 to 4 */ 567d0f7453dSHuacai Chen return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE; 568d0f7453dSHuacai Chen default: /* Unknown device, don't do any translation */ 569d0f7453dSHuacai Chen return irq_num; 570d0f7453dSHuacai Chen } 571d0f7453dSHuacai Chen } 572d0f7453dSHuacai Chen 573d0f7453dSHuacai Chen static void bonito_reset(void *opaque) 574d0f7453dSHuacai Chen { 575d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 576d0f7453dSHuacai Chen 577d0f7453dSHuacai Chen /* set the default value of north bridge registers */ 578d0f7453dSHuacai Chen 579d0f7453dSHuacai Chen s->regs[BONITO_BONPONCFG] = 0xc40; 580d0f7453dSHuacai Chen s->regs[BONITO_BONGENCFG] = 0x1384; 581d0f7453dSHuacai Chen s->regs[BONITO_IODEVCFG] = 0x2bff8010; 582d0f7453dSHuacai Chen s->regs[BONITO_SDCFG] = 0x255e0091; 583d0f7453dSHuacai Chen 584d0f7453dSHuacai Chen s->regs[BONITO_GPIODATA] = 0x1ff; 585d0f7453dSHuacai Chen s->regs[BONITO_GPIOIE] = 0x1ff; 586d0f7453dSHuacai Chen s->regs[BONITO_DQCFG] = 0x8; 587d0f7453dSHuacai Chen s->regs[BONITO_MEMSIZE] = 0x10000000; 588d0f7453dSHuacai Chen s->regs[BONITO_PCIMAP] = 0x6140; 589d0f7453dSHuacai Chen } 590d0f7453dSHuacai Chen 591d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = { 592d0f7453dSHuacai Chen .name = "Bonito", 593d0f7453dSHuacai Chen .version_id = 1, 594d0f7453dSHuacai Chen .minimum_version_id = 1, 595d0f7453dSHuacai Chen .fields = (VMStateField[]) { 596d0f7453dSHuacai Chen VMSTATE_PCI_DEVICE(dev, PCIBonitoState), 597d0f7453dSHuacai Chen VMSTATE_END_OF_LIST() 598d0f7453dSHuacai Chen } 599d0f7453dSHuacai Chen }; 600d0f7453dSHuacai Chen 601e800894aSPhilippe Mathieu-Daudé static void bonito_pcihost_realize(DeviceState *dev, Error **errp) 602d0f7453dSHuacai Chen { 6038558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(dev); 604f7cf2219SBALATON Zoltan BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev); 605c5589ee9SAndreas Färber 606f7cf2219SBALATON Zoltan memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCILO_SIZE); 6071115ff6dSDavid Gibson phb->bus = pci_register_root_bus(DEVICE(dev), "pci", 6081115ff6dSDavid Gibson pci_bonito_set_irq, pci_bonito_map_irq, 609f7cf2219SBALATON Zoltan dev, &bs->pci_mem, get_system_io(), 61060a0e443SAlex Williamson 0x28, 32, TYPE_PCI_BUS); 611f7cf2219SBALATON Zoltan memory_region_add_subregion(get_system_memory(), BONITO_PCILO_BASE, 612f7cf2219SBALATON Zoltan &bs->pci_mem); 613d0f7453dSHuacai Chen } 614d0f7453dSHuacai Chen 6159af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp) 616d0f7453dSHuacai Chen { 617a2a645d9SCao jin PCIBonitoState *s = PCI_BONITO(dev); 618c5589ee9SAndreas Färber SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost); 6198558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 620d0f7453dSHuacai Chen 621d0f7453dSHuacai Chen /* Bonito North Bridge, built on FPGA, VENDOR_ID/DEVICE_ID are "undefined" */ 622d0f7453dSHuacai Chen pci_config_set_prog_interface(dev->config, 0x00); 623d0f7453dSHuacai Chen 624d0f7453dSHuacai Chen /* set the north bridge register mapping */ 62540c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s, 62689200979SBenoît Canet "north-bridge-register", BONITO_INTERNAL_REG_SIZE); 627750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem); 62889200979SBenoît Canet sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE); 629d0f7453dSHuacai Chen 630d0f7453dSHuacai Chen /* set the north bridge pci configure mapping */ 63140c5dce9SPaolo Bonzini memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s, 632183e1d40SBenoît Canet "north-bridge-pci-config", BONITO_PCICONFIG_SIZE); 633c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->conf_mem); 634183e1d40SBenoît Canet sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE); 635d0f7453dSHuacai Chen 636d0f7453dSHuacai Chen /* set the south bridge pci configure mapping */ 63740c5dce9SPaolo Bonzini memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s, 638845cbeb8SBenoît Canet "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE); 639c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->data_mem); 640845cbeb8SBenoît Canet sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE); 641d0f7453dSHuacai Chen 64240c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s, 643def344a6SBenoît Canet "ldma", 0x100); 644750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_ldma); 645def344a6SBenoît Canet sysbus_mmio_map(sysbus, 3, 0xbfe00200); 646d0f7453dSHuacai Chen 64740c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s, 6489a542a48SBenoît Canet "cop", 0x100); 649750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_cop); 6509a542a48SBenoît Canet sysbus_mmio_map(sysbus, 4, 0xbfe00300); 651d0f7453dSHuacai Chen 652d0f7453dSHuacai Chen /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */ 653e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio", 654e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_PCIIO_SIZE); 655e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_pciio); 656e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE); 657d0f7453dSHuacai Chen 658d0f7453dSHuacai Chen /* add pci local io mapping */ 659e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_localio, OBJECT(s), "isa_mmio", 660e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_DEV_SIZE); 661e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_localio); 662e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE); 663d0f7453dSHuacai Chen 664d0f7453dSHuacai Chen /* set the default value of north bridge pci config */ 665d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_COMMAND, 0x0000); 666d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_STATUS, 0x0000); 667d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000); 668d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000); 669d0f7453dSHuacai Chen 670d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00); 671d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01); 672d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c); 673d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MAX_LAT, 0x00); 674d0f7453dSHuacai Chen 675d0f7453dSHuacai Chen qemu_register_reset(bonito_reset, s); 676d0f7453dSHuacai Chen } 677d0f7453dSHuacai Chen 678d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic) 679d0f7453dSHuacai Chen { 680d0f7453dSHuacai Chen DeviceState *dev; 681d0f7453dSHuacai Chen BonitoState *pcihost; 682c5589ee9SAndreas Färber PCIHostState *phb; 683d0f7453dSHuacai Chen PCIBonitoState *s; 684d0f7453dSHuacai Chen PCIDevice *d; 685d0f7453dSHuacai Chen 686c5589ee9SAndreas Färber dev = qdev_create(NULL, TYPE_BONITO_PCI_HOST_BRIDGE); 6878558d942SAndreas Färber phb = PCI_HOST_BRIDGE(dev); 688c5589ee9SAndreas Färber pcihost = BONITO_PCI_HOST_BRIDGE(dev); 689c5589ee9SAndreas Färber pcihost->pic = pic; 690d0f7453dSHuacai Chen qdev_init_nofail(dev); 691d0f7453dSHuacai Chen 692a2a645d9SCao jin d = pci_create(phb->bus, PCI_DEVFN(0, 0), TYPE_PCI_BONITO); 693a2a645d9SCao jin s = PCI_BONITO(d); 694d0f7453dSHuacai Chen s->pcihost = pcihost; 695c5589ee9SAndreas Färber pcihost->pci_dev = s; 696c5589ee9SAndreas Färber qdev_init_nofail(DEVICE(d)); 697d0f7453dSHuacai Chen 698c5589ee9SAndreas Färber return phb->bus; 699d0f7453dSHuacai Chen } 700d0f7453dSHuacai Chen 70140021f08SAnthony Liguori static void bonito_class_init(ObjectClass *klass, void *data) 70240021f08SAnthony Liguori { 70339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 70440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 70540021f08SAnthony Liguori 7069af21dbeSMarkus Armbruster k->realize = bonito_realize; 70740021f08SAnthony Liguori k->vendor_id = 0xdf53; 70840021f08SAnthony Liguori k->device_id = 0x00d5; 70940021f08SAnthony Liguori k->revision = 0x01; 71040021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_HOST; 71139bffca2SAnthony Liguori dc->desc = "Host bridge"; 71239bffca2SAnthony Liguori dc->vmsd = &vmstate_bonito; 71308c58f92SMarkus Armbruster /* 71408c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the 71508c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet. 71608c58f92SMarkus Armbruster */ 717e90f2a8cSEduardo Habkost dc->user_creatable = false; 71840021f08SAnthony Liguori } 71940021f08SAnthony Liguori 7204240abffSAndreas Färber static const TypeInfo bonito_info = { 721a2a645d9SCao jin .name = TYPE_PCI_BONITO, 72239bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 72339bffca2SAnthony Liguori .instance_size = sizeof(PCIBonitoState), 72440021f08SAnthony Liguori .class_init = bonito_class_init, 725fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 726fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 727fd3b02c8SEduardo Habkost { }, 728fd3b02c8SEduardo Habkost }, 729d0f7453dSHuacai Chen }; 730d0f7453dSHuacai Chen 731999e12bbSAnthony Liguori static void bonito_pcihost_class_init(ObjectClass *klass, void *data) 732999e12bbSAnthony Liguori { 733e800894aSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 734999e12bbSAnthony Liguori 735e800894aSPhilippe Mathieu-Daudé dc->realize = bonito_pcihost_realize; 736999e12bbSAnthony Liguori } 737999e12bbSAnthony Liguori 7384240abffSAndreas Färber static const TypeInfo bonito_pcihost_info = { 739c5589ee9SAndreas Färber .name = TYPE_BONITO_PCI_HOST_BRIDGE, 7408558d942SAndreas Färber .parent = TYPE_PCI_HOST_BRIDGE, 74139bffca2SAnthony Liguori .instance_size = sizeof(BonitoState), 742999e12bbSAnthony Liguori .class_init = bonito_pcihost_class_init, 743d0f7453dSHuacai Chen }; 744d0f7453dSHuacai Chen 74583f7d43aSAndreas Färber static void bonito_register_types(void) 746d0f7453dSHuacai Chen { 74739bffca2SAnthony Liguori type_register_static(&bonito_pcihost_info); 74839bffca2SAnthony Liguori type_register_static(&bonito_info); 749d0f7453dSHuacai Chen } 75083f7d43aSAndreas Färber 75183f7d43aSAndreas Färber type_init(bonito_register_types) 752