1d0f7453dSHuacai Chen /* 2d0f7453dSHuacai Chen * bonito north bridge support 3d0f7453dSHuacai Chen * 4d0f7453dSHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5d0f7453dSHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 6d0f7453dSHuacai Chen * 7d0f7453dSHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11d0f7453dSHuacai Chen */ 12d0f7453dSHuacai Chen 13d0f7453dSHuacai Chen /* 14d0f7453dSHuacai Chen * fulong 2e mini pc has a bonito north bridge. 15d0f7453dSHuacai Chen */ 16d0f7453dSHuacai Chen 17d0f7453dSHuacai Chen /* what is the meaning of devfn in qemu and IDSEL in bonito northbridge? 18d0f7453dSHuacai Chen * 19d0f7453dSHuacai Chen * devfn pci_slot<<3 + funno 20d0f7453dSHuacai Chen * one pci bus can have 32 devices and each device can have 8 functions. 21d0f7453dSHuacai Chen * 22d0f7453dSHuacai Chen * In bonito north bridge, pci slot = IDSEL bit - 12. 23d0f7453dSHuacai Chen * For example, PCI_IDSEL_VIA686B = 17, 24d0f7453dSHuacai Chen * pci slot = 17-12=5 25d0f7453dSHuacai Chen * 26d0f7453dSHuacai Chen * so 27d0f7453dSHuacai Chen * VT686B_FUN0's devfn = (5<<3)+0 28d0f7453dSHuacai Chen * VT686B_FUN1's devfn = (5<<3)+1 29d0f7453dSHuacai Chen * 30d0f7453dSHuacai Chen * qemu also uses pci address for north bridge to access pci config register. 31d0f7453dSHuacai Chen * bus_no [23:16] 32d0f7453dSHuacai Chen * dev_no [15:11] 33d0f7453dSHuacai Chen * fun_no [10:8] 34d0f7453dSHuacai Chen * reg_no [7:2] 35d0f7453dSHuacai Chen * 36d0f7453dSHuacai Chen * so function bonito_sbridge_pciaddr for the translation from 37d0f7453dSHuacai Chen * north bridge address to pci address. 38d0f7453dSHuacai Chen */ 39d0f7453dSHuacai Chen 40d0f7453dSHuacai Chen #include <assert.h> 41d0f7453dSHuacai Chen 4283c9f4caSPaolo Bonzini #include "hw/hw.h" 4383c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 440d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 450d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 4683c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h" 479c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 48022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 49d0f7453dSHuacai Chen 50d0f7453dSHuacai Chen //#define DEBUG_BONITO 51d0f7453dSHuacai Chen 52d0f7453dSHuacai Chen #ifdef DEBUG_BONITO 53d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __FUNCTION__, ##__VA_ARGS__) 54d0f7453dSHuacai Chen #else 55d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) 56d0f7453dSHuacai Chen #endif 57d0f7453dSHuacai Chen 58d0f7453dSHuacai Chen /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/ 59d0f7453dSHuacai Chen #define BONITO_BOOT_BASE 0x1fc00000 60d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE 0x00100000 61d0f7453dSHuacai Chen #define BONITO_BOOT_TOP (BONITO_BOOT_BASE+BONITO_BOOT_SIZE-1) 62d0f7453dSHuacai Chen #define BONITO_FLASH_BASE 0x1c000000 63d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE 0x03000000 64d0f7453dSHuacai Chen #define BONITO_FLASH_TOP (BONITO_FLASH_BASE+BONITO_FLASH_SIZE-1) 65d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE 0x1f800000 66d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE 0x00400000 67d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE+BONITO_SOCKET_SIZE-1) 68d0f7453dSHuacai Chen #define BONITO_REG_BASE 0x1fe00000 69d0f7453dSHuacai Chen #define BONITO_REG_SIZE 0x00040000 70d0f7453dSHuacai Chen #define BONITO_REG_TOP (BONITO_REG_BASE+BONITO_REG_SIZE-1) 71d0f7453dSHuacai Chen #define BONITO_DEV_BASE 0x1ff00000 72d0f7453dSHuacai Chen #define BONITO_DEV_SIZE 0x00100000 73d0f7453dSHuacai Chen #define BONITO_DEV_TOP (BONITO_DEV_BASE+BONITO_DEV_SIZE-1) 74d0f7453dSHuacai Chen #define BONITO_PCILO_BASE 0x10000000 75d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA 0xb0000000 76d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE 0x0c000000 77d0f7453dSHuacai Chen #define BONITO_PCILO_TOP (BONITO_PCILO_BASE+BONITO_PCILO_SIZE-1) 78d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE 0x10000000 79d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE 0x14000000 80d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE 0x18000000 81d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE 0x20000000 82d0f7453dSHuacai Chen #define BONITO_PCIHI_SIZE 0x20000000 83d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE+BONITO_PCIHI_SIZE-1) 84d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE 0x1fd00000 85d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA 0xbfd00000 86d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE 0x00010000 87d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE+BONITO_PCIIO_SIZE-1) 88d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE 0x1fe80000 89d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE 0x00080000 90d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE+BONITO_PCICFG_SIZE-1) 91d0f7453dSHuacai Chen 92d0f7453dSHuacai Chen 93d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE 0x00 94d0f7453dSHuacai Chen #define BONITO_REGBASE 0x100 95d0f7453dSHuacai Chen 96d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE+BONITO_REG_BASE) 97d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE (0x100) 98d0f7453dSHuacai Chen 99d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE+BONITO_REG_BASE) 100d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE (0x70) 101d0f7453dSHuacai Chen 102d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE) 103d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE) 104d0f7453dSHuacai Chen 105d0f7453dSHuacai Chen 106d0f7453dSHuacai Chen 107d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */ 108d0f7453dSHuacai Chen /* Power on register */ 109d0f7453dSHuacai Chen 110d0f7453dSHuacai Chen #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */ 111d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4 112d0f7453dSHuacai Chen #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET>>2) /*0x104 */ 113d0f7453dSHuacai Chen 114d0f7453dSHuacai Chen /* 2. IO & IDE configuration */ 115d0f7453dSHuacai Chen #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */ 116d0f7453dSHuacai Chen 117d0f7453dSHuacai Chen /* 3. IO & IDE configuration */ 118d0f7453dSHuacai Chen #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */ 119d0f7453dSHuacai Chen 120d0f7453dSHuacai Chen /* 4. PCI address map control */ 121d0f7453dSHuacai Chen #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */ 122d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */ 123d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */ 124d0f7453dSHuacai Chen 125d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */ 126d0f7453dSHuacai Chen /* GPIO Regs - r/w */ 127d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET 0x1c 128d0f7453dSHuacai Chen #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */ 129d0f7453dSHuacai Chen #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */ 130d0f7453dSHuacai Chen 131d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */ 132d0f7453dSHuacai Chen #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */ 133d0f7453dSHuacai Chen #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */ 134d0f7453dSHuacai Chen #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */ 135d0f7453dSHuacai Chen 136d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */ 137d0f7453dSHuacai Chen #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */ 138d0f7453dSHuacai Chen #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */ 139d0f7453dSHuacai Chen #define BONITO_INTEN (0x38 >> 2) /* 0x138 */ 140d0f7453dSHuacai Chen #define BONITO_INTISR (0x3c >> 2) /* 0x13c */ 141d0f7453dSHuacai Chen 142d0f7453dSHuacai Chen /* PCI mail boxes */ 143d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET 0x40 144d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET 0x44 145d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET 0x48 146d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET 0x4c 147d0f7453dSHuacai Chen #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */ 148d0f7453dSHuacai Chen #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */ 149d0f7453dSHuacai Chen #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */ 150d0f7453dSHuacai Chen #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */ 151d0f7453dSHuacai Chen 152d0f7453dSHuacai Chen /* 6. PCI cache */ 153d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */ 154d0f7453dSHuacai Chen #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */ 155d0f7453dSHuacai Chen #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */ 156d0f7453dSHuacai Chen #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */ 157d0f7453dSHuacai Chen 158d0f7453dSHuacai Chen /* 7. other*/ 159d0f7453dSHuacai Chen #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */ 160d0f7453dSHuacai Chen #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */ 161d0f7453dSHuacai Chen #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */ 162d0f7453dSHuacai Chen #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */ 163d0f7453dSHuacai Chen 164d0f7453dSHuacai Chen #define BONITO_REGS (0x70 >> 2) 165d0f7453dSHuacai Chen 166d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */ 167d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */ 168d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET 11 169d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */ 170d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET 8 171d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_MASK 0xFC 172d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET 0 173d0f7453dSHuacai Chen 174d0f7453dSHuacai Chen 175d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */ 176d0f7453dSHuacai Chen #define PCI_SLOT_BASE 12 177d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT (17) 178d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B (1<<PCI_IDSEL_VIA686B_BIT) 179d0f7453dSHuacai Chen 180d0f7453dSHuacai Chen #define PCI_ADDR(busno,devno,funno,regno) \ 181d0f7453dSHuacai Chen ((((busno)<<16)&0xff0000) + (((devno)<<11)&0xf800) + (((funno)<<8)&0x700) + (regno)) 182d0f7453dSHuacai Chen 183c5589ee9SAndreas Färber #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost" 184c5589ee9SAndreas Färber 185c5589ee9SAndreas Färber typedef struct BonitoState BonitoState; 186d0f7453dSHuacai Chen 187d0f7453dSHuacai Chen typedef struct PCIBonitoState 188d0f7453dSHuacai Chen { 189d0f7453dSHuacai Chen PCIDevice dev; 190c5589ee9SAndreas Färber 191d0f7453dSHuacai Chen BonitoState *pcihost; 192d0f7453dSHuacai Chen uint32_t regs[BONITO_REGS]; 193d0f7453dSHuacai Chen 194d0f7453dSHuacai Chen struct bonldma { 195d0f7453dSHuacai Chen uint32_t ldmactrl; 196d0f7453dSHuacai Chen uint32_t ldmastat; 197d0f7453dSHuacai Chen uint32_t ldmaaddr; 198d0f7453dSHuacai Chen uint32_t ldmago; 199d0f7453dSHuacai Chen } bonldma; 200d0f7453dSHuacai Chen 201d0f7453dSHuacai Chen /* Based at 1fe00300, bonito Copier */ 202d0f7453dSHuacai Chen struct boncop { 203d0f7453dSHuacai Chen uint32_t copctrl; 204d0f7453dSHuacai Chen uint32_t copstat; 205d0f7453dSHuacai Chen uint32_t coppaddr; 206d0f7453dSHuacai Chen uint32_t copgo; 207d0f7453dSHuacai Chen } boncop; 208d0f7453dSHuacai Chen 209d0f7453dSHuacai Chen /* Bonito registers */ 21089200979SBenoît Canet MemoryRegion iomem; 211def344a6SBenoît Canet MemoryRegion iomem_ldma; 2129a542a48SBenoît Canet MemoryRegion iomem_cop; 213d0f7453dSHuacai Chen 214a8170e5eSAvi Kivity hwaddr bonito_pciio_start; 215a8170e5eSAvi Kivity hwaddr bonito_pciio_length; 216d0f7453dSHuacai Chen int bonito_pciio_handle; 217d0f7453dSHuacai Chen 218a8170e5eSAvi Kivity hwaddr bonito_localio_start; 219a8170e5eSAvi Kivity hwaddr bonito_localio_length; 220d0f7453dSHuacai Chen int bonito_localio_handle; 221d0f7453dSHuacai Chen 222d0f7453dSHuacai Chen } PCIBonitoState; 223d0f7453dSHuacai Chen 224c5589ee9SAndreas Färber #define BONITO_PCI_HOST_BRIDGE(obj) \ 225c5589ee9SAndreas Färber OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE) 226c5589ee9SAndreas Färber 227c5589ee9SAndreas Färber struct BonitoState { 228c5589ee9SAndreas Färber PCIHostState parent_obj; 229c5589ee9SAndreas Färber 230c5589ee9SAndreas Färber qemu_irq *pic; 231c5589ee9SAndreas Färber 232c5589ee9SAndreas Färber PCIBonitoState *pci_dev; 233c5589ee9SAndreas Färber }; 234d0f7453dSHuacai Chen 235a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr, 23689200979SBenoît Canet uint64_t val, unsigned size) 237d0f7453dSHuacai Chen { 238d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 239d0f7453dSHuacai Chen uint32_t saddr; 240d0f7453dSHuacai Chen int reset = 0; 241d0f7453dSHuacai Chen 242d0f7453dSHuacai Chen saddr = (addr - BONITO_REGBASE) >> 2; 243d0f7453dSHuacai Chen 244d0f7453dSHuacai Chen DPRINTF("bonito_writel "TARGET_FMT_plx" val %x saddr %x\n", addr, val, saddr); 245d0f7453dSHuacai Chen switch (saddr) { 246d0f7453dSHuacai Chen case BONITO_BONPONCFG: 247d0f7453dSHuacai Chen case BONITO_IODEVCFG: 248d0f7453dSHuacai Chen case BONITO_SDCFG: 249d0f7453dSHuacai Chen case BONITO_PCIMAP: 250d0f7453dSHuacai Chen case BONITO_PCIMEMBASECFG: 251d0f7453dSHuacai Chen case BONITO_PCIMAP_CFG: 252d0f7453dSHuacai Chen case BONITO_GPIODATA: 253d0f7453dSHuacai Chen case BONITO_GPIOIE: 254d0f7453dSHuacai Chen case BONITO_INTEDGE: 255d0f7453dSHuacai Chen case BONITO_INTSTEER: 256d0f7453dSHuacai Chen case BONITO_INTPOL: 257d0f7453dSHuacai Chen case BONITO_PCIMAIL0: 258d0f7453dSHuacai Chen case BONITO_PCIMAIL1: 259d0f7453dSHuacai Chen case BONITO_PCIMAIL2: 260d0f7453dSHuacai Chen case BONITO_PCIMAIL3: 261d0f7453dSHuacai Chen case BONITO_PCICACHECTRL: 262d0f7453dSHuacai Chen case BONITO_PCICACHETAG: 263d0f7453dSHuacai Chen case BONITO_PCIBADADDR: 264d0f7453dSHuacai Chen case BONITO_PCIMSTAT: 265d0f7453dSHuacai Chen case BONITO_TIMECFG: 266d0f7453dSHuacai Chen case BONITO_CPUCFG: 267d0f7453dSHuacai Chen case BONITO_DQCFG: 268d0f7453dSHuacai Chen case BONITO_MEMSIZE: 269d0f7453dSHuacai Chen s->regs[saddr] = val; 270d0f7453dSHuacai Chen break; 271d0f7453dSHuacai Chen case BONITO_BONGENCFG: 272d0f7453dSHuacai Chen if (!(s->regs[saddr] & 0x04) && (val & 0x04)) { 273d0f7453dSHuacai Chen reset = 1; /* bit 2 jump from 0 to 1 cause reset */ 274d0f7453dSHuacai Chen } 275d0f7453dSHuacai Chen s->regs[saddr] = val; 276d0f7453dSHuacai Chen if (reset) { 277d0f7453dSHuacai Chen qemu_system_reset_request(); 278d0f7453dSHuacai Chen } 279d0f7453dSHuacai Chen break; 280d0f7453dSHuacai Chen case BONITO_INTENSET: 281d0f7453dSHuacai Chen s->regs[BONITO_INTENSET] = val; 282d0f7453dSHuacai Chen s->regs[BONITO_INTEN] |= val; 283d0f7453dSHuacai Chen break; 284d0f7453dSHuacai Chen case BONITO_INTENCLR: 285d0f7453dSHuacai Chen s->regs[BONITO_INTENCLR] = val; 286d0f7453dSHuacai Chen s->regs[BONITO_INTEN] &= ~val; 287d0f7453dSHuacai Chen break; 288d0f7453dSHuacai Chen case BONITO_INTEN: 289d0f7453dSHuacai Chen case BONITO_INTISR: 290d0f7453dSHuacai Chen DPRINTF("write to readonly bonito register %x\n", saddr); 291d0f7453dSHuacai Chen break; 292d0f7453dSHuacai Chen default: 293d0f7453dSHuacai Chen DPRINTF("write to unknown bonito register %x\n", saddr); 294d0f7453dSHuacai Chen break; 295d0f7453dSHuacai Chen } 296d0f7453dSHuacai Chen } 297d0f7453dSHuacai Chen 298a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr, 29989200979SBenoît Canet unsigned size) 300d0f7453dSHuacai Chen { 301d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 302d0f7453dSHuacai Chen uint32_t saddr; 303d0f7453dSHuacai Chen 304d0f7453dSHuacai Chen saddr = (addr - BONITO_REGBASE) >> 2; 305d0f7453dSHuacai Chen 306d0f7453dSHuacai Chen DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr); 307d0f7453dSHuacai Chen switch (saddr) { 308d0f7453dSHuacai Chen case BONITO_INTISR: 309d0f7453dSHuacai Chen return s->regs[saddr]; 310d0f7453dSHuacai Chen default: 311d0f7453dSHuacai Chen return s->regs[saddr]; 312d0f7453dSHuacai Chen } 313d0f7453dSHuacai Chen } 314d0f7453dSHuacai Chen 31589200979SBenoît Canet static const MemoryRegionOps bonito_ops = { 31689200979SBenoît Canet .read = bonito_readl, 31789200979SBenoît Canet .write = bonito_writel, 31889200979SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 31989200979SBenoît Canet .valid = { 32089200979SBenoît Canet .min_access_size = 4, 32189200979SBenoît Canet .max_access_size = 4, 32289200979SBenoît Canet }, 323d0f7453dSHuacai Chen }; 324d0f7453dSHuacai Chen 325a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr, 326183e1d40SBenoît Canet uint64_t val, unsigned size) 327d0f7453dSHuacai Chen { 328d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 329c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 330d0f7453dSHuacai Chen 331d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %x\n", addr, val); 332c5589ee9SAndreas Färber d->config_write(d, addr, val, 4); 333d0f7453dSHuacai Chen } 334d0f7453dSHuacai Chen 335a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr, 336183e1d40SBenoît Canet unsigned size) 337d0f7453dSHuacai Chen { 338d0f7453dSHuacai Chen 339d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 340c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 341d0f7453dSHuacai Chen 342d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr); 343c5589ee9SAndreas Färber return d->config_read(d, addr, 4); 344d0f7453dSHuacai Chen } 345d0f7453dSHuacai Chen 346d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */ 347d0f7453dSHuacai Chen 348183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = { 349183e1d40SBenoît Canet .read = bonito_pciconf_readl, 350183e1d40SBenoît Canet .write = bonito_pciconf_writel, 351183e1d40SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 352183e1d40SBenoît Canet .valid = { 353183e1d40SBenoît Canet .min_access_size = 4, 354183e1d40SBenoît Canet .max_access_size = 4, 355183e1d40SBenoît Canet }, 356d0f7453dSHuacai Chen }; 357d0f7453dSHuacai Chen 358a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr, 359def344a6SBenoît Canet unsigned size) 360d0f7453dSHuacai Chen { 361d0f7453dSHuacai Chen uint32_t val; 362d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 363d0f7453dSHuacai Chen 364d0f7453dSHuacai Chen val = ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)]; 365d0f7453dSHuacai Chen 366d0f7453dSHuacai Chen return val; 367d0f7453dSHuacai Chen } 368d0f7453dSHuacai Chen 369a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr, 370def344a6SBenoît Canet uint64_t val, unsigned size) 371d0f7453dSHuacai Chen { 372d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 373d0f7453dSHuacai Chen 374d0f7453dSHuacai Chen ((uint32_t *)(&s->bonldma))[addr/sizeof(uint32_t)] = val & 0xffffffff; 375d0f7453dSHuacai Chen } 376d0f7453dSHuacai Chen 377def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = { 378def344a6SBenoît Canet .read = bonito_ldma_readl, 379def344a6SBenoît Canet .write = bonito_ldma_writel, 380def344a6SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 381def344a6SBenoît Canet .valid = { 382def344a6SBenoît Canet .min_access_size = 4, 383def344a6SBenoît Canet .max_access_size = 4, 384def344a6SBenoît Canet }, 385d0f7453dSHuacai Chen }; 386d0f7453dSHuacai Chen 387a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr, 3889a542a48SBenoît Canet unsigned size) 389d0f7453dSHuacai Chen { 390d0f7453dSHuacai Chen uint32_t val; 391d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 392d0f7453dSHuacai Chen 393d0f7453dSHuacai Chen val = ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)]; 394d0f7453dSHuacai Chen 395d0f7453dSHuacai Chen return val; 396d0f7453dSHuacai Chen } 397d0f7453dSHuacai Chen 398a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr, 3999a542a48SBenoît Canet uint64_t val, unsigned size) 400d0f7453dSHuacai Chen { 401d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 402d0f7453dSHuacai Chen 403d0f7453dSHuacai Chen ((uint32_t *)(&s->boncop))[addr/sizeof(uint32_t)] = val & 0xffffffff; 404d0f7453dSHuacai Chen } 405d0f7453dSHuacai Chen 4069a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = { 4079a542a48SBenoît Canet .read = bonito_cop_readl, 4089a542a48SBenoît Canet .write = bonito_cop_writel, 4099a542a48SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 4109a542a48SBenoît Canet .valid = { 4119a542a48SBenoît Canet .min_access_size = 4, 4129a542a48SBenoît Canet .max_access_size = 4, 4139a542a48SBenoît Canet }, 414d0f7453dSHuacai Chen }; 415d0f7453dSHuacai Chen 416a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr) 417d0f7453dSHuacai Chen { 418d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 4198558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 420d0f7453dSHuacai Chen uint32_t cfgaddr; 421d0f7453dSHuacai Chen uint32_t idsel; 422d0f7453dSHuacai Chen uint32_t devno; 423d0f7453dSHuacai Chen uint32_t funno; 424d0f7453dSHuacai Chen uint32_t regno; 425d0f7453dSHuacai Chen uint32_t pciaddr; 426d0f7453dSHuacai Chen 427d0f7453dSHuacai Chen /* support type0 pci config */ 428d0f7453dSHuacai Chen if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) { 429d0f7453dSHuacai Chen return 0xffffffff; 430d0f7453dSHuacai Chen } 431d0f7453dSHuacai Chen 432d0f7453dSHuacai Chen cfgaddr = addr & 0xffff; 433d0f7453dSHuacai Chen cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16; 434d0f7453dSHuacai Chen 435d0f7453dSHuacai Chen idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> BONITO_PCICONF_IDSEL_OFFSET; 436d0f7453dSHuacai Chen devno = ffs(idsel) - 1; 437d0f7453dSHuacai Chen funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET; 438d0f7453dSHuacai Chen regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET; 439d0f7453dSHuacai Chen 440d0f7453dSHuacai Chen if (idsel == 0) { 441d0f7453dSHuacai Chen fprintf(stderr, "error in bonito pci config address " TARGET_FMT_plx 442d0f7453dSHuacai Chen ",pcimap_cfg=%x\n", addr, s->regs[BONITO_PCIMAP_CFG]); 443d0f7453dSHuacai Chen exit(1); 444d0f7453dSHuacai Chen } 445c5589ee9SAndreas Färber pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno); 446d0f7453dSHuacai Chen DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n", 447c5589ee9SAndreas Färber cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno); 448d0f7453dSHuacai Chen 449d0f7453dSHuacai Chen return pciaddr; 450d0f7453dSHuacai Chen } 451d0f7453dSHuacai Chen 452a8170e5eSAvi Kivity static void bonito_spciconf_writeb(void *opaque, hwaddr addr, 453d0f7453dSHuacai Chen uint32_t val) 454d0f7453dSHuacai Chen { 455d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 456c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4578558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 458d0f7453dSHuacai Chen uint32_t pciaddr; 459d0f7453dSHuacai Chen uint16_t status; 460d0f7453dSHuacai Chen 461d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_writeb "TARGET_FMT_plx" val %x\n", addr, val); 462d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 463d0f7453dSHuacai Chen 464d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 465d0f7453dSHuacai Chen return; 466d0f7453dSHuacai Chen } 467d0f7453dSHuacai Chen 468d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 469c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 470c5589ee9SAndreas Färber pci_data_write(phb->bus, phb->config_reg, val & 0xff, 1); 471d0f7453dSHuacai Chen 472d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 473c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 474d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 475c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 476d0f7453dSHuacai Chen } 477d0f7453dSHuacai Chen 478a8170e5eSAvi Kivity static void bonito_spciconf_writew(void *opaque, hwaddr addr, 479d0f7453dSHuacai Chen uint32_t val) 480d0f7453dSHuacai Chen { 481d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 482c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4838558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 484d0f7453dSHuacai Chen uint32_t pciaddr; 485d0f7453dSHuacai Chen uint16_t status; 486d0f7453dSHuacai Chen 487d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_writew "TARGET_FMT_plx" val %x\n", addr, val); 488d0f7453dSHuacai Chen assert((addr & 0x1) == 0); 489d0f7453dSHuacai Chen 490d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 491d0f7453dSHuacai Chen 492d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 493d0f7453dSHuacai Chen return; 494d0f7453dSHuacai Chen } 495d0f7453dSHuacai Chen 496d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 497c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 498c5589ee9SAndreas Färber pci_data_write(phb->bus, phb->config_reg, val, 2); 499d0f7453dSHuacai Chen 500d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 501c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 502d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 503c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 504d0f7453dSHuacai Chen } 505d0f7453dSHuacai Chen 506a8170e5eSAvi Kivity static void bonito_spciconf_writel(void *opaque, hwaddr addr, 507d0f7453dSHuacai Chen uint32_t val) 508d0f7453dSHuacai Chen { 509d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 510c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5118558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 512d0f7453dSHuacai Chen uint32_t pciaddr; 513d0f7453dSHuacai Chen uint16_t status; 514d0f7453dSHuacai Chen 515d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_writel "TARGET_FMT_plx" val %x\n", addr, val); 516d0f7453dSHuacai Chen assert((addr & 0x3) == 0); 517d0f7453dSHuacai Chen 518d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 519d0f7453dSHuacai Chen 520d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 521d0f7453dSHuacai Chen return; 522d0f7453dSHuacai Chen } 523d0f7453dSHuacai Chen 524d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 525c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 526c5589ee9SAndreas Färber pci_data_write(phb->bus, phb->config_reg, val, 4); 527d0f7453dSHuacai Chen 528d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 529c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 530d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 531c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 532d0f7453dSHuacai Chen } 533d0f7453dSHuacai Chen 534a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readb(void *opaque, hwaddr addr) 535d0f7453dSHuacai Chen { 536d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 537c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5388558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 539d0f7453dSHuacai Chen uint32_t pciaddr; 540d0f7453dSHuacai Chen uint16_t status; 541d0f7453dSHuacai Chen 542d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_readb "TARGET_FMT_plx"\n", addr); 543d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 544d0f7453dSHuacai Chen 545d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 546d0f7453dSHuacai Chen return 0xff; 547d0f7453dSHuacai Chen } 548d0f7453dSHuacai Chen 549d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 550c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 551d0f7453dSHuacai Chen 552d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 553c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 554d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 555c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 556d0f7453dSHuacai Chen 557c5589ee9SAndreas Färber return pci_data_read(phb->bus, phb->config_reg, 1); 558d0f7453dSHuacai Chen } 559d0f7453dSHuacai Chen 560a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readw(void *opaque, hwaddr addr) 561d0f7453dSHuacai Chen { 562d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 563c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5648558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 565d0f7453dSHuacai Chen uint32_t pciaddr; 566d0f7453dSHuacai Chen uint16_t status; 567d0f7453dSHuacai Chen 568d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_readw "TARGET_FMT_plx"\n", addr); 569d0f7453dSHuacai Chen assert((addr & 0x1) == 0); 570d0f7453dSHuacai Chen 571d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 572d0f7453dSHuacai Chen 573d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 574d0f7453dSHuacai Chen return 0xffff; 575d0f7453dSHuacai Chen } 576d0f7453dSHuacai Chen 577d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 578c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 579d0f7453dSHuacai Chen 580d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 581c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 582d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 583c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 584d0f7453dSHuacai Chen 585c5589ee9SAndreas Färber return pci_data_read(phb->bus, phb->config_reg, 2); 586d0f7453dSHuacai Chen } 587d0f7453dSHuacai Chen 588a8170e5eSAvi Kivity static uint32_t bonito_spciconf_readl(void *opaque, hwaddr addr) 589d0f7453dSHuacai Chen { 590d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 591c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5928558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 593d0f7453dSHuacai Chen uint32_t pciaddr; 594d0f7453dSHuacai Chen uint16_t status; 595d0f7453dSHuacai Chen 596d0f7453dSHuacai Chen DPRINTF("bonito_spciconf_readl "TARGET_FMT_plx"\n", addr); 597d0f7453dSHuacai Chen assert((addr & 0x3) == 0); 598d0f7453dSHuacai Chen 599d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 600d0f7453dSHuacai Chen 601d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 602d0f7453dSHuacai Chen return 0xffffffff; 603d0f7453dSHuacai Chen } 604d0f7453dSHuacai Chen 605d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 606c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 607d0f7453dSHuacai Chen 608d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 609c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 610d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 611c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 612d0f7453dSHuacai Chen 613c5589ee9SAndreas Färber return pci_data_read(phb->bus, phb->config_reg, 4); 614d0f7453dSHuacai Chen } 615d0f7453dSHuacai Chen 616d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */ 617845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = { 618845cbeb8SBenoît Canet .old_mmio = { 619845cbeb8SBenoît Canet .read = { 620d0f7453dSHuacai Chen bonito_spciconf_readb, 621d0f7453dSHuacai Chen bonito_spciconf_readw, 622d0f7453dSHuacai Chen bonito_spciconf_readl, 623845cbeb8SBenoît Canet }, 624845cbeb8SBenoît Canet .write = { 625845cbeb8SBenoît Canet bonito_spciconf_writeb, 626845cbeb8SBenoît Canet bonito_spciconf_writew, 627845cbeb8SBenoît Canet bonito_spciconf_writel, 628845cbeb8SBenoît Canet }, 629845cbeb8SBenoît Canet }, 630845cbeb8SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 631d0f7453dSHuacai Chen }; 632d0f7453dSHuacai Chen 633d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32 634d0f7453dSHuacai Chen 635d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level) 636d0f7453dSHuacai Chen { 637c5589ee9SAndreas Färber BonitoState *s = opaque; 638c5589ee9SAndreas Färber qemu_irq *pic = s->pic; 639c5589ee9SAndreas Färber PCIBonitoState *bonito_state = s->pci_dev; 640d0f7453dSHuacai Chen int internal_irq = irq_num - BONITO_IRQ_BASE; 641d0f7453dSHuacai Chen 642d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) { 643d0f7453dSHuacai Chen qemu_irq_pulse(*pic); 644d0f7453dSHuacai Chen } else { /* level triggered */ 645d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) { 646d0f7453dSHuacai Chen qemu_irq_raise(*pic); 647d0f7453dSHuacai Chen } else { 648d0f7453dSHuacai Chen qemu_irq_lower(*pic); 649d0f7453dSHuacai Chen } 650d0f7453dSHuacai Chen } 651d0f7453dSHuacai Chen } 652d0f7453dSHuacai Chen 653d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */ 654d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice * pci_dev, int irq_num) 655d0f7453dSHuacai Chen { 656d0f7453dSHuacai Chen int slot; 657d0f7453dSHuacai Chen 658d0f7453dSHuacai Chen slot = (pci_dev->devfn >> 3); 659d0f7453dSHuacai Chen 660d0f7453dSHuacai Chen switch (slot) { 661d0f7453dSHuacai Chen case 5: /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */ 662d0f7453dSHuacai Chen return irq_num % 4 + BONITO_IRQ_BASE; 663d0f7453dSHuacai Chen case 6: /* FULONG2E_ATI_SLOT, VGA */ 664d0f7453dSHuacai Chen return 4 + BONITO_IRQ_BASE; 665d0f7453dSHuacai Chen case 7: /* FULONG2E_RTL_SLOT, RTL8139 */ 666d0f7453dSHuacai Chen return 5 + BONITO_IRQ_BASE; 667d0f7453dSHuacai Chen case 8 ... 12: /* PCI slot 1 to 4 */ 668d0f7453dSHuacai Chen return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE; 669d0f7453dSHuacai Chen default: /* Unknown device, don't do any translation */ 670d0f7453dSHuacai Chen return irq_num; 671d0f7453dSHuacai Chen } 672d0f7453dSHuacai Chen } 673d0f7453dSHuacai Chen 674d0f7453dSHuacai Chen static void bonito_reset(void *opaque) 675d0f7453dSHuacai Chen { 676d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 677d0f7453dSHuacai Chen 678d0f7453dSHuacai Chen /* set the default value of north bridge registers */ 679d0f7453dSHuacai Chen 680d0f7453dSHuacai Chen s->regs[BONITO_BONPONCFG] = 0xc40; 681d0f7453dSHuacai Chen s->regs[BONITO_BONGENCFG] = 0x1384; 682d0f7453dSHuacai Chen s->regs[BONITO_IODEVCFG] = 0x2bff8010; 683d0f7453dSHuacai Chen s->regs[BONITO_SDCFG] = 0x255e0091; 684d0f7453dSHuacai Chen 685d0f7453dSHuacai Chen s->regs[BONITO_GPIODATA] = 0x1ff; 686d0f7453dSHuacai Chen s->regs[BONITO_GPIOIE] = 0x1ff; 687d0f7453dSHuacai Chen s->regs[BONITO_DQCFG] = 0x8; 688d0f7453dSHuacai Chen s->regs[BONITO_MEMSIZE] = 0x10000000; 689d0f7453dSHuacai Chen s->regs[BONITO_PCIMAP] = 0x6140; 690d0f7453dSHuacai Chen } 691d0f7453dSHuacai Chen 692d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = { 693d0f7453dSHuacai Chen .name = "Bonito", 694d0f7453dSHuacai Chen .version_id = 1, 695d0f7453dSHuacai Chen .minimum_version_id = 1, 696d0f7453dSHuacai Chen .minimum_version_id_old = 1, 697d0f7453dSHuacai Chen .fields = (VMStateField []) { 698d0f7453dSHuacai Chen VMSTATE_PCI_DEVICE(dev, PCIBonitoState), 699d0f7453dSHuacai Chen VMSTATE_END_OF_LIST() 700d0f7453dSHuacai Chen } 701d0f7453dSHuacai Chen }; 702d0f7453dSHuacai Chen 703d0f7453dSHuacai Chen static int bonito_pcihost_initfn(SysBusDevice *dev) 704d0f7453dSHuacai Chen { 7058558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(dev); 706c5589ee9SAndreas Färber 707c5589ee9SAndreas Färber phb->bus = pci_register_bus(DEVICE(dev), "pci", 708c5589ee9SAndreas Färber pci_bonito_set_irq, pci_bonito_map_irq, dev, 709c5589ee9SAndreas Färber get_system_memory(), get_system_io(), 71060a0e443SAlex Williamson 0x28, 32, TYPE_PCI_BUS); 711c5589ee9SAndreas Färber 712d0f7453dSHuacai Chen return 0; 713d0f7453dSHuacai Chen } 714d0f7453dSHuacai Chen 715d0f7453dSHuacai Chen static int bonito_initfn(PCIDevice *dev) 716d0f7453dSHuacai Chen { 717d0f7453dSHuacai Chen PCIBonitoState *s = DO_UPCAST(PCIBonitoState, dev, dev); 718c5589ee9SAndreas Färber SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost); 7198558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 720d0f7453dSHuacai Chen 721d0f7453dSHuacai Chen /* Bonito North Bridge, built on FPGA, VENDOR_ID/DEVICE_ID are "undefined" */ 722d0f7453dSHuacai Chen pci_config_set_prog_interface(dev->config, 0x00); 723d0f7453dSHuacai Chen 724d0f7453dSHuacai Chen /* set the north bridge register mapping */ 725*40c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s, 72689200979SBenoît Canet "north-bridge-register", BONITO_INTERNAL_REG_SIZE); 727750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem); 72889200979SBenoît Canet sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE); 729d0f7453dSHuacai Chen 730d0f7453dSHuacai Chen /* set the north bridge pci configure mapping */ 731*40c5dce9SPaolo Bonzini memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s, 732183e1d40SBenoît Canet "north-bridge-pci-config", BONITO_PCICONFIG_SIZE); 733c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->conf_mem); 734183e1d40SBenoît Canet sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE); 735d0f7453dSHuacai Chen 736d0f7453dSHuacai Chen /* set the south bridge pci configure mapping */ 737*40c5dce9SPaolo Bonzini memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s, 738845cbeb8SBenoît Canet "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE); 739c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->data_mem); 740845cbeb8SBenoît Canet sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE); 741d0f7453dSHuacai Chen 742*40c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s, 743def344a6SBenoît Canet "ldma", 0x100); 744750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_ldma); 745def344a6SBenoît Canet sysbus_mmio_map(sysbus, 3, 0xbfe00200); 746d0f7453dSHuacai Chen 747*40c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s, 7489a542a48SBenoît Canet "cop", 0x100); 749750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_cop); 7509a542a48SBenoît Canet sysbus_mmio_map(sysbus, 4, 0xbfe00300); 751d0f7453dSHuacai Chen 752d0f7453dSHuacai Chen /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */ 753d0f7453dSHuacai Chen s->bonito_pciio_start = BONITO_PCIIO_BASE; 754d0f7453dSHuacai Chen s->bonito_pciio_length = BONITO_PCIIO_SIZE; 755d0f7453dSHuacai Chen isa_mem_base = s->bonito_pciio_start; 756968d683cSAlexander Graf isa_mmio_init(s->bonito_pciio_start, s->bonito_pciio_length); 757d0f7453dSHuacai Chen 758d0f7453dSHuacai Chen /* add pci local io mapping */ 759d0f7453dSHuacai Chen s->bonito_localio_start = BONITO_DEV_BASE; 760d0f7453dSHuacai Chen s->bonito_localio_length = BONITO_DEV_SIZE; 761968d683cSAlexander Graf isa_mmio_init(s->bonito_localio_start, s->bonito_localio_length); 762d0f7453dSHuacai Chen 763d0f7453dSHuacai Chen /* set the default value of north bridge pci config */ 764d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_COMMAND, 0x0000); 765d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_STATUS, 0x0000); 766d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000); 767d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000); 768d0f7453dSHuacai Chen 769d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00); 770d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01); 771d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c); 772d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MAX_LAT, 0x00); 773d0f7453dSHuacai Chen 774d0f7453dSHuacai Chen qemu_register_reset(bonito_reset, s); 775d0f7453dSHuacai Chen 776d0f7453dSHuacai Chen return 0; 777d0f7453dSHuacai Chen } 778d0f7453dSHuacai Chen 779d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic) 780d0f7453dSHuacai Chen { 781d0f7453dSHuacai Chen DeviceState *dev; 782d0f7453dSHuacai Chen BonitoState *pcihost; 783c5589ee9SAndreas Färber PCIHostState *phb; 784d0f7453dSHuacai Chen PCIBonitoState *s; 785d0f7453dSHuacai Chen PCIDevice *d; 786d0f7453dSHuacai Chen 787c5589ee9SAndreas Färber dev = qdev_create(NULL, TYPE_BONITO_PCI_HOST_BRIDGE); 7888558d942SAndreas Färber phb = PCI_HOST_BRIDGE(dev); 789c5589ee9SAndreas Färber pcihost = BONITO_PCI_HOST_BRIDGE(dev); 790c5589ee9SAndreas Färber pcihost->pic = pic; 791d0f7453dSHuacai Chen qdev_init_nofail(dev); 792d0f7453dSHuacai Chen 79389200979SBenoît Canet /* set the pcihost pointer before bonito_initfn is called */ 794c5589ee9SAndreas Färber d = pci_create(phb->bus, PCI_DEVFN(0, 0), "Bonito"); 795d0f7453dSHuacai Chen s = DO_UPCAST(PCIBonitoState, dev, d); 796d0f7453dSHuacai Chen s->pcihost = pcihost; 797c5589ee9SAndreas Färber pcihost->pci_dev = s; 798c5589ee9SAndreas Färber qdev_init_nofail(DEVICE(d)); 799d0f7453dSHuacai Chen 800c5589ee9SAndreas Färber return phb->bus; 801d0f7453dSHuacai Chen } 802d0f7453dSHuacai Chen 80340021f08SAnthony Liguori static void bonito_class_init(ObjectClass *klass, void *data) 80440021f08SAnthony Liguori { 80539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 80640021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 80740021f08SAnthony Liguori 80840021f08SAnthony Liguori k->init = bonito_initfn; 80940021f08SAnthony Liguori k->vendor_id = 0xdf53; 81040021f08SAnthony Liguori k->device_id = 0x00d5; 81140021f08SAnthony Liguori k->revision = 0x01; 81240021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_HOST; 81339bffca2SAnthony Liguori dc->desc = "Host bridge"; 81439bffca2SAnthony Liguori dc->no_user = 1; 81539bffca2SAnthony Liguori dc->vmsd = &vmstate_bonito; 81640021f08SAnthony Liguori } 81740021f08SAnthony Liguori 8184240abffSAndreas Färber static const TypeInfo bonito_info = { 81940021f08SAnthony Liguori .name = "Bonito", 82039bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 82139bffca2SAnthony Liguori .instance_size = sizeof(PCIBonitoState), 82240021f08SAnthony Liguori .class_init = bonito_class_init, 823d0f7453dSHuacai Chen }; 824d0f7453dSHuacai Chen 825999e12bbSAnthony Liguori static void bonito_pcihost_class_init(ObjectClass *klass, void *data) 826999e12bbSAnthony Liguori { 82739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 828999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 829999e12bbSAnthony Liguori 830999e12bbSAnthony Liguori k->init = bonito_pcihost_initfn; 83139bffca2SAnthony Liguori dc->no_user = 1; 832999e12bbSAnthony Liguori } 833999e12bbSAnthony Liguori 8344240abffSAndreas Färber static const TypeInfo bonito_pcihost_info = { 835c5589ee9SAndreas Färber .name = TYPE_BONITO_PCI_HOST_BRIDGE, 8368558d942SAndreas Färber .parent = TYPE_PCI_HOST_BRIDGE, 83739bffca2SAnthony Liguori .instance_size = sizeof(BonitoState), 838999e12bbSAnthony Liguori .class_init = bonito_pcihost_class_init, 839d0f7453dSHuacai Chen }; 840d0f7453dSHuacai Chen 84183f7d43aSAndreas Färber static void bonito_register_types(void) 842d0f7453dSHuacai Chen { 84339bffca2SAnthony Liguori type_register_static(&bonito_pcihost_info); 84439bffca2SAnthony Liguori type_register_static(&bonito_info); 845d0f7453dSHuacai Chen } 84683f7d43aSAndreas Färber 84783f7d43aSAndreas Färber type_init(bonito_register_types) 848