1d0f7453dSHuacai Chen /* 2d0f7453dSHuacai Chen * bonito north bridge support 3d0f7453dSHuacai Chen * 4d0f7453dSHuacai Chen * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5d0f7453dSHuacai Chen * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 6d0f7453dSHuacai Chen * 7d0f7453dSHuacai Chen * This code is licensed under the GNU GPL v2. 86b620ca3SPaolo Bonzini * 96b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 106b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11d0f7453dSHuacai Chen */ 12d0f7453dSHuacai Chen 13d0f7453dSHuacai Chen /* 14c3a09ff6SPhilippe Mathieu-Daudé * fuloong 2e mini pc has a bonito north bridge. 15d0f7453dSHuacai Chen */ 16d0f7453dSHuacai Chen 17f3db354cSFilip Bozuta /* 18f3db354cSFilip Bozuta * what is the meaning of devfn in qemu and IDSEL in bonito northbridge? 19d0f7453dSHuacai Chen * 20d0f7453dSHuacai Chen * devfn pci_slot<<3 + funno 21d0f7453dSHuacai Chen * one pci bus can have 32 devices and each device can have 8 functions. 22d0f7453dSHuacai Chen * 23d0f7453dSHuacai Chen * In bonito north bridge, pci slot = IDSEL bit - 12. 24d0f7453dSHuacai Chen * For example, PCI_IDSEL_VIA686B = 17, 25d0f7453dSHuacai Chen * pci slot = 17-12=5 26d0f7453dSHuacai Chen * 27d0f7453dSHuacai Chen * so 28d0f7453dSHuacai Chen * VT686B_FUN0's devfn = (5<<3)+0 29d0f7453dSHuacai Chen * VT686B_FUN1's devfn = (5<<3)+1 30d0f7453dSHuacai Chen * 31d0f7453dSHuacai Chen * qemu also uses pci address for north bridge to access pci config register. 32d0f7453dSHuacai Chen * bus_no [23:16] 33d0f7453dSHuacai Chen * dev_no [15:11] 34d0f7453dSHuacai Chen * fun_no [10:8] 35d0f7453dSHuacai Chen * reg_no [7:2] 36d0f7453dSHuacai Chen * 37d0f7453dSHuacai Chen * so function bonito_sbridge_pciaddr for the translation from 38d0f7453dSHuacai Chen * north bridge address to pci address. 39d0f7453dSHuacai Chen */ 40d0f7453dSHuacai Chen 4197d5408fSPeter Maydell #include "qemu/osdep.h" 42a0b544c1SPhilippe Mathieu-Daudé #include "qemu/units.h" 433e80f690SMarkus Armbruster #include "qapi/error.h" 440151abe4SAlistair Francis #include "qemu/error-report.h" 4583c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 4664552b6bSMarkus Armbruster #include "hw/irq.h" 470d09e41aSPaolo Bonzini #include "hw/mips/mips.h" 4883c9f4caSPaolo Bonzini #include "hw/pci/pci_host.h" 49d6454270SMarkus Armbruster #include "migration/vmstate.h" 5071e8a915SMarkus Armbruster #include "sysemu/reset.h" 5154d31236SMarkus Armbruster #include "sysemu/runstate.h" 52022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 5325cca0a9SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h" 541f8a6c8bSPhilippe Mathieu-Daudé #include "hw/registerfields.h" 55d0f7453dSHuacai Chen 56f3db354cSFilip Bozuta /* #define DEBUG_BONITO */ 57d0f7453dSHuacai Chen 58d0f7453dSHuacai Chen #ifdef DEBUG_BONITO 59a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 60d0f7453dSHuacai Chen #else 61d0f7453dSHuacai Chen #define DPRINTF(fmt, ...) 62d0f7453dSHuacai Chen #endif 63d0f7453dSHuacai Chen 64d0f7453dSHuacai Chen /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/ 65d0f7453dSHuacai Chen #define BONITO_BOOT_BASE 0x1fc00000 66d0f7453dSHuacai Chen #define BONITO_BOOT_SIZE 0x00100000 67d0f7453dSHuacai Chen #define BONITO_BOOT_TOP (BONITO_BOOT_BASE + BONITO_BOOT_SIZE - 1) 68d0f7453dSHuacai Chen #define BONITO_FLASH_BASE 0x1c000000 69d0f7453dSHuacai Chen #define BONITO_FLASH_SIZE 0x03000000 70d0f7453dSHuacai Chen #define BONITO_FLASH_TOP (BONITO_FLASH_BASE + BONITO_FLASH_SIZE - 1) 71d0f7453dSHuacai Chen #define BONITO_SOCKET_BASE 0x1f800000 72d0f7453dSHuacai Chen #define BONITO_SOCKET_SIZE 0x00400000 73d0f7453dSHuacai Chen #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE + BONITO_SOCKET_SIZE - 1) 74d0f7453dSHuacai Chen #define BONITO_REG_BASE 0x1fe00000 75d0f7453dSHuacai Chen #define BONITO_REG_SIZE 0x00040000 76d0f7453dSHuacai Chen #define BONITO_REG_TOP (BONITO_REG_BASE + BONITO_REG_SIZE - 1) 77d0f7453dSHuacai Chen #define BONITO_DEV_BASE 0x1ff00000 78d0f7453dSHuacai Chen #define BONITO_DEV_SIZE 0x00100000 79d0f7453dSHuacai Chen #define BONITO_DEV_TOP (BONITO_DEV_BASE + BONITO_DEV_SIZE - 1) 80d0f7453dSHuacai Chen #define BONITO_PCILO_BASE 0x10000000 81d0f7453dSHuacai Chen #define BONITO_PCILO_BASE_VA 0xb0000000 82d0f7453dSHuacai Chen #define BONITO_PCILO_SIZE 0x0c000000 83d0f7453dSHuacai Chen #define BONITO_PCILO_TOP (BONITO_PCILO_BASE + BONITO_PCILO_SIZE - 1) 84d0f7453dSHuacai Chen #define BONITO_PCILO0_BASE 0x10000000 85d0f7453dSHuacai Chen #define BONITO_PCILO1_BASE 0x14000000 86d0f7453dSHuacai Chen #define BONITO_PCILO2_BASE 0x18000000 87d0f7453dSHuacai Chen #define BONITO_PCIHI_BASE 0x20000000 88a0b544c1SPhilippe Mathieu-Daudé #define BONITO_PCIHI_SIZE 0x60000000 89d0f7453dSHuacai Chen #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE - 1) 90d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE 0x1fd00000 91d0f7453dSHuacai Chen #define BONITO_PCIIO_BASE_VA 0xbfd00000 92d0f7453dSHuacai Chen #define BONITO_PCIIO_SIZE 0x00010000 93d0f7453dSHuacai Chen #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE + BONITO_PCIIO_SIZE - 1) 94d0f7453dSHuacai Chen #define BONITO_PCICFG_BASE 0x1fe80000 95d0f7453dSHuacai Chen #define BONITO_PCICFG_SIZE 0x00080000 96d0f7453dSHuacai Chen #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE + BONITO_PCICFG_SIZE - 1) 97d0f7453dSHuacai Chen 98d0f7453dSHuacai Chen 99d0f7453dSHuacai Chen #define BONITO_PCICONFIGBASE 0x00 100d0f7453dSHuacai Chen #define BONITO_REGBASE 0x100 101d0f7453dSHuacai Chen 102d0f7453dSHuacai Chen #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE + BONITO_REG_BASE) 103d0f7453dSHuacai Chen #define BONITO_PCICONFIG_SIZE (0x100) 104d0f7453dSHuacai Chen 105d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE + BONITO_REG_BASE) 106d0f7453dSHuacai Chen #define BONITO_INTERNAL_REG_SIZE (0x70) 107d0f7453dSHuacai Chen 108d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE) 109d0f7453dSHuacai Chen #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE) 110d0f7453dSHuacai Chen 111d0f7453dSHuacai Chen 112d0f7453dSHuacai Chen 113d0f7453dSHuacai Chen /* 1. Bonito h/w Configuration */ 114d0f7453dSHuacai Chen /* Power on register */ 115d0f7453dSHuacai Chen 116d0f7453dSHuacai Chen #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */ 1171f8a6c8bSPhilippe Mathieu-Daudé 1181f8a6c8bSPhilippe Mathieu-Daudé /* PCI configuration register */ 119d0f7453dSHuacai Chen #define BONITO_BONGENCFG_OFFSET 0x4 120d0f7453dSHuacai Chen #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET >> 2) /*0x104 */ 1211f8a6c8bSPhilippe Mathieu-Daudé REG32(BONGENCFG, 0x104) 1221f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, DEBUGMODE, 0, 1) 1231f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, SNOOP, 1, 1) 1241f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, CPUSELFRESET, 2, 1) 1251f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, BYTESWAP, 6, 1) 1261f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, UNCACHED, 7, 1) 1271f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, PREFETCH, 8, 1) 1281f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, WRITEBEHIND, 9, 1) 1291f8a6c8bSPhilippe Mathieu-Daudé FIELD(BONGENCFG, PCIQUEUE, 12, 1) 130d0f7453dSHuacai Chen 131d0f7453dSHuacai Chen /* 2. IO & IDE configuration */ 132d0f7453dSHuacai Chen #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */ 133d0f7453dSHuacai Chen 134d0f7453dSHuacai Chen /* 3. IO & IDE configuration */ 135d0f7453dSHuacai Chen #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */ 136d0f7453dSHuacai Chen 137d0f7453dSHuacai Chen /* 4. PCI address map control */ 138d0f7453dSHuacai Chen #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */ 139d0f7453dSHuacai Chen #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */ 140d0f7453dSHuacai Chen #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */ 141d0f7453dSHuacai Chen 142d0f7453dSHuacai Chen /* 5. ICU & GPIO regs */ 143d0f7453dSHuacai Chen /* GPIO Regs - r/w */ 144d0f7453dSHuacai Chen #define BONITO_GPIODATA_OFFSET 0x1c 145d0f7453dSHuacai Chen #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */ 146d0f7453dSHuacai Chen #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */ 147d0f7453dSHuacai Chen 148d0f7453dSHuacai Chen /* ICU Configuration Regs - r/w */ 149d0f7453dSHuacai Chen #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */ 150d0f7453dSHuacai Chen #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */ 151d0f7453dSHuacai Chen #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */ 152d0f7453dSHuacai Chen 153d0f7453dSHuacai Chen /* ICU Enable Regs - IntEn & IntISR are r/o. */ 154d0f7453dSHuacai Chen #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */ 155d0f7453dSHuacai Chen #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */ 156d0f7453dSHuacai Chen #define BONITO_INTEN (0x38 >> 2) /* 0x138 */ 157d0f7453dSHuacai Chen #define BONITO_INTISR (0x3c >> 2) /* 0x13c */ 158d0f7453dSHuacai Chen 159d0f7453dSHuacai Chen /* PCI mail boxes */ 160d0f7453dSHuacai Chen #define BONITO_PCIMAIL0_OFFSET 0x40 161d0f7453dSHuacai Chen #define BONITO_PCIMAIL1_OFFSET 0x44 162d0f7453dSHuacai Chen #define BONITO_PCIMAIL2_OFFSET 0x48 163d0f7453dSHuacai Chen #define BONITO_PCIMAIL3_OFFSET 0x4c 164d0f7453dSHuacai Chen #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */ 165d0f7453dSHuacai Chen #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */ 166d0f7453dSHuacai Chen #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */ 167d0f7453dSHuacai Chen #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */ 168d0f7453dSHuacai Chen 169d0f7453dSHuacai Chen /* 6. PCI cache */ 170d0f7453dSHuacai Chen #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */ 171d0f7453dSHuacai Chen #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */ 172d0f7453dSHuacai Chen #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */ 173d0f7453dSHuacai Chen #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */ 174d0f7453dSHuacai Chen 175d0f7453dSHuacai Chen /* 7. other*/ 176d0f7453dSHuacai Chen #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */ 177d0f7453dSHuacai Chen #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */ 178d0f7453dSHuacai Chen #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */ 179d0f7453dSHuacai Chen #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */ 180d0f7453dSHuacai Chen 181d0f7453dSHuacai Chen #define BONITO_REGS (0x70 >> 2) 182d0f7453dSHuacai Chen 183d0f7453dSHuacai Chen /* PCI config for south bridge. type 0 */ 184d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */ 185d0f7453dSHuacai Chen #define BONITO_PCICONF_IDSEL_OFFSET 11 186d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */ 187d0f7453dSHuacai Chen #define BONITO_PCICONF_FUN_OFFSET 8 188d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_MASK 0xFC 189d0f7453dSHuacai Chen #define BONITO_PCICONF_REG_OFFSET 0 190d0f7453dSHuacai Chen 191d0f7453dSHuacai Chen 192d0f7453dSHuacai Chen /* idsel BIT = pci slot number +12 */ 193d0f7453dSHuacai Chen #define PCI_SLOT_BASE 12 194d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B_BIT (17) 195d0f7453dSHuacai Chen #define PCI_IDSEL_VIA686B (1 << PCI_IDSEL_VIA686B_BIT) 196d0f7453dSHuacai Chen 197d0f7453dSHuacai Chen #define PCI_ADDR(busno , devno , funno , regno) \ 198f3db354cSFilip Bozuta ((((busno) << 16) & 0xff0000) + (((devno) << 11) & 0xf800) + \ 199f3db354cSFilip Bozuta (((funno) << 8) & 0x700) + (regno)) 200d0f7453dSHuacai Chen 201c5589ee9SAndreas Färber typedef struct BonitoState BonitoState; 202d0f7453dSHuacai Chen 203f3db354cSFilip Bozuta typedef struct PCIBonitoState { 204d0f7453dSHuacai Chen PCIDevice dev; 205c5589ee9SAndreas Färber 206d0f7453dSHuacai Chen BonitoState *pcihost; 207d0f7453dSHuacai Chen uint32_t regs[BONITO_REGS]; 208d0f7453dSHuacai Chen 209d0f7453dSHuacai Chen struct bonldma { 210d0f7453dSHuacai Chen uint32_t ldmactrl; 211d0f7453dSHuacai Chen uint32_t ldmastat; 212d0f7453dSHuacai Chen uint32_t ldmaaddr; 213d0f7453dSHuacai Chen uint32_t ldmago; 214d0f7453dSHuacai Chen } bonldma; 215d0f7453dSHuacai Chen 216d0f7453dSHuacai Chen /* Based at 1fe00300, bonito Copier */ 217d0f7453dSHuacai Chen struct boncop { 218d0f7453dSHuacai Chen uint32_t copctrl; 219d0f7453dSHuacai Chen uint32_t copstat; 220d0f7453dSHuacai Chen uint32_t coppaddr; 221d0f7453dSHuacai Chen uint32_t copgo; 222d0f7453dSHuacai Chen } boncop; 223d0f7453dSHuacai Chen 224d0f7453dSHuacai Chen /* Bonito registers */ 22589200979SBenoît Canet MemoryRegion iomem; 226def344a6SBenoît Canet MemoryRegion iomem_ldma; 2279a542a48SBenoît Canet MemoryRegion iomem_cop; 228e37b80faSPaolo Bonzini MemoryRegion bonito_pciio; 229e37b80faSPaolo Bonzini MemoryRegion bonito_localio; 230d0f7453dSHuacai Chen 231d0f7453dSHuacai Chen } PCIBonitoState; 232d0f7453dSHuacai Chen 233a2a645d9SCao jin struct BonitoState { 234a2a645d9SCao jin PCIHostState parent_obj; 235a2a645d9SCao jin qemu_irq *pic; 236a2a645d9SCao jin PCIBonitoState *pci_dev; 237f7cf2219SBALATON Zoltan MemoryRegion pci_mem; 238a2a645d9SCao jin }; 239a2a645d9SCao jin 240a2a645d9SCao jin #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost" 241c5589ee9SAndreas Färber #define BONITO_PCI_HOST_BRIDGE(obj) \ 242c5589ee9SAndreas Färber OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE) 243c5589ee9SAndreas Färber 244a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito" 245a2a645d9SCao jin #define PCI_BONITO(obj) \ 246a2a645d9SCao jin OBJECT_CHECK(PCIBonitoState, (obj), TYPE_PCI_BONITO) 247d0f7453dSHuacai Chen 248a8170e5eSAvi Kivity static void bonito_writel(void *opaque, hwaddr addr, 24989200979SBenoît Canet uint64_t val, unsigned size) 250d0f7453dSHuacai Chen { 251d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 252d0f7453dSHuacai Chen uint32_t saddr; 253d0f7453dSHuacai Chen int reset = 0; 254d0f7453dSHuacai Chen 2550ca4f941SPaolo Bonzini saddr = addr >> 2; 256d0f7453dSHuacai Chen 2573d14264cSPhilippe Mathieu-Daudé DPRINTF("bonito_writel "TARGET_FMT_plx" val %lx saddr %x\n", 258f3db354cSFilip Bozuta addr, val, saddr); 259d0f7453dSHuacai Chen switch (saddr) { 260d0f7453dSHuacai Chen case BONITO_BONPONCFG: 261d0f7453dSHuacai Chen case BONITO_IODEVCFG: 262d0f7453dSHuacai Chen case BONITO_SDCFG: 263d0f7453dSHuacai Chen case BONITO_PCIMAP: 264d0f7453dSHuacai Chen case BONITO_PCIMEMBASECFG: 265d0f7453dSHuacai Chen case BONITO_PCIMAP_CFG: 266d0f7453dSHuacai Chen case BONITO_GPIODATA: 267d0f7453dSHuacai Chen case BONITO_GPIOIE: 268d0f7453dSHuacai Chen case BONITO_INTEDGE: 269d0f7453dSHuacai Chen case BONITO_INTSTEER: 270d0f7453dSHuacai Chen case BONITO_INTPOL: 271d0f7453dSHuacai Chen case BONITO_PCIMAIL0: 272d0f7453dSHuacai Chen case BONITO_PCIMAIL1: 273d0f7453dSHuacai Chen case BONITO_PCIMAIL2: 274d0f7453dSHuacai Chen case BONITO_PCIMAIL3: 275d0f7453dSHuacai Chen case BONITO_PCICACHECTRL: 276d0f7453dSHuacai Chen case BONITO_PCICACHETAG: 277d0f7453dSHuacai Chen case BONITO_PCIBADADDR: 278d0f7453dSHuacai Chen case BONITO_PCIMSTAT: 279d0f7453dSHuacai Chen case BONITO_TIMECFG: 280d0f7453dSHuacai Chen case BONITO_CPUCFG: 281d0f7453dSHuacai Chen case BONITO_DQCFG: 282d0f7453dSHuacai Chen case BONITO_MEMSIZE: 283d0f7453dSHuacai Chen s->regs[saddr] = val; 284d0f7453dSHuacai Chen break; 285d0f7453dSHuacai Chen case BONITO_BONGENCFG: 286d0f7453dSHuacai Chen if (!(s->regs[saddr] & 0x04) && (val & 0x04)) { 287d0f7453dSHuacai Chen reset = 1; /* bit 2 jump from 0 to 1 cause reset */ 288d0f7453dSHuacai Chen } 289d0f7453dSHuacai Chen s->regs[saddr] = val; 290d0f7453dSHuacai Chen if (reset) { 291cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 292d0f7453dSHuacai Chen } 293d0f7453dSHuacai Chen break; 294d0f7453dSHuacai Chen case BONITO_INTENSET: 295d0f7453dSHuacai Chen s->regs[BONITO_INTENSET] = val; 296d0f7453dSHuacai Chen s->regs[BONITO_INTEN] |= val; 297d0f7453dSHuacai Chen break; 298d0f7453dSHuacai Chen case BONITO_INTENCLR: 299d0f7453dSHuacai Chen s->regs[BONITO_INTENCLR] = val; 300d0f7453dSHuacai Chen s->regs[BONITO_INTEN] &= ~val; 301d0f7453dSHuacai Chen break; 302d0f7453dSHuacai Chen case BONITO_INTEN: 303d0f7453dSHuacai Chen case BONITO_INTISR: 304d0f7453dSHuacai Chen DPRINTF("write to readonly bonito register %x\n", saddr); 305d0f7453dSHuacai Chen break; 306d0f7453dSHuacai Chen default: 307d0f7453dSHuacai Chen DPRINTF("write to unknown bonito register %x\n", saddr); 308d0f7453dSHuacai Chen break; 309d0f7453dSHuacai Chen } 310d0f7453dSHuacai Chen } 311d0f7453dSHuacai Chen 312a8170e5eSAvi Kivity static uint64_t bonito_readl(void *opaque, hwaddr addr, 31389200979SBenoît Canet unsigned size) 314d0f7453dSHuacai Chen { 315d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 316d0f7453dSHuacai Chen uint32_t saddr; 317d0f7453dSHuacai Chen 3180ca4f941SPaolo Bonzini saddr = addr >> 2; 319d0f7453dSHuacai Chen 320d0f7453dSHuacai Chen DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr); 321d0f7453dSHuacai Chen switch (saddr) { 322d0f7453dSHuacai Chen case BONITO_INTISR: 323d0f7453dSHuacai Chen return s->regs[saddr]; 324d0f7453dSHuacai Chen default: 325d0f7453dSHuacai Chen return s->regs[saddr]; 326d0f7453dSHuacai Chen } 327d0f7453dSHuacai Chen } 328d0f7453dSHuacai Chen 32989200979SBenoît Canet static const MemoryRegionOps bonito_ops = { 33089200979SBenoît Canet .read = bonito_readl, 33189200979SBenoît Canet .write = bonito_writel, 33289200979SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 33389200979SBenoît Canet .valid = { 33489200979SBenoît Canet .min_access_size = 4, 33589200979SBenoît Canet .max_access_size = 4, 33689200979SBenoît Canet }, 337d0f7453dSHuacai Chen }; 338d0f7453dSHuacai Chen 339a8170e5eSAvi Kivity static void bonito_pciconf_writel(void *opaque, hwaddr addr, 340183e1d40SBenoît Canet uint64_t val, unsigned size) 341d0f7453dSHuacai Chen { 342d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 343c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 344d0f7453dSHuacai Chen 3453d14264cSPhilippe Mathieu-Daudé DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %lx\n", addr, val); 346c5589ee9SAndreas Färber d->config_write(d, addr, val, 4); 347d0f7453dSHuacai Chen } 348d0f7453dSHuacai Chen 349a8170e5eSAvi Kivity static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr, 350183e1d40SBenoît Canet unsigned size) 351d0f7453dSHuacai Chen { 352d0f7453dSHuacai Chen 353d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 354c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 355d0f7453dSHuacai Chen 356d0f7453dSHuacai Chen DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr); 357c5589ee9SAndreas Färber return d->config_read(d, addr, 4); 358d0f7453dSHuacai Chen } 359d0f7453dSHuacai Chen 360d0f7453dSHuacai Chen /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */ 361d0f7453dSHuacai Chen 362183e1d40SBenoît Canet static const MemoryRegionOps bonito_pciconf_ops = { 363183e1d40SBenoît Canet .read = bonito_pciconf_readl, 364183e1d40SBenoît Canet .write = bonito_pciconf_writel, 365183e1d40SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 366183e1d40SBenoît Canet .valid = { 367183e1d40SBenoît Canet .min_access_size = 4, 368183e1d40SBenoît Canet .max_access_size = 4, 369183e1d40SBenoît Canet }, 370d0f7453dSHuacai Chen }; 371d0f7453dSHuacai Chen 372a8170e5eSAvi Kivity static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr, 373def344a6SBenoît Canet unsigned size) 374d0f7453dSHuacai Chen { 375d0f7453dSHuacai Chen uint32_t val; 376d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 377d0f7453dSHuacai Chen 37858d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 37958d47978SPeter Maydell return 0; 38058d47978SPeter Maydell } 38158d47978SPeter Maydell 382d0f7453dSHuacai Chen val = ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)]; 383d0f7453dSHuacai Chen 384d0f7453dSHuacai Chen return val; 385d0f7453dSHuacai Chen } 386d0f7453dSHuacai Chen 387a8170e5eSAvi Kivity static void bonito_ldma_writel(void *opaque, hwaddr addr, 388def344a6SBenoît Canet uint64_t val, unsigned size) 389d0f7453dSHuacai Chen { 390d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 391d0f7453dSHuacai Chen 39258d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 39358d47978SPeter Maydell return; 39458d47978SPeter Maydell } 39558d47978SPeter Maydell 396d0f7453dSHuacai Chen ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)] = val & 0xffffffff; 397d0f7453dSHuacai Chen } 398d0f7453dSHuacai Chen 399def344a6SBenoît Canet static const MemoryRegionOps bonito_ldma_ops = { 400def344a6SBenoît Canet .read = bonito_ldma_readl, 401def344a6SBenoît Canet .write = bonito_ldma_writel, 402def344a6SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 403def344a6SBenoît Canet .valid = { 404def344a6SBenoît Canet .min_access_size = 4, 405def344a6SBenoît Canet .max_access_size = 4, 406def344a6SBenoît Canet }, 407d0f7453dSHuacai Chen }; 408d0f7453dSHuacai Chen 409a8170e5eSAvi Kivity static uint64_t bonito_cop_readl(void *opaque, hwaddr addr, 4109a542a48SBenoît Canet unsigned size) 411d0f7453dSHuacai Chen { 412d0f7453dSHuacai Chen uint32_t val; 413d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 414d0f7453dSHuacai Chen 41558d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 41658d47978SPeter Maydell return 0; 41758d47978SPeter Maydell } 41858d47978SPeter Maydell 419d0f7453dSHuacai Chen val = ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)]; 420d0f7453dSHuacai Chen 421d0f7453dSHuacai Chen return val; 422d0f7453dSHuacai Chen } 423d0f7453dSHuacai Chen 424a8170e5eSAvi Kivity static void bonito_cop_writel(void *opaque, hwaddr addr, 4259a542a48SBenoît Canet uint64_t val, unsigned size) 426d0f7453dSHuacai Chen { 427d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 428d0f7453dSHuacai Chen 42958d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 43058d47978SPeter Maydell return; 43158d47978SPeter Maydell } 43258d47978SPeter Maydell 433d0f7453dSHuacai Chen ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)] = val & 0xffffffff; 434d0f7453dSHuacai Chen } 435d0f7453dSHuacai Chen 4369a542a48SBenoît Canet static const MemoryRegionOps bonito_cop_ops = { 4379a542a48SBenoît Canet .read = bonito_cop_readl, 4389a542a48SBenoît Canet .write = bonito_cop_writel, 4399a542a48SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 4409a542a48SBenoît Canet .valid = { 4419a542a48SBenoît Canet .min_access_size = 4, 4429a542a48SBenoît Canet .max_access_size = 4, 4439a542a48SBenoît Canet }, 444d0f7453dSHuacai Chen }; 445d0f7453dSHuacai Chen 446a8170e5eSAvi Kivity static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr) 447d0f7453dSHuacai Chen { 448d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 4498558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 450d0f7453dSHuacai Chen uint32_t cfgaddr; 451d0f7453dSHuacai Chen uint32_t idsel; 452d0f7453dSHuacai Chen uint32_t devno; 453d0f7453dSHuacai Chen uint32_t funno; 454d0f7453dSHuacai Chen uint32_t regno; 455d0f7453dSHuacai Chen uint32_t pciaddr; 456d0f7453dSHuacai Chen 457d0f7453dSHuacai Chen /* support type0 pci config */ 458d0f7453dSHuacai Chen if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) { 459d0f7453dSHuacai Chen return 0xffffffff; 460d0f7453dSHuacai Chen } 461d0f7453dSHuacai Chen 462d0f7453dSHuacai Chen cfgaddr = addr & 0xffff; 463d0f7453dSHuacai Chen cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16; 464d0f7453dSHuacai Chen 465f3db354cSFilip Bozuta idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> 466f3db354cSFilip Bozuta BONITO_PCICONF_IDSEL_OFFSET; 467786a4ea8SStefan Hajnoczi devno = ctz32(idsel); 468d0f7453dSHuacai Chen funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET; 469d0f7453dSHuacai Chen regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET; 470d0f7453dSHuacai Chen 471d0f7453dSHuacai Chen if (idsel == 0) { 4720151abe4SAlistair Francis error_report("error in bonito pci config address " TARGET_FMT_plx 4730151abe4SAlistair Francis ",pcimap_cfg=%x", addr, s->regs[BONITO_PCIMAP_CFG]); 474d0f7453dSHuacai Chen exit(1); 475d0f7453dSHuacai Chen } 476c5589ee9SAndreas Färber pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno); 477d0f7453dSHuacai Chen DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n", 478c5589ee9SAndreas Färber cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno); 479d0f7453dSHuacai Chen 480d0f7453dSHuacai Chen return pciaddr; 481d0f7453dSHuacai Chen } 482d0f7453dSHuacai Chen 483421ab725SPeter Maydell static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val, 484421ab725SPeter Maydell unsigned size) 485d0f7453dSHuacai Chen { 486d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 487c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 4888558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 489d0f7453dSHuacai Chen uint32_t pciaddr; 490d0f7453dSHuacai Chen uint16_t status; 491d0f7453dSHuacai Chen 4923d14264cSPhilippe Mathieu-Daudé DPRINTF("bonito_spciconf_write "TARGET_FMT_plx" size %d val %lx\n", 493421ab725SPeter Maydell addr, size, val); 494d0f7453dSHuacai Chen 495d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 496d0f7453dSHuacai Chen 497d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 498d0f7453dSHuacai Chen return; 499d0f7453dSHuacai Chen } 500d0f7453dSHuacai Chen 501d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 502c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 503421ab725SPeter Maydell pci_data_write(phb->bus, phb->config_reg, val, size); 504d0f7453dSHuacai Chen 505d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 506c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 507d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 508c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 509d0f7453dSHuacai Chen } 510d0f7453dSHuacai Chen 511421ab725SPeter Maydell static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size) 512d0f7453dSHuacai Chen { 513d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 514c5589ee9SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 5158558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 516d0f7453dSHuacai Chen uint32_t pciaddr; 517d0f7453dSHuacai Chen uint16_t status; 518d0f7453dSHuacai Chen 519421ab725SPeter Maydell DPRINTF("bonito_spciconf_read "TARGET_FMT_plx" size %d\n", addr, size); 520d0f7453dSHuacai Chen 521d0f7453dSHuacai Chen pciaddr = bonito_sbridge_pciaddr(s, addr); 522d0f7453dSHuacai Chen 523d0f7453dSHuacai Chen if (pciaddr == 0xffffffff) { 524421ab725SPeter Maydell return MAKE_64BIT_MASK(0, size * 8); 525d0f7453dSHuacai Chen } 526d0f7453dSHuacai Chen 527d0f7453dSHuacai Chen /* set the pci address in s->config_reg */ 528c5589ee9SAndreas Färber phb->config_reg = (pciaddr) | (1u << 31); 529d0f7453dSHuacai Chen 530d0f7453dSHuacai Chen /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 531c5589ee9SAndreas Färber status = pci_get_word(d->config + PCI_STATUS); 532d0f7453dSHuacai Chen status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 533c5589ee9SAndreas Färber pci_set_word(d->config + PCI_STATUS, status); 534d0f7453dSHuacai Chen 535421ab725SPeter Maydell return pci_data_read(phb->bus, phb->config_reg, size); 536d0f7453dSHuacai Chen } 537d0f7453dSHuacai Chen 538d0f7453dSHuacai Chen /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */ 539845cbeb8SBenoît Canet static const MemoryRegionOps bonito_spciconf_ops = { 540421ab725SPeter Maydell .read = bonito_spciconf_read, 541421ab725SPeter Maydell .write = bonito_spciconf_write, 542421ab725SPeter Maydell .valid.min_access_size = 1, 543421ab725SPeter Maydell .valid.max_access_size = 4, 544421ab725SPeter Maydell .impl.min_access_size = 1, 545421ab725SPeter Maydell .impl.max_access_size = 4, 546845cbeb8SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 547d0f7453dSHuacai Chen }; 548d0f7453dSHuacai Chen 549d0f7453dSHuacai Chen #define BONITO_IRQ_BASE 32 550d0f7453dSHuacai Chen 551d0f7453dSHuacai Chen static void pci_bonito_set_irq(void *opaque, int irq_num, int level) 552d0f7453dSHuacai Chen { 553c5589ee9SAndreas Färber BonitoState *s = opaque; 554c5589ee9SAndreas Färber qemu_irq *pic = s->pic; 555c5589ee9SAndreas Färber PCIBonitoState *bonito_state = s->pci_dev; 556d0f7453dSHuacai Chen int internal_irq = irq_num - BONITO_IRQ_BASE; 557d0f7453dSHuacai Chen 558d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) { 559d0f7453dSHuacai Chen qemu_irq_pulse(*pic); 560d0f7453dSHuacai Chen } else { /* level triggered */ 561d0f7453dSHuacai Chen if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) { 562d0f7453dSHuacai Chen qemu_irq_raise(*pic); 563d0f7453dSHuacai Chen } else { 564d0f7453dSHuacai Chen qemu_irq_lower(*pic); 565d0f7453dSHuacai Chen } 566d0f7453dSHuacai Chen } 567d0f7453dSHuacai Chen } 568d0f7453dSHuacai Chen 569d0f7453dSHuacai Chen /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */ 570d0f7453dSHuacai Chen static int pci_bonito_map_irq(PCIDevice *pci_dev, int irq_num) 571d0f7453dSHuacai Chen { 572d0f7453dSHuacai Chen int slot; 573d0f7453dSHuacai Chen 574d0f7453dSHuacai Chen slot = (pci_dev->devfn >> 3); 575d0f7453dSHuacai Chen 576d0f7453dSHuacai Chen switch (slot) { 577c3a09ff6SPhilippe Mathieu-Daudé case 5: /* FULOONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */ 578d0f7453dSHuacai Chen return irq_num % 4 + BONITO_IRQ_BASE; 579c3a09ff6SPhilippe Mathieu-Daudé case 6: /* FULOONG2E_ATI_SLOT, VGA */ 580d0f7453dSHuacai Chen return 4 + BONITO_IRQ_BASE; 581c3a09ff6SPhilippe Mathieu-Daudé case 7: /* FULOONG2E_RTL_SLOT, RTL8139 */ 582d0f7453dSHuacai Chen return 5 + BONITO_IRQ_BASE; 583d0f7453dSHuacai Chen case 8 ... 12: /* PCI slot 1 to 4 */ 584d0f7453dSHuacai Chen return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE; 585d0f7453dSHuacai Chen default: /* Unknown device, don't do any translation */ 586d0f7453dSHuacai Chen return irq_num; 587d0f7453dSHuacai Chen } 588d0f7453dSHuacai Chen } 589d0f7453dSHuacai Chen 590d0f7453dSHuacai Chen static void bonito_reset(void *opaque) 591d0f7453dSHuacai Chen { 592d0f7453dSHuacai Chen PCIBonitoState *s = opaque; 5931f8a6c8bSPhilippe Mathieu-Daudé uint32_t val = 0; 594d0f7453dSHuacai Chen 595d0f7453dSHuacai Chen /* set the default value of north bridge registers */ 596d0f7453dSHuacai Chen 597d0f7453dSHuacai Chen s->regs[BONITO_BONPONCFG] = 0xc40; 5981f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, PCIQUEUE, 1); 5991f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, WRITEBEHIND, 1); 6001f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, PREFETCH, 1); 6011f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, UNCACHED, 1); 6021f8a6c8bSPhilippe Mathieu-Daudé val = FIELD_DP32(val, BONGENCFG, CPUSELFRESET, 1); 6031f8a6c8bSPhilippe Mathieu-Daudé s->regs[BONITO_BONGENCFG] = val; 6041f8a6c8bSPhilippe Mathieu-Daudé 605d0f7453dSHuacai Chen s->regs[BONITO_IODEVCFG] = 0x2bff8010; 606d0f7453dSHuacai Chen s->regs[BONITO_SDCFG] = 0x255e0091; 607d0f7453dSHuacai Chen 608d0f7453dSHuacai Chen s->regs[BONITO_GPIODATA] = 0x1ff; 609d0f7453dSHuacai Chen s->regs[BONITO_GPIOIE] = 0x1ff; 610d0f7453dSHuacai Chen s->regs[BONITO_DQCFG] = 0x8; 611d0f7453dSHuacai Chen s->regs[BONITO_MEMSIZE] = 0x10000000; 612d0f7453dSHuacai Chen s->regs[BONITO_PCIMAP] = 0x6140; 613d0f7453dSHuacai Chen } 614d0f7453dSHuacai Chen 615d0f7453dSHuacai Chen static const VMStateDescription vmstate_bonito = { 616d0f7453dSHuacai Chen .name = "Bonito", 617d0f7453dSHuacai Chen .version_id = 1, 618d0f7453dSHuacai Chen .minimum_version_id = 1, 619d0f7453dSHuacai Chen .fields = (VMStateField[]) { 620d0f7453dSHuacai Chen VMSTATE_PCI_DEVICE(dev, PCIBonitoState), 621d0f7453dSHuacai Chen VMSTATE_END_OF_LIST() 622d0f7453dSHuacai Chen } 623d0f7453dSHuacai Chen }; 624d0f7453dSHuacai Chen 625e800894aSPhilippe Mathieu-Daudé static void bonito_pcihost_realize(DeviceState *dev, Error **errp) 626d0f7453dSHuacai Chen { 6278558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(dev); 628f7cf2219SBALATON Zoltan BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev); 629a0b544c1SPhilippe Mathieu-Daudé MemoryRegion *pcimem_lo_alias = g_new(MemoryRegion, 3); 630c5589ee9SAndreas Färber 631a0b544c1SPhilippe Mathieu-Daudé memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCIHI_SIZE); 6328e5c952bSPhilippe Mathieu-Daudé phb->bus = pci_register_root_bus(dev, "pci", 6331115ff6dSDavid Gibson pci_bonito_set_irq, pci_bonito_map_irq, 634f7cf2219SBALATON Zoltan dev, &bs->pci_mem, get_system_io(), 63560a0e443SAlex Williamson 0x28, 32, TYPE_PCI_BUS); 636a0b544c1SPhilippe Mathieu-Daudé 637a0b544c1SPhilippe Mathieu-Daudé for (size_t i = 0; i < 3; i++) { 638a0b544c1SPhilippe Mathieu-Daudé char *name = g_strdup_printf("pci.lomem%zu", i); 639a0b544c1SPhilippe Mathieu-Daudé 640a0b544c1SPhilippe Mathieu-Daudé memory_region_init_alias(&pcimem_lo_alias[i], NULL, name, 641a0b544c1SPhilippe Mathieu-Daudé &bs->pci_mem, i * 64 * MiB, 64 * MiB); 642a0b544c1SPhilippe Mathieu-Daudé memory_region_add_subregion(get_system_memory(), 643a0b544c1SPhilippe Mathieu-Daudé BONITO_PCILO_BASE + i * 64 * MiB, 644a0b544c1SPhilippe Mathieu-Daudé &pcimem_lo_alias[i]); 645a0b544c1SPhilippe Mathieu-Daudé g_free(name); 646a0b544c1SPhilippe Mathieu-Daudé } 647a0b544c1SPhilippe Mathieu-Daudé 648a0b544c1SPhilippe Mathieu-Daudé create_unimplemented_device("pci.io", BONITO_PCIIO_BASE, 1 * MiB); 649d0f7453dSHuacai Chen } 650d0f7453dSHuacai Chen 6519af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp) 652d0f7453dSHuacai Chen { 653a2a645d9SCao jin PCIBonitoState *s = PCI_BONITO(dev); 654c5589ee9SAndreas Färber SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost); 6558558d942SAndreas Färber PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 656a0b544c1SPhilippe Mathieu-Daudé BonitoState *bs = BONITO_PCI_HOST_BRIDGE(s->pcihost); 657a0b544c1SPhilippe Mathieu-Daudé MemoryRegion *pcimem_alias = g_new(MemoryRegion, 1); 658d0f7453dSHuacai Chen 659f3db354cSFilip Bozuta /* 660f3db354cSFilip Bozuta * Bonito North Bridge, built on FPGA, 661f3db354cSFilip Bozuta * VENDOR_ID/DEVICE_ID are "undefined" 662f3db354cSFilip Bozuta */ 663d0f7453dSHuacai Chen pci_config_set_prog_interface(dev->config, 0x00); 664d0f7453dSHuacai Chen 665d0f7453dSHuacai Chen /* set the north bridge register mapping */ 66640c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s, 66789200979SBenoît Canet "north-bridge-register", BONITO_INTERNAL_REG_SIZE); 668750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem); 66989200979SBenoît Canet sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE); 670d0f7453dSHuacai Chen 671d0f7453dSHuacai Chen /* set the north bridge pci configure mapping */ 67240c5dce9SPaolo Bonzini memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s, 673183e1d40SBenoît Canet "north-bridge-pci-config", BONITO_PCICONFIG_SIZE); 674c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->conf_mem); 675183e1d40SBenoît Canet sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE); 676d0f7453dSHuacai Chen 677d0f7453dSHuacai Chen /* set the south bridge pci configure mapping */ 67840c5dce9SPaolo Bonzini memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s, 679845cbeb8SBenoît Canet "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE); 680c5589ee9SAndreas Färber sysbus_init_mmio(sysbus, &phb->data_mem); 681845cbeb8SBenoît Canet sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE); 682d0f7453dSHuacai Chen 68325cca0a9SPhilippe Mathieu-Daudé create_unimplemented_device("bonito", BONITO_REG_BASE, BONITO_REG_SIZE); 68425cca0a9SPhilippe Mathieu-Daudé 68540c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s, 686def344a6SBenoît Canet "ldma", 0x100); 687750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_ldma); 68886313bdcSPhilippe Mathieu-Daudé sysbus_mmio_map(sysbus, 3, 0x1fe00200); 689d0f7453dSHuacai Chen 690a0b544c1SPhilippe Mathieu-Daudé /* PCI copier */ 69140c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s, 6929a542a48SBenoît Canet "cop", 0x100); 693750ecd44SAvi Kivity sysbus_init_mmio(sysbus, &s->iomem_cop); 69486313bdcSPhilippe Mathieu-Daudé sysbus_mmio_map(sysbus, 4, 0x1fe00300); 695d0f7453dSHuacai Chen 6967a296990SPhilippe Mathieu-Daudé create_unimplemented_device("ROMCS", BONITO_FLASH_BASE, 60 * MiB); 6977a296990SPhilippe Mathieu-Daudé 698d0f7453dSHuacai Chen /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */ 699e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio", 700e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_PCIIO_SIZE); 701e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_pciio); 702e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE); 703d0f7453dSHuacai Chen 704d0f7453dSHuacai Chen /* add pci local io mapping */ 7057a296990SPhilippe Mathieu-Daudé 7067a296990SPhilippe Mathieu-Daudé memory_region_init_alias(&s->bonito_localio, OBJECT(s), "IOCS[0]", 7077a296990SPhilippe Mathieu-Daudé get_system_io(), 0, 256 * KiB); 708e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_localio); 709e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE); 7107a296990SPhilippe Mathieu-Daudé create_unimplemented_device("IOCS[1]", BONITO_DEV_BASE + 1 * 256 * KiB, 7117a296990SPhilippe Mathieu-Daudé 256 * KiB); 7127a296990SPhilippe Mathieu-Daudé create_unimplemented_device("IOCS[2]", BONITO_DEV_BASE + 2 * 256 * KiB, 7137a296990SPhilippe Mathieu-Daudé 256 * KiB); 7147a296990SPhilippe Mathieu-Daudé create_unimplemented_device("IOCS[3]", BONITO_DEV_BASE + 3 * 256 * KiB, 7157a296990SPhilippe Mathieu-Daudé 256 * KiB); 716d0f7453dSHuacai Chen 717a0b544c1SPhilippe Mathieu-Daudé memory_region_init_alias(pcimem_alias, NULL, "pci.mem.alias", 718a0b544c1SPhilippe Mathieu-Daudé &bs->pci_mem, 0, BONITO_PCIHI_SIZE); 719a0b544c1SPhilippe Mathieu-Daudé memory_region_add_subregion(get_system_memory(), 720a0b544c1SPhilippe Mathieu-Daudé BONITO_PCIHI_BASE, pcimem_alias); 721a0b544c1SPhilippe Mathieu-Daudé create_unimplemented_device("PCI_2", 722a0b544c1SPhilippe Mathieu-Daudé (hwaddr)BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE, 723a0b544c1SPhilippe Mathieu-Daudé 2 * GiB); 724a0b544c1SPhilippe Mathieu-Daudé 725d0f7453dSHuacai Chen /* set the default value of north bridge pci config */ 726d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_COMMAND, 0x0000); 727d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_STATUS, 0x0000); 728d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000); 729d0f7453dSHuacai Chen pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000); 730d0f7453dSHuacai Chen 731d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00); 732d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01); 733d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c); 734d0f7453dSHuacai Chen pci_set_byte(dev->config + PCI_MAX_LAT, 0x00); 735d0f7453dSHuacai Chen 736d0f7453dSHuacai Chen qemu_register_reset(bonito_reset, s); 737d0f7453dSHuacai Chen } 738d0f7453dSHuacai Chen 739d0f7453dSHuacai Chen PCIBus *bonito_init(qemu_irq *pic) 740d0f7453dSHuacai Chen { 741d0f7453dSHuacai Chen DeviceState *dev; 742d0f7453dSHuacai Chen BonitoState *pcihost; 743c5589ee9SAndreas Färber PCIHostState *phb; 744d0f7453dSHuacai Chen PCIBonitoState *s; 745d0f7453dSHuacai Chen PCIDevice *d; 746d0f7453dSHuacai Chen 7473e80f690SMarkus Armbruster dev = qdev_new(TYPE_BONITO_PCI_HOST_BRIDGE); 7488558d942SAndreas Färber phb = PCI_HOST_BRIDGE(dev); 749c5589ee9SAndreas Färber pcihost = BONITO_PCI_HOST_BRIDGE(dev); 750c5589ee9SAndreas Färber pcihost->pic = pic; 751*3c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 752d0f7453dSHuacai Chen 7539307d06dSMarkus Armbruster d = pci_new(PCI_DEVFN(0, 0), TYPE_PCI_BONITO); 754a2a645d9SCao jin s = PCI_BONITO(d); 755d0f7453dSHuacai Chen s->pcihost = pcihost; 756c5589ee9SAndreas Färber pcihost->pci_dev = s; 7579307d06dSMarkus Armbruster pci_realize_and_unref(d, phb->bus, &error_fatal); 758d0f7453dSHuacai Chen 759c5589ee9SAndreas Färber return phb->bus; 760d0f7453dSHuacai Chen } 761d0f7453dSHuacai Chen 76240021f08SAnthony Liguori static void bonito_class_init(ObjectClass *klass, void *data) 76340021f08SAnthony Liguori { 76439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 76540021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 76640021f08SAnthony Liguori 7679af21dbeSMarkus Armbruster k->realize = bonito_realize; 76840021f08SAnthony Liguori k->vendor_id = 0xdf53; 76940021f08SAnthony Liguori k->device_id = 0x00d5; 77040021f08SAnthony Liguori k->revision = 0x01; 77140021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_HOST; 77239bffca2SAnthony Liguori dc->desc = "Host bridge"; 77339bffca2SAnthony Liguori dc->vmsd = &vmstate_bonito; 77408c58f92SMarkus Armbruster /* 77508c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the 77608c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet. 77708c58f92SMarkus Armbruster */ 778e90f2a8cSEduardo Habkost dc->user_creatable = false; 77940021f08SAnthony Liguori } 78040021f08SAnthony Liguori 7814240abffSAndreas Färber static const TypeInfo bonito_info = { 782a2a645d9SCao jin .name = TYPE_PCI_BONITO, 78339bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 78439bffca2SAnthony Liguori .instance_size = sizeof(PCIBonitoState), 78540021f08SAnthony Liguori .class_init = bonito_class_init, 786fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 787fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 788fd3b02c8SEduardo Habkost { }, 789fd3b02c8SEduardo Habkost }, 790d0f7453dSHuacai Chen }; 791d0f7453dSHuacai Chen 792999e12bbSAnthony Liguori static void bonito_pcihost_class_init(ObjectClass *klass, void *data) 793999e12bbSAnthony Liguori { 794e800894aSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 795999e12bbSAnthony Liguori 796e800894aSPhilippe Mathieu-Daudé dc->realize = bonito_pcihost_realize; 797999e12bbSAnthony Liguori } 798999e12bbSAnthony Liguori 7994240abffSAndreas Färber static const TypeInfo bonito_pcihost_info = { 800c5589ee9SAndreas Färber .name = TYPE_BONITO_PCI_HOST_BRIDGE, 8018558d942SAndreas Färber .parent = TYPE_PCI_HOST_BRIDGE, 80239bffca2SAnthony Liguori .instance_size = sizeof(BonitoState), 803999e12bbSAnthony Liguori .class_init = bonito_pcihost_class_init, 804d0f7453dSHuacai Chen }; 805d0f7453dSHuacai Chen 80683f7d43aSAndreas Färber static void bonito_register_types(void) 807d0f7453dSHuacai Chen { 80839bffca2SAnthony Liguori type_register_static(&bonito_pcihost_info); 80939bffca2SAnthony Liguori type_register_static(&bonito_info); 810d0f7453dSHuacai Chen } 81183f7d43aSAndreas Färber 81283f7d43aSAndreas Färber type_init(bonito_register_types) 813