1*97d3b2cdSBALATON Zoltan /* 2*97d3b2cdSBALATON Zoltan * Mai Logic Articia S emulation 3*97d3b2cdSBALATON Zoltan * 4*97d3b2cdSBALATON Zoltan * Copyright (c) 2023 BALATON Zoltan 5*97d3b2cdSBALATON Zoltan * 6*97d3b2cdSBALATON Zoltan * This work is licensed under the GNU GPL license version 2 or later. 7*97d3b2cdSBALATON Zoltan * 8*97d3b2cdSBALATON Zoltan */ 9*97d3b2cdSBALATON Zoltan 10*97d3b2cdSBALATON Zoltan #include "qemu/osdep.h" 11*97d3b2cdSBALATON Zoltan #include "qemu/log.h" 12*97d3b2cdSBALATON Zoltan #include "qapi/error.h" 13*97d3b2cdSBALATON Zoltan #include "hw/pci/pci_device.h" 14*97d3b2cdSBALATON Zoltan #include "hw/pci/pci_host.h" 15*97d3b2cdSBALATON Zoltan #include "hw/irq.h" 16*97d3b2cdSBALATON Zoltan #include "hw/i2c/bitbang_i2c.h" 17*97d3b2cdSBALATON Zoltan #include "hw/intc/i8259.h" 18*97d3b2cdSBALATON Zoltan #include "hw/pci-host/articia.h" 19*97d3b2cdSBALATON Zoltan 20*97d3b2cdSBALATON Zoltan /* 21*97d3b2cdSBALATON Zoltan * This is a minimal emulation of this chip as used in AmigaOne board. 22*97d3b2cdSBALATON Zoltan * Most features are missing but those are not needed by firmware and guests. 23*97d3b2cdSBALATON Zoltan */ 24*97d3b2cdSBALATON Zoltan 25*97d3b2cdSBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(ArticiaState, ARTICIA) 26*97d3b2cdSBALATON Zoltan 27*97d3b2cdSBALATON Zoltan OBJECT_DECLARE_SIMPLE_TYPE(ArticiaHostState, ARTICIA_PCI_HOST) 28*97d3b2cdSBALATON Zoltan struct ArticiaHostState { 29*97d3b2cdSBALATON Zoltan PCIDevice parent_obj; 30*97d3b2cdSBALATON Zoltan 31*97d3b2cdSBALATON Zoltan ArticiaState *as; 32*97d3b2cdSBALATON Zoltan }; 33*97d3b2cdSBALATON Zoltan 34*97d3b2cdSBALATON Zoltan /* TYPE_ARTICIA */ 35*97d3b2cdSBALATON Zoltan 36*97d3b2cdSBALATON Zoltan struct ArticiaState { 37*97d3b2cdSBALATON Zoltan PCIHostState parent_obj; 38*97d3b2cdSBALATON Zoltan 39*97d3b2cdSBALATON Zoltan qemu_irq irq[PCI_NUM_PINS]; 40*97d3b2cdSBALATON Zoltan MemoryRegion io; 41*97d3b2cdSBALATON Zoltan MemoryRegion mem; 42*97d3b2cdSBALATON Zoltan MemoryRegion reg; 43*97d3b2cdSBALATON Zoltan 44*97d3b2cdSBALATON Zoltan bitbang_i2c_interface smbus; 45*97d3b2cdSBALATON Zoltan uint32_t gpio; /* bits 0-7 in, 8-15 out, 16-23 direction (0 in, 1 out) */ 46*97d3b2cdSBALATON Zoltan hwaddr gpio_base; 47*97d3b2cdSBALATON Zoltan MemoryRegion gpio_reg; 48*97d3b2cdSBALATON Zoltan }; 49*97d3b2cdSBALATON Zoltan 50*97d3b2cdSBALATON Zoltan static uint64_t articia_gpio_read(void *opaque, hwaddr addr, unsigned int size) 51*97d3b2cdSBALATON Zoltan { 52*97d3b2cdSBALATON Zoltan ArticiaState *s = opaque; 53*97d3b2cdSBALATON Zoltan 54*97d3b2cdSBALATON Zoltan return (s->gpio >> (addr * 8)) & 0xff; 55*97d3b2cdSBALATON Zoltan } 56*97d3b2cdSBALATON Zoltan 57*97d3b2cdSBALATON Zoltan static void articia_gpio_write(void *opaque, hwaddr addr, uint64_t val, 58*97d3b2cdSBALATON Zoltan unsigned int size) 59*97d3b2cdSBALATON Zoltan { 60*97d3b2cdSBALATON Zoltan ArticiaState *s = opaque; 61*97d3b2cdSBALATON Zoltan uint32_t sh = addr * 8; 62*97d3b2cdSBALATON Zoltan 63*97d3b2cdSBALATON Zoltan if (addr == 0) { 64*97d3b2cdSBALATON Zoltan /* in bits read only? */ 65*97d3b2cdSBALATON Zoltan return; 66*97d3b2cdSBALATON Zoltan } 67*97d3b2cdSBALATON Zoltan 68*97d3b2cdSBALATON Zoltan if ((s->gpio & (0xff << sh)) != (val & 0xff) << sh) { 69*97d3b2cdSBALATON Zoltan s->gpio &= ~(0xff << sh | 0xff); 70*97d3b2cdSBALATON Zoltan s->gpio |= (val & 0xff) << sh; 71*97d3b2cdSBALATON Zoltan s->gpio |= bitbang_i2c_set(&s->smbus, BITBANG_I2C_SDA, 72*97d3b2cdSBALATON Zoltan s->gpio & BIT(16) ? 73*97d3b2cdSBALATON Zoltan !!(s->gpio & BIT(8)) : 1); 74*97d3b2cdSBALATON Zoltan if ((s->gpio & BIT(17))) { 75*97d3b2cdSBALATON Zoltan s->gpio &= ~BIT(0); 76*97d3b2cdSBALATON Zoltan s->gpio |= bitbang_i2c_set(&s->smbus, BITBANG_I2C_SCL, 77*97d3b2cdSBALATON Zoltan !!(s->gpio & BIT(9))); 78*97d3b2cdSBALATON Zoltan } 79*97d3b2cdSBALATON Zoltan } 80*97d3b2cdSBALATON Zoltan } 81*97d3b2cdSBALATON Zoltan 82*97d3b2cdSBALATON Zoltan static const MemoryRegionOps articia_gpio_ops = { 83*97d3b2cdSBALATON Zoltan .read = articia_gpio_read, 84*97d3b2cdSBALATON Zoltan .write = articia_gpio_write, 85*97d3b2cdSBALATON Zoltan .valid.min_access_size = 1, 86*97d3b2cdSBALATON Zoltan .valid.max_access_size = 1, 87*97d3b2cdSBALATON Zoltan .endianness = DEVICE_LITTLE_ENDIAN, 88*97d3b2cdSBALATON Zoltan }; 89*97d3b2cdSBALATON Zoltan 90*97d3b2cdSBALATON Zoltan static uint64_t articia_reg_read(void *opaque, hwaddr addr, unsigned int size) 91*97d3b2cdSBALATON Zoltan { 92*97d3b2cdSBALATON Zoltan ArticiaState *s = opaque; 93*97d3b2cdSBALATON Zoltan uint64_t ret = UINT_MAX; 94*97d3b2cdSBALATON Zoltan 95*97d3b2cdSBALATON Zoltan switch (addr) { 96*97d3b2cdSBALATON Zoltan case 0xc00cf8: 97*97d3b2cdSBALATON Zoltan ret = pci_host_conf_le_ops.read(PCI_HOST_BRIDGE(s), 0, size); 98*97d3b2cdSBALATON Zoltan break; 99*97d3b2cdSBALATON Zoltan case 0xe00cfc ... 0xe00cff: 100*97d3b2cdSBALATON Zoltan ret = pci_host_data_le_ops.read(PCI_HOST_BRIDGE(s), addr - 0xe00cfc, size); 101*97d3b2cdSBALATON Zoltan break; 102*97d3b2cdSBALATON Zoltan case 0xf00000: 103*97d3b2cdSBALATON Zoltan ret = pic_read_irq(isa_pic); 104*97d3b2cdSBALATON Zoltan break; 105*97d3b2cdSBALATON Zoltan default: 106*97d3b2cdSBALATON Zoltan qemu_log_mask(LOG_UNIMP, "%s: Unimplemented register read 0x%" 107*97d3b2cdSBALATON Zoltan HWADDR_PRIx " %d\n", __func__, addr, size); 108*97d3b2cdSBALATON Zoltan break; 109*97d3b2cdSBALATON Zoltan } 110*97d3b2cdSBALATON Zoltan return ret; 111*97d3b2cdSBALATON Zoltan } 112*97d3b2cdSBALATON Zoltan 113*97d3b2cdSBALATON Zoltan static void articia_reg_write(void *opaque, hwaddr addr, uint64_t val, 114*97d3b2cdSBALATON Zoltan unsigned int size) 115*97d3b2cdSBALATON Zoltan { 116*97d3b2cdSBALATON Zoltan ArticiaState *s = opaque; 117*97d3b2cdSBALATON Zoltan 118*97d3b2cdSBALATON Zoltan switch (addr) { 119*97d3b2cdSBALATON Zoltan case 0xc00cf8: 120*97d3b2cdSBALATON Zoltan pci_host_conf_le_ops.write(PCI_HOST_BRIDGE(s), 0, val, size); 121*97d3b2cdSBALATON Zoltan break; 122*97d3b2cdSBALATON Zoltan case 0xe00cfc ... 0xe00cff: 123*97d3b2cdSBALATON Zoltan pci_host_data_le_ops.write(PCI_HOST_BRIDGE(s), addr, val, size); 124*97d3b2cdSBALATON Zoltan break; 125*97d3b2cdSBALATON Zoltan default: 126*97d3b2cdSBALATON Zoltan qemu_log_mask(LOG_UNIMP, "%s: Unimplemented register write 0x%" 127*97d3b2cdSBALATON Zoltan HWADDR_PRIx " %d <- %"PRIx64"\n", __func__, addr, size, val); 128*97d3b2cdSBALATON Zoltan break; 129*97d3b2cdSBALATON Zoltan } 130*97d3b2cdSBALATON Zoltan } 131*97d3b2cdSBALATON Zoltan 132*97d3b2cdSBALATON Zoltan static const MemoryRegionOps articia_reg_ops = { 133*97d3b2cdSBALATON Zoltan .read = articia_reg_read, 134*97d3b2cdSBALATON Zoltan .write = articia_reg_write, 135*97d3b2cdSBALATON Zoltan .valid.min_access_size = 1, 136*97d3b2cdSBALATON Zoltan .valid.max_access_size = 4, 137*97d3b2cdSBALATON Zoltan .endianness = DEVICE_LITTLE_ENDIAN, 138*97d3b2cdSBALATON Zoltan }; 139*97d3b2cdSBALATON Zoltan 140*97d3b2cdSBALATON Zoltan static void articia_pcihost_set_irq(void *opaque, int n, int level) 141*97d3b2cdSBALATON Zoltan { 142*97d3b2cdSBALATON Zoltan ArticiaState *s = opaque; 143*97d3b2cdSBALATON Zoltan qemu_set_irq(s->irq[n], level); 144*97d3b2cdSBALATON Zoltan } 145*97d3b2cdSBALATON Zoltan 146*97d3b2cdSBALATON Zoltan /* 147*97d3b2cdSBALATON Zoltan * AmigaOne SE PCI slot to IRQ routing 148*97d3b2cdSBALATON Zoltan * 149*97d3b2cdSBALATON Zoltan * repository: https://source.denx.de/u-boot/custodians/u-boot-avr32.git 150*97d3b2cdSBALATON Zoltan * refspec: v2010.06 151*97d3b2cdSBALATON Zoltan * file: board/MAI/AmigaOneG3SE/articiaS_pci.c 152*97d3b2cdSBALATON Zoltan */ 153*97d3b2cdSBALATON Zoltan static int amigaone_pcihost_bus0_map_irq(PCIDevice *pdev, int pin) 154*97d3b2cdSBALATON Zoltan { 155*97d3b2cdSBALATON Zoltan int devfn_slot = PCI_SLOT(pdev->devfn); 156*97d3b2cdSBALATON Zoltan 157*97d3b2cdSBALATON Zoltan switch (devfn_slot) { 158*97d3b2cdSBALATON Zoltan case 6: /* On board ethernet */ 159*97d3b2cdSBALATON Zoltan return 3; 160*97d3b2cdSBALATON Zoltan case 7: /* South bridge */ 161*97d3b2cdSBALATON Zoltan return pin; 162*97d3b2cdSBALATON Zoltan default: /* PCI Slot 1 Devfn slot 8, Slot 2 Devfn 9, Slot 3 Devfn 10 */ 163*97d3b2cdSBALATON Zoltan return pci_swizzle(devfn_slot, pin); 164*97d3b2cdSBALATON Zoltan } 165*97d3b2cdSBALATON Zoltan 166*97d3b2cdSBALATON Zoltan } 167*97d3b2cdSBALATON Zoltan 168*97d3b2cdSBALATON Zoltan static void articia_realize(DeviceState *dev, Error **errp) 169*97d3b2cdSBALATON Zoltan { 170*97d3b2cdSBALATON Zoltan ArticiaState *s = ARTICIA(dev); 171*97d3b2cdSBALATON Zoltan PCIHostState *h = PCI_HOST_BRIDGE(dev); 172*97d3b2cdSBALATON Zoltan PCIDevice *pdev; 173*97d3b2cdSBALATON Zoltan 174*97d3b2cdSBALATON Zoltan bitbang_i2c_init(&s->smbus, i2c_init_bus(dev, "smbus")); 175*97d3b2cdSBALATON Zoltan memory_region_init_io(&s->gpio_reg, OBJECT(s), &articia_gpio_ops, s, 176*97d3b2cdSBALATON Zoltan TYPE_ARTICIA, 4); 177*97d3b2cdSBALATON Zoltan 178*97d3b2cdSBALATON Zoltan memory_region_init(&s->mem, OBJECT(dev), "pci-mem", UINT64_MAX); 179*97d3b2cdSBALATON Zoltan memory_region_init(&s->io, OBJECT(dev), "pci-io", 0xc00000); 180*97d3b2cdSBALATON Zoltan memory_region_init_io(&s->reg, OBJECT(s), &articia_reg_ops, s, 181*97d3b2cdSBALATON Zoltan TYPE_ARTICIA, 0x1000000); 182*97d3b2cdSBALATON Zoltan memory_region_add_subregion_overlap(&s->reg, 0, &s->io, 1); 183*97d3b2cdSBALATON Zoltan 184*97d3b2cdSBALATON Zoltan /* devfn_min is 8 that matches first PCI slot in AmigaOne */ 185*97d3b2cdSBALATON Zoltan h->bus = pci_register_root_bus(dev, NULL, articia_pcihost_set_irq, 186*97d3b2cdSBALATON Zoltan amigaone_pcihost_bus0_map_irq, dev, &s->mem, 187*97d3b2cdSBALATON Zoltan &s->io, PCI_DEVFN(8, 0), 4, TYPE_PCI_BUS); 188*97d3b2cdSBALATON Zoltan pdev = pci_create_simple_multifunction(h->bus, PCI_DEVFN(0, 0), 189*97d3b2cdSBALATON Zoltan TYPE_ARTICIA_PCI_HOST); 190*97d3b2cdSBALATON Zoltan ARTICIA_PCI_HOST(pdev)->as = s; 191*97d3b2cdSBALATON Zoltan pci_create_simple(h->bus, PCI_DEVFN(0, 1), TYPE_ARTICIA_PCI_BRIDGE); 192*97d3b2cdSBALATON Zoltan 193*97d3b2cdSBALATON Zoltan sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->reg); 194*97d3b2cdSBALATON Zoltan sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mem); 195*97d3b2cdSBALATON Zoltan qdev_init_gpio_out(dev, s->irq, ARRAY_SIZE(s->irq)); 196*97d3b2cdSBALATON Zoltan } 197*97d3b2cdSBALATON Zoltan 198*97d3b2cdSBALATON Zoltan static void articia_class_init(ObjectClass *klass, void *data) 199*97d3b2cdSBALATON Zoltan { 200*97d3b2cdSBALATON Zoltan DeviceClass *dc = DEVICE_CLASS(klass); 201*97d3b2cdSBALATON Zoltan 202*97d3b2cdSBALATON Zoltan dc->realize = articia_realize; 203*97d3b2cdSBALATON Zoltan set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 204*97d3b2cdSBALATON Zoltan } 205*97d3b2cdSBALATON Zoltan 206*97d3b2cdSBALATON Zoltan /* TYPE_ARTICIA_PCI_HOST */ 207*97d3b2cdSBALATON Zoltan 208*97d3b2cdSBALATON Zoltan static void articia_pci_host_cfg_write(PCIDevice *d, uint32_t addr, 209*97d3b2cdSBALATON Zoltan uint32_t val, int len) 210*97d3b2cdSBALATON Zoltan { 211*97d3b2cdSBALATON Zoltan ArticiaState *s = ARTICIA_PCI_HOST(d)->as; 212*97d3b2cdSBALATON Zoltan 213*97d3b2cdSBALATON Zoltan pci_default_write_config(d, addr, val, len); 214*97d3b2cdSBALATON Zoltan switch (addr) { 215*97d3b2cdSBALATON Zoltan case 0x40: 216*97d3b2cdSBALATON Zoltan s->gpio_base = val; 217*97d3b2cdSBALATON Zoltan break; 218*97d3b2cdSBALATON Zoltan case 0x44: 219*97d3b2cdSBALATON Zoltan if (val != 0x11) { 220*97d3b2cdSBALATON Zoltan /* FIXME what do the bits actually mean? */ 221*97d3b2cdSBALATON Zoltan break; 222*97d3b2cdSBALATON Zoltan } 223*97d3b2cdSBALATON Zoltan if (memory_region_is_mapped(&s->gpio_reg)) { 224*97d3b2cdSBALATON Zoltan memory_region_del_subregion(&s->io, &s->gpio_reg); 225*97d3b2cdSBALATON Zoltan } 226*97d3b2cdSBALATON Zoltan memory_region_add_subregion(&s->io, s->gpio_base + 0x38, &s->gpio_reg); 227*97d3b2cdSBALATON Zoltan break; 228*97d3b2cdSBALATON Zoltan } 229*97d3b2cdSBALATON Zoltan } 230*97d3b2cdSBALATON Zoltan 231*97d3b2cdSBALATON Zoltan static void articia_pci_host_class_init(ObjectClass *klass, void *data) 232*97d3b2cdSBALATON Zoltan { 233*97d3b2cdSBALATON Zoltan DeviceClass *dc = DEVICE_CLASS(klass); 234*97d3b2cdSBALATON Zoltan PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 235*97d3b2cdSBALATON Zoltan 236*97d3b2cdSBALATON Zoltan k->config_write = articia_pci_host_cfg_write; 237*97d3b2cdSBALATON Zoltan k->vendor_id = 0x10cc; 238*97d3b2cdSBALATON Zoltan k->device_id = 0x0660; 239*97d3b2cdSBALATON Zoltan k->class_id = PCI_CLASS_BRIDGE_HOST; 240*97d3b2cdSBALATON Zoltan /* 241*97d3b2cdSBALATON Zoltan * PCI-facing part of the host bridge, 242*97d3b2cdSBALATON Zoltan * not usable without the host-facing part 243*97d3b2cdSBALATON Zoltan */ 244*97d3b2cdSBALATON Zoltan dc->user_creatable = false; 245*97d3b2cdSBALATON Zoltan } 246*97d3b2cdSBALATON Zoltan 247*97d3b2cdSBALATON Zoltan /* TYPE_ARTICIA_PCI_BRIDGE */ 248*97d3b2cdSBALATON Zoltan 249*97d3b2cdSBALATON Zoltan static void articia_pci_bridge_class_init(ObjectClass *klass, void *data) 250*97d3b2cdSBALATON Zoltan { 251*97d3b2cdSBALATON Zoltan DeviceClass *dc = DEVICE_CLASS(klass); 252*97d3b2cdSBALATON Zoltan PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 253*97d3b2cdSBALATON Zoltan 254*97d3b2cdSBALATON Zoltan k->vendor_id = 0x10cc; 255*97d3b2cdSBALATON Zoltan k->device_id = 0x0661; 256*97d3b2cdSBALATON Zoltan k->class_id = PCI_CLASS_BRIDGE_HOST; 257*97d3b2cdSBALATON Zoltan /* 258*97d3b2cdSBALATON Zoltan * PCI-facing part of the host bridge, 259*97d3b2cdSBALATON Zoltan * not usable without the host-facing part 260*97d3b2cdSBALATON Zoltan */ 261*97d3b2cdSBALATON Zoltan dc->user_creatable = false; 262*97d3b2cdSBALATON Zoltan } 263*97d3b2cdSBALATON Zoltan 264*97d3b2cdSBALATON Zoltan static const TypeInfo articia_types[] = { 265*97d3b2cdSBALATON Zoltan { 266*97d3b2cdSBALATON Zoltan .name = TYPE_ARTICIA, 267*97d3b2cdSBALATON Zoltan .parent = TYPE_PCI_HOST_BRIDGE, 268*97d3b2cdSBALATON Zoltan .instance_size = sizeof(ArticiaState), 269*97d3b2cdSBALATON Zoltan .class_init = articia_class_init, 270*97d3b2cdSBALATON Zoltan }, 271*97d3b2cdSBALATON Zoltan { 272*97d3b2cdSBALATON Zoltan .name = TYPE_ARTICIA_PCI_HOST, 273*97d3b2cdSBALATON Zoltan .parent = TYPE_PCI_DEVICE, 274*97d3b2cdSBALATON Zoltan .instance_size = sizeof(ArticiaHostState), 275*97d3b2cdSBALATON Zoltan .class_init = articia_pci_host_class_init, 276*97d3b2cdSBALATON Zoltan .interfaces = (InterfaceInfo[]) { 277*97d3b2cdSBALATON Zoltan { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 278*97d3b2cdSBALATON Zoltan { }, 279*97d3b2cdSBALATON Zoltan }, 280*97d3b2cdSBALATON Zoltan }, 281*97d3b2cdSBALATON Zoltan { 282*97d3b2cdSBALATON Zoltan .name = TYPE_ARTICIA_PCI_BRIDGE, 283*97d3b2cdSBALATON Zoltan .parent = TYPE_PCI_DEVICE, 284*97d3b2cdSBALATON Zoltan .instance_size = sizeof(PCIDevice), 285*97d3b2cdSBALATON Zoltan .class_init = articia_pci_bridge_class_init, 286*97d3b2cdSBALATON Zoltan .interfaces = (InterfaceInfo[]) { 287*97d3b2cdSBALATON Zoltan { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 288*97d3b2cdSBALATON Zoltan { }, 289*97d3b2cdSBALATON Zoltan }, 290*97d3b2cdSBALATON Zoltan }, 291*97d3b2cdSBALATON Zoltan }; 292*97d3b2cdSBALATON Zoltan 293*97d3b2cdSBALATON Zoltan DEFINE_TYPES(articia_types) 294