1faf1e708SIsaku Yamahata /* 2faf1e708SIsaku Yamahata * xio3130_upstream.c 3faf1e708SIsaku Yamahata * TI X3130 pci express upstream port switch 4faf1e708SIsaku Yamahata * 5faf1e708SIsaku Yamahata * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp> 6faf1e708SIsaku Yamahata * VA Linux Systems Japan K.K. 7faf1e708SIsaku Yamahata * 8faf1e708SIsaku Yamahata * This program is free software; you can redistribute it and/or modify 9faf1e708SIsaku Yamahata * it under the terms of the GNU General Public License as published by 10faf1e708SIsaku Yamahata * the Free Software Foundation; either version 2 of the License, or 11faf1e708SIsaku Yamahata * (at your option) any later version. 12faf1e708SIsaku Yamahata * 13faf1e708SIsaku Yamahata * This program is distributed in the hope that it will be useful, 14faf1e708SIsaku Yamahata * but WITHOUT ANY WARRANTY; without even the implied warranty of 15faf1e708SIsaku Yamahata * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16faf1e708SIsaku Yamahata * GNU General Public License for more details. 17faf1e708SIsaku Yamahata * 18faf1e708SIsaku Yamahata * You should have received a copy of the GNU General Public License along 19faf1e708SIsaku Yamahata * with this program; if not, see <http://www.gnu.org/licenses/>. 20faf1e708SIsaku Yamahata */ 21faf1e708SIsaku Yamahata 2297d5408fSPeter Maydell #include "qemu/osdep.h" 2383c9f4caSPaolo Bonzini #include "hw/pci/pci_ids.h" 2483c9f4caSPaolo Bonzini #include "hw/pci/msi.h" 2583c9f4caSPaolo Bonzini #include "hw/pci/pcie.h" 2647b43a1fSPaolo Bonzini #include "xio3130_upstream.h" 271108b2f8SCao jin #include "qapi/error.h" 28faf1e708SIsaku Yamahata 29faf1e708SIsaku Yamahata #define PCI_DEVICE_ID_TI_XIO3130U 0x8232 /* upstream port */ 30faf1e708SIsaku Yamahata #define XIO3130_REVISION 0x2 31faf1e708SIsaku Yamahata #define XIO3130_MSI_OFFSET 0x70 32faf1e708SIsaku Yamahata #define XIO3130_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_64BIT 33faf1e708SIsaku Yamahata #define XIO3130_MSI_NR_VECTOR 1 34faf1e708SIsaku Yamahata #define XIO3130_SSVID_OFFSET 0x80 35faf1e708SIsaku Yamahata #define XIO3130_SSVID_SVID 0 36faf1e708SIsaku Yamahata #define XIO3130_SSVID_SSID 0 37faf1e708SIsaku Yamahata #define XIO3130_EXP_OFFSET 0x90 38faf1e708SIsaku Yamahata #define XIO3130_AER_OFFSET 0x100 39faf1e708SIsaku Yamahata 40faf1e708SIsaku Yamahata static void xio3130_upstream_write_config(PCIDevice *d, uint32_t address, 41faf1e708SIsaku Yamahata uint32_t val, int len) 42faf1e708SIsaku Yamahata { 43faf1e708SIsaku Yamahata pci_bridge_write_config(d, address, val, len); 44faf1e708SIsaku Yamahata pcie_cap_flr_write_config(d, address, val, len); 45a158f92fSIsaku Yamahata pcie_aer_write_config(d, address, val, len); 46faf1e708SIsaku Yamahata } 47faf1e708SIsaku Yamahata 48faf1e708SIsaku Yamahata static void xio3130_upstream_reset(DeviceState *qdev) 49faf1e708SIsaku Yamahata { 5040021f08SAnthony Liguori PCIDevice *d = PCI_DEVICE(qdev); 51cbd2d434SJan Kiszka 52faf1e708SIsaku Yamahata pci_bridge_reset(qdev); 53faf1e708SIsaku Yamahata pcie_cap_deverr_reset(d); 54faf1e708SIsaku Yamahata } 55faf1e708SIsaku Yamahata 56f8cd1b02SMao Zhongyi static void xio3130_upstream_realize(PCIDevice *d, Error **errp) 57faf1e708SIsaku Yamahata { 58bcb75750SAndreas Färber PCIEPort *p = PCIE_PORT(d); 59faf1e708SIsaku Yamahata int rc; 60faf1e708SIsaku Yamahata 619cfaa007SCao jin pci_bridge_initfn(d, TYPE_PCIE_BUS); 62faf1e708SIsaku Yamahata pcie_port_init_reg(d); 63faf1e708SIsaku Yamahata 64faf1e708SIsaku Yamahata rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR, 65faf1e708SIsaku Yamahata XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT, 66f8cd1b02SMao Zhongyi XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT, 67f8cd1b02SMao Zhongyi errp); 68faf1e708SIsaku Yamahata if (rc < 0) { 691108b2f8SCao jin assert(rc == -ENOTSUP); 70a158f92fSIsaku Yamahata goto err_bridge; 71faf1e708SIsaku Yamahata } 7252ea63deSCao jin 73faf1e708SIsaku Yamahata rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET, 74f8cd1b02SMao Zhongyi XIO3130_SSVID_SVID, XIO3130_SSVID_SSID, 75f8cd1b02SMao Zhongyi errp); 76faf1e708SIsaku Yamahata if (rc < 0) { 77a158f92fSIsaku Yamahata goto err_bridge; 78faf1e708SIsaku Yamahata } 7952ea63deSCao jin 80faf1e708SIsaku Yamahata rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_UPSTREAM, 81f8cd1b02SMao Zhongyi p->port, errp); 82faf1e708SIsaku Yamahata if (rc < 0) { 83a158f92fSIsaku Yamahata goto err_msi; 84faf1e708SIsaku Yamahata } 85faf1e708SIsaku Yamahata pcie_cap_flr_init(d); 86faf1e708SIsaku Yamahata pcie_cap_deverr_init(d); 8752ea63deSCao jin 88f18c697bSDou Liyang rc = pcie_aer_init(d, PCI_ERR_VER, XIO3130_AER_OFFSET, 89f8cd1b02SMao Zhongyi PCI_ERR_SIZEOF, errp); 90a158f92fSIsaku Yamahata if (rc < 0) { 91a158f92fSIsaku Yamahata goto err; 92a158f92fSIsaku Yamahata } 93faf1e708SIsaku Yamahata 94f8cd1b02SMao Zhongyi return; 95a158f92fSIsaku Yamahata 96a158f92fSIsaku Yamahata err: 97a158f92fSIsaku Yamahata pcie_cap_exit(d); 98a158f92fSIsaku Yamahata err_msi: 99a158f92fSIsaku Yamahata msi_uninit(d); 100a158f92fSIsaku Yamahata err_bridge: 101f90c2bcdSAlex Williamson pci_bridge_exitfn(d); 102faf1e708SIsaku Yamahata } 103faf1e708SIsaku Yamahata 104f90c2bcdSAlex Williamson static void xio3130_upstream_exitfn(PCIDevice *d) 105faf1e708SIsaku Yamahata { 106a158f92fSIsaku Yamahata pcie_aer_exit(d); 107faf1e708SIsaku Yamahata pcie_cap_exit(d); 108a158f92fSIsaku Yamahata msi_uninit(d); 109f90c2bcdSAlex Williamson pci_bridge_exitfn(d); 110faf1e708SIsaku Yamahata } 111faf1e708SIsaku Yamahata 112faf1e708SIsaku Yamahata PCIEPort *xio3130_upstream_init(PCIBus *bus, int devfn, bool multifunction, 113faf1e708SIsaku Yamahata const char *bus_name, pci_map_irq_fn map_irq, 114faf1e708SIsaku Yamahata uint8_t port) 115faf1e708SIsaku Yamahata { 116faf1e708SIsaku Yamahata PCIDevice *d; 117faf1e708SIsaku Yamahata PCIBridge *br; 118faf1e708SIsaku Yamahata DeviceState *qdev; 119faf1e708SIsaku Yamahata 120faf1e708SIsaku Yamahata d = pci_create_multifunction(bus, devfn, multifunction, "x3130-upstream"); 121faf1e708SIsaku Yamahata if (!d) { 122faf1e708SIsaku Yamahata return NULL; 123faf1e708SIsaku Yamahata } 124f055e96bSAndreas Färber br = PCI_BRIDGE(d); 125faf1e708SIsaku Yamahata 126f055e96bSAndreas Färber qdev = DEVICE(d); 127faf1e708SIsaku Yamahata pci_bridge_map_irq(br, bus_name, map_irq); 128faf1e708SIsaku Yamahata qdev_prop_set_uint8(qdev, "port", port); 129faf1e708SIsaku Yamahata qdev_init_nofail(qdev); 130faf1e708SIsaku Yamahata 131bcb75750SAndreas Färber return PCIE_PORT(d); 132faf1e708SIsaku Yamahata } 133faf1e708SIsaku Yamahata 134faf1e708SIsaku Yamahata static const VMStateDescription vmstate_xio3130_upstream = { 135faf1e708SIsaku Yamahata .name = "xio3130-express-upstream-port", 136*9d6b9db1SPeter Xu .priority = MIG_PRI_PCI_BUS, 137faf1e708SIsaku Yamahata .version_id = 1, 138faf1e708SIsaku Yamahata .minimum_version_id = 1, 139faf1e708SIsaku Yamahata .fields = (VMStateField[]) { 14020daa90aSDr. David Alan Gilbert VMSTATE_PCI_DEVICE(parent_obj.parent_obj, PCIEPort), 141bcb75750SAndreas Färber VMSTATE_STRUCT(parent_obj.parent_obj.exp.aer_log, PCIEPort, 0, 142f055e96bSAndreas Färber vmstate_pcie_aer_log, PCIEAERLog), 143faf1e708SIsaku Yamahata VMSTATE_END_OF_LIST() 144faf1e708SIsaku Yamahata } 145faf1e708SIsaku Yamahata }; 146faf1e708SIsaku Yamahata 14740021f08SAnthony Liguori static void xio3130_upstream_class_init(ObjectClass *klass, void *data) 14840021f08SAnthony Liguori { 14939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 15040021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 15140021f08SAnthony Liguori 15240021f08SAnthony Liguori k->is_express = 1; 15340021f08SAnthony Liguori k->is_bridge = 1; 15440021f08SAnthony Liguori k->config_write = xio3130_upstream_write_config; 155f8cd1b02SMao Zhongyi k->realize = xio3130_upstream_realize; 15640021f08SAnthony Liguori k->exit = xio3130_upstream_exitfn; 15740021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_TI; 15840021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_TI_XIO3130U; 15940021f08SAnthony Liguori k->revision = XIO3130_REVISION; 160125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 16139bffca2SAnthony Liguori dc->desc = "TI X3130 Upstream Port of PCI Express Switch"; 16239bffca2SAnthony Liguori dc->reset = xio3130_upstream_reset; 16339bffca2SAnthony Liguori dc->vmsd = &vmstate_xio3130_upstream; 164faf1e708SIsaku Yamahata } 16540021f08SAnthony Liguori 1668c43a6f0SAndreas Färber static const TypeInfo xio3130_upstream_info = { 16740021f08SAnthony Liguori .name = "x3130-upstream", 168bcb75750SAndreas Färber .parent = TYPE_PCIE_PORT, 16940021f08SAnthony Liguori .class_init = xio3130_upstream_class_init, 17071d78767SEduardo Habkost .interfaces = (InterfaceInfo[]) { 17171d78767SEduardo Habkost { INTERFACE_PCIE_DEVICE }, 17271d78767SEduardo Habkost { } 17371d78767SEduardo Habkost }, 174faf1e708SIsaku Yamahata }; 175faf1e708SIsaku Yamahata 17683f7d43aSAndreas Färber static void xio3130_upstream_register_types(void) 177faf1e708SIsaku Yamahata { 17839bffca2SAnthony Liguori type_register_static(&xio3130_upstream_info); 179faf1e708SIsaku Yamahata } 180faf1e708SIsaku Yamahata 18183f7d43aSAndreas Färber type_init(xio3130_upstream_register_types) 182