xref: /qemu/hw/pci-bridge/xio3130_upstream.c (revision 06b40d250ecfa1633209c2e431a7a38acfd03a98)
1faf1e708SIsaku Yamahata /*
2faf1e708SIsaku Yamahata  * xio3130_upstream.c
3faf1e708SIsaku Yamahata  * TI X3130 pci express upstream port switch
4faf1e708SIsaku Yamahata  *
5faf1e708SIsaku Yamahata  * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
6faf1e708SIsaku Yamahata  *                    VA Linux Systems Japan K.K.
7faf1e708SIsaku Yamahata  *
8faf1e708SIsaku Yamahata  * This program is free software; you can redistribute it and/or modify
9faf1e708SIsaku Yamahata  * it under the terms of the GNU General Public License as published by
10faf1e708SIsaku Yamahata  * the Free Software Foundation; either version 2 of the License, or
11faf1e708SIsaku Yamahata  * (at your option) any later version.
12faf1e708SIsaku Yamahata  *
13faf1e708SIsaku Yamahata  * This program is distributed in the hope that it will be useful,
14faf1e708SIsaku Yamahata  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15faf1e708SIsaku Yamahata  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16faf1e708SIsaku Yamahata  * GNU General Public License for more details.
17faf1e708SIsaku Yamahata  *
18faf1e708SIsaku Yamahata  * You should have received a copy of the GNU General Public License along
19faf1e708SIsaku Yamahata  * with this program; if not, see <http://www.gnu.org/licenses/>.
20faf1e708SIsaku Yamahata  */
21faf1e708SIsaku Yamahata 
2297d5408fSPeter Maydell #include "qemu/osdep.h"
2383c9f4caSPaolo Bonzini #include "hw/pci/pci_ids.h"
2483c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
2583c9f4caSPaolo Bonzini #include "hw/pci/pcie.h"
26c6329a2dSPhilippe Mathieu-Daudé #include "hw/pci/pcie_port.h"
27d6454270SMarkus Armbruster #include "migration/vmstate.h"
280b8fa32fSMarkus Armbruster #include "qemu/module.h"
29faf1e708SIsaku Yamahata 
30faf1e708SIsaku Yamahata #define PCI_DEVICE_ID_TI_XIO3130U       0x8232  /* upstream port */
31faf1e708SIsaku Yamahata #define XIO3130_REVISION                0x2
32faf1e708SIsaku Yamahata #define XIO3130_MSI_OFFSET              0x70
33faf1e708SIsaku Yamahata #define XIO3130_MSI_SUPPORTED_FLAGS     PCI_MSI_FLAGS_64BIT
34faf1e708SIsaku Yamahata #define XIO3130_MSI_NR_VECTOR           1
35faf1e708SIsaku Yamahata #define XIO3130_SSVID_OFFSET            0x80
36faf1e708SIsaku Yamahata #define XIO3130_SSVID_SVID              0
37faf1e708SIsaku Yamahata #define XIO3130_SSVID_SSID              0
38faf1e708SIsaku Yamahata #define XIO3130_EXP_OFFSET              0x90
39faf1e708SIsaku Yamahata #define XIO3130_AER_OFFSET              0x100
40faf1e708SIsaku Yamahata 
xio3130_upstream_write_config(PCIDevice * d,uint32_t address,uint32_t val,int len)41faf1e708SIsaku Yamahata static void xio3130_upstream_write_config(PCIDevice *d, uint32_t address,
42faf1e708SIsaku Yamahata                                           uint32_t val, int len)
43faf1e708SIsaku Yamahata {
44faf1e708SIsaku Yamahata     pci_bridge_write_config(d, address, val, len);
45faf1e708SIsaku Yamahata     pcie_cap_flr_write_config(d, address, val, len);
46a158f92fSIsaku Yamahata     pcie_aer_write_config(d, address, val, len);
47faf1e708SIsaku Yamahata }
48faf1e708SIsaku Yamahata 
xio3130_upstream_reset(DeviceState * qdev)49faf1e708SIsaku Yamahata static void xio3130_upstream_reset(DeviceState *qdev)
50faf1e708SIsaku Yamahata {
5140021f08SAnthony Liguori     PCIDevice *d = PCI_DEVICE(qdev);
52cbd2d434SJan Kiszka 
53faf1e708SIsaku Yamahata     pci_bridge_reset(qdev);
54faf1e708SIsaku Yamahata     pcie_cap_deverr_reset(d);
55faf1e708SIsaku Yamahata }
56faf1e708SIsaku Yamahata 
xio3130_upstream_realize(PCIDevice * d,Error ** errp)57f8cd1b02SMao Zhongyi static void xio3130_upstream_realize(PCIDevice *d, Error **errp)
58faf1e708SIsaku Yamahata {
59bcb75750SAndreas Färber     PCIEPort *p = PCIE_PORT(d);
60faf1e708SIsaku Yamahata     int rc;
61faf1e708SIsaku Yamahata 
629cfaa007SCao jin     pci_bridge_initfn(d, TYPE_PCIE_BUS);
63faf1e708SIsaku Yamahata     pcie_port_init_reg(d);
64faf1e708SIsaku Yamahata 
65faf1e708SIsaku Yamahata     rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR,
66faf1e708SIsaku Yamahata                   XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT,
67f8cd1b02SMao Zhongyi                   XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT,
68f8cd1b02SMao Zhongyi                   errp);
69faf1e708SIsaku Yamahata     if (rc < 0) {
701108b2f8SCao jin         assert(rc == -ENOTSUP);
71a158f92fSIsaku Yamahata         goto err_bridge;
72faf1e708SIsaku Yamahata     }
7352ea63deSCao jin 
74faf1e708SIsaku Yamahata     rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET,
75f8cd1b02SMao Zhongyi                                XIO3130_SSVID_SVID, XIO3130_SSVID_SSID,
76f8cd1b02SMao Zhongyi                                errp);
77faf1e708SIsaku Yamahata     if (rc < 0) {
7816ddcbd3SJonathan Cameron         goto err_msi;
79faf1e708SIsaku Yamahata     }
8052ea63deSCao jin 
81faf1e708SIsaku Yamahata     rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_UPSTREAM,
82f8cd1b02SMao Zhongyi                        p->port, errp);
83faf1e708SIsaku Yamahata     if (rc < 0) {
84a158f92fSIsaku Yamahata         goto err_msi;
85faf1e708SIsaku Yamahata     }
86faf1e708SIsaku Yamahata     pcie_cap_flr_init(d);
87faf1e708SIsaku Yamahata     pcie_cap_deverr_init(d);
8852ea63deSCao jin 
89f18c697bSDou Liyang     rc = pcie_aer_init(d, PCI_ERR_VER, XIO3130_AER_OFFSET,
90f8cd1b02SMao Zhongyi                        PCI_ERR_SIZEOF, errp);
91a158f92fSIsaku Yamahata     if (rc < 0) {
92a158f92fSIsaku Yamahata         goto err;
93a158f92fSIsaku Yamahata     }
94faf1e708SIsaku Yamahata 
95f8cd1b02SMao Zhongyi     return;
96a158f92fSIsaku Yamahata 
97a158f92fSIsaku Yamahata err:
98a158f92fSIsaku Yamahata     pcie_cap_exit(d);
99a158f92fSIsaku Yamahata err_msi:
100a158f92fSIsaku Yamahata     msi_uninit(d);
101a158f92fSIsaku Yamahata err_bridge:
102f90c2bcdSAlex Williamson     pci_bridge_exitfn(d);
103faf1e708SIsaku Yamahata }
104faf1e708SIsaku Yamahata 
xio3130_upstream_exitfn(PCIDevice * d)105f90c2bcdSAlex Williamson static void xio3130_upstream_exitfn(PCIDevice *d)
106faf1e708SIsaku Yamahata {
107a158f92fSIsaku Yamahata     pcie_aer_exit(d);
108faf1e708SIsaku Yamahata     pcie_cap_exit(d);
109a158f92fSIsaku Yamahata     msi_uninit(d);
110f90c2bcdSAlex Williamson     pci_bridge_exitfn(d);
111faf1e708SIsaku Yamahata }
112faf1e708SIsaku Yamahata 
113faf1e708SIsaku Yamahata static const VMStateDescription vmstate_xio3130_upstream = {
114faf1e708SIsaku Yamahata     .name = "xio3130-express-upstream-port",
1159d6b9db1SPeter Xu     .priority = MIG_PRI_PCI_BUS,
116faf1e708SIsaku Yamahata     .version_id = 1,
117faf1e708SIsaku Yamahata     .minimum_version_id = 1,
118f026c578SRichard Henderson     .fields = (const VMStateField[]) {
11920daa90aSDr. David Alan Gilbert         VMSTATE_PCI_DEVICE(parent_obj.parent_obj, PCIEPort),
120bcb75750SAndreas Färber         VMSTATE_STRUCT(parent_obj.parent_obj.exp.aer_log, PCIEPort, 0,
121f055e96bSAndreas Färber                        vmstate_pcie_aer_log, PCIEAERLog),
122faf1e708SIsaku Yamahata         VMSTATE_END_OF_LIST()
123faf1e708SIsaku Yamahata     }
124faf1e708SIsaku Yamahata };
125faf1e708SIsaku Yamahata 
xio3130_upstream_class_init(ObjectClass * klass,const void * data)12612d1a768SPhilippe Mathieu-Daudé static void xio3130_upstream_class_init(ObjectClass *klass, const void *data)
12740021f08SAnthony Liguori {
12839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
12940021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
13040021f08SAnthony Liguori 
13140021f08SAnthony Liguori     k->config_write = xio3130_upstream_write_config;
132f8cd1b02SMao Zhongyi     k->realize = xio3130_upstream_realize;
13340021f08SAnthony Liguori     k->exit = xio3130_upstream_exitfn;
13440021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_TI;
13540021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_TI_XIO3130U;
13640021f08SAnthony Liguori     k->revision = XIO3130_REVISION;
137125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
13839bffca2SAnthony Liguori     dc->desc = "TI X3130 Upstream Port of PCI Express Switch";
139e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, xio3130_upstream_reset);
14039bffca2SAnthony Liguori     dc->vmsd = &vmstate_xio3130_upstream;
141faf1e708SIsaku Yamahata }
14240021f08SAnthony Liguori 
1438c43a6f0SAndreas Färber static const TypeInfo xio3130_upstream_info = {
14440021f08SAnthony Liguori     .name          = "x3130-upstream",
145bcb75750SAndreas Färber     .parent        = TYPE_PCIE_PORT,
14640021f08SAnthony Liguori     .class_init    = xio3130_upstream_class_init,
147*2cd09e47SPhilippe Mathieu-Daudé     .interfaces = (const InterfaceInfo[]) {
14871d78767SEduardo Habkost         { INTERFACE_PCIE_DEVICE },
14971d78767SEduardo Habkost         { }
15071d78767SEduardo Habkost     },
151faf1e708SIsaku Yamahata };
152faf1e708SIsaku Yamahata 
xio3130_upstream_register_types(void)15383f7d43aSAndreas Färber static void xio3130_upstream_register_types(void)
154faf1e708SIsaku Yamahata {
15539bffca2SAnthony Liguori     type_register_static(&xio3130_upstream_info);
156faf1e708SIsaku Yamahata }
157faf1e708SIsaku Yamahata 
15883f7d43aSAndreas Färber type_init(xio3130_upstream_register_types)
159