xref: /qemu/hw/pci-bridge/xio3130_downstream.c (revision f23b6bdc3c30c77ba0dffaa6de5e398dc3c49c51)
148ebf2f9SIsaku Yamahata /*
248ebf2f9SIsaku Yamahata  * x3130_downstream.c
348ebf2f9SIsaku Yamahata  * TI X3130 pci express downstream port switch
448ebf2f9SIsaku Yamahata  *
548ebf2f9SIsaku Yamahata  * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
648ebf2f9SIsaku Yamahata  *                    VA Linux Systems Japan K.K.
748ebf2f9SIsaku Yamahata  *
848ebf2f9SIsaku Yamahata  * This program is free software; you can redistribute it and/or modify
948ebf2f9SIsaku Yamahata  * it under the terms of the GNU General Public License as published by
1048ebf2f9SIsaku Yamahata  * the Free Software Foundation; either version 2 of the License, or
1148ebf2f9SIsaku Yamahata  * (at your option) any later version.
1248ebf2f9SIsaku Yamahata  *
1348ebf2f9SIsaku Yamahata  * This program is distributed in the hope that it will be useful,
1448ebf2f9SIsaku Yamahata  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1548ebf2f9SIsaku Yamahata  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1648ebf2f9SIsaku Yamahata  * GNU General Public License for more details.
1748ebf2f9SIsaku Yamahata  *
1848ebf2f9SIsaku Yamahata  * You should have received a copy of the GNU General Public License along
1948ebf2f9SIsaku Yamahata  * with this program; if not, see <http://www.gnu.org/licenses/>.
2048ebf2f9SIsaku Yamahata  */
2148ebf2f9SIsaku Yamahata 
2283c9f4caSPaolo Bonzini #include "hw/pci/pci_ids.h"
2383c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
2483c9f4caSPaolo Bonzini #include "hw/pci/pcie.h"
2547b43a1fSPaolo Bonzini #include "xio3130_downstream.h"
2648ebf2f9SIsaku Yamahata 
2748ebf2f9SIsaku Yamahata #define PCI_DEVICE_ID_TI_XIO3130D       0x8233  /* downstream port */
2848ebf2f9SIsaku Yamahata #define XIO3130_REVISION                0x1
2948ebf2f9SIsaku Yamahata #define XIO3130_MSI_OFFSET              0x70
3048ebf2f9SIsaku Yamahata #define XIO3130_MSI_SUPPORTED_FLAGS     PCI_MSI_FLAGS_64BIT
3148ebf2f9SIsaku Yamahata #define XIO3130_MSI_NR_VECTOR           1
3248ebf2f9SIsaku Yamahata #define XIO3130_SSVID_OFFSET            0x80
3348ebf2f9SIsaku Yamahata #define XIO3130_SSVID_SVID              0
3448ebf2f9SIsaku Yamahata #define XIO3130_SSVID_SSID              0
3548ebf2f9SIsaku Yamahata #define XIO3130_EXP_OFFSET              0x90
3648ebf2f9SIsaku Yamahata #define XIO3130_AER_OFFSET              0x100
3748ebf2f9SIsaku Yamahata 
3848ebf2f9SIsaku Yamahata static void xio3130_downstream_write_config(PCIDevice *d, uint32_t address,
3948ebf2f9SIsaku Yamahata                                          uint32_t val, int len)
4048ebf2f9SIsaku Yamahata {
4148ebf2f9SIsaku Yamahata     pci_bridge_write_config(d, address, val, len);
4248ebf2f9SIsaku Yamahata     pcie_cap_flr_write_config(d, address, val, len);
436bde6aaaSMichael S. Tsirkin     pcie_cap_slot_write_config(d, address, val, len);
4409b926d4SIsaku Yamahata     pcie_aer_write_config(d, address, val, len);
4548ebf2f9SIsaku Yamahata }
4648ebf2f9SIsaku Yamahata 
4748ebf2f9SIsaku Yamahata static void xio3130_downstream_reset(DeviceState *qdev)
4848ebf2f9SIsaku Yamahata {
4940021f08SAnthony Liguori     PCIDevice *d = PCI_DEVICE(qdev);
50cbd2d434SJan Kiszka 
5148ebf2f9SIsaku Yamahata     pcie_cap_deverr_reset(d);
5248ebf2f9SIsaku Yamahata     pcie_cap_slot_reset(d);
5348ebf2f9SIsaku Yamahata     pcie_cap_ari_reset(d);
5448ebf2f9SIsaku Yamahata     pci_bridge_reset(qdev);
5548ebf2f9SIsaku Yamahata }
5648ebf2f9SIsaku Yamahata 
5748ebf2f9SIsaku Yamahata static int xio3130_downstream_initfn(PCIDevice *d)
5848ebf2f9SIsaku Yamahata {
59bcb75750SAndreas Färber     PCIEPort *p = PCIE_PORT(d);
60bcb75750SAndreas Färber     PCIESlot *s = PCIE_SLOT(d);
6148ebf2f9SIsaku Yamahata     int rc;
6248ebf2f9SIsaku Yamahata 
63afb661ebSAlex Williamson     rc = pci_bridge_initfn(d, TYPE_PCIE_BUS);
6448ebf2f9SIsaku Yamahata     if (rc < 0) {
6548ebf2f9SIsaku Yamahata         return rc;
6648ebf2f9SIsaku Yamahata     }
6748ebf2f9SIsaku Yamahata 
6848ebf2f9SIsaku Yamahata     pcie_port_init_reg(d);
6948ebf2f9SIsaku Yamahata 
7048ebf2f9SIsaku Yamahata     rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR,
7148ebf2f9SIsaku Yamahata                   XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT,
7248ebf2f9SIsaku Yamahata                   XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT);
7348ebf2f9SIsaku Yamahata     if (rc < 0) {
7409b926d4SIsaku Yamahata         goto err_bridge;
7548ebf2f9SIsaku Yamahata     }
7648ebf2f9SIsaku Yamahata     rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET,
7748ebf2f9SIsaku Yamahata                                XIO3130_SSVID_SVID, XIO3130_SSVID_SSID);
7848ebf2f9SIsaku Yamahata     if (rc < 0) {
7909b926d4SIsaku Yamahata         goto err_bridge;
8048ebf2f9SIsaku Yamahata     }
8148ebf2f9SIsaku Yamahata     rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_DOWNSTREAM,
8248ebf2f9SIsaku Yamahata                        p->port);
8348ebf2f9SIsaku Yamahata     if (rc < 0) {
8409b926d4SIsaku Yamahata         goto err_msi;
8548ebf2f9SIsaku Yamahata     }
860ead87c8SIsaku Yamahata     pcie_cap_flr_init(d);
8748ebf2f9SIsaku Yamahata     pcie_cap_deverr_init(d);
8848ebf2f9SIsaku Yamahata     pcie_cap_slot_init(d, s->slot);
8948ebf2f9SIsaku Yamahata     pcie_chassis_create(s->chassis);
9048ebf2f9SIsaku Yamahata     rc = pcie_chassis_add_slot(s);
9148ebf2f9SIsaku Yamahata     if (rc < 0) {
9209b926d4SIsaku Yamahata         goto err_pcie_cap;
9348ebf2f9SIsaku Yamahata     }
9448ebf2f9SIsaku Yamahata     pcie_cap_ari_init(d);
9509b926d4SIsaku Yamahata     rc = pcie_aer_init(d, XIO3130_AER_OFFSET);
9609b926d4SIsaku Yamahata     if (rc < 0) {
9709b926d4SIsaku Yamahata         goto err;
9809b926d4SIsaku Yamahata     }
9948ebf2f9SIsaku Yamahata 
10048ebf2f9SIsaku Yamahata     return 0;
10109b926d4SIsaku Yamahata 
10209b926d4SIsaku Yamahata err:
10309b926d4SIsaku Yamahata     pcie_chassis_del_slot(s);
10409b926d4SIsaku Yamahata err_pcie_cap:
10509b926d4SIsaku Yamahata     pcie_cap_exit(d);
10609b926d4SIsaku Yamahata err_msi:
10709b926d4SIsaku Yamahata     msi_uninit(d);
10809b926d4SIsaku Yamahata err_bridge:
109f90c2bcdSAlex Williamson     pci_bridge_exitfn(d);
11009b926d4SIsaku Yamahata     return rc;
11148ebf2f9SIsaku Yamahata }
11248ebf2f9SIsaku Yamahata 
113f90c2bcdSAlex Williamson static void xio3130_downstream_exitfn(PCIDevice *d)
11448ebf2f9SIsaku Yamahata {
115bcb75750SAndreas Färber     PCIESlot *s = PCIE_SLOT(d);
11609b926d4SIsaku Yamahata 
11709b926d4SIsaku Yamahata     pcie_aer_exit(d);
11809b926d4SIsaku Yamahata     pcie_chassis_del_slot(s);
11948ebf2f9SIsaku Yamahata     pcie_cap_exit(d);
12009b926d4SIsaku Yamahata     msi_uninit(d);
121f90c2bcdSAlex Williamson     pci_bridge_exitfn(d);
12248ebf2f9SIsaku Yamahata }
12348ebf2f9SIsaku Yamahata 
12448ebf2f9SIsaku Yamahata PCIESlot *xio3130_downstream_init(PCIBus *bus, int devfn, bool multifunction,
12548ebf2f9SIsaku Yamahata                                   const char *bus_name, pci_map_irq_fn map_irq,
12648ebf2f9SIsaku Yamahata                                   uint8_t port, uint8_t chassis,
12748ebf2f9SIsaku Yamahata                                   uint16_t slot)
12848ebf2f9SIsaku Yamahata {
12948ebf2f9SIsaku Yamahata     PCIDevice *d;
13048ebf2f9SIsaku Yamahata     PCIBridge *br;
13148ebf2f9SIsaku Yamahata     DeviceState *qdev;
13248ebf2f9SIsaku Yamahata 
13348ebf2f9SIsaku Yamahata     d = pci_create_multifunction(bus, devfn, multifunction,
13448ebf2f9SIsaku Yamahata                                  "xio3130-downstream");
13548ebf2f9SIsaku Yamahata     if (!d) {
13648ebf2f9SIsaku Yamahata         return NULL;
13748ebf2f9SIsaku Yamahata     }
138f055e96bSAndreas Färber     br = PCI_BRIDGE(d);
13948ebf2f9SIsaku Yamahata 
140f055e96bSAndreas Färber     qdev = DEVICE(d);
14148ebf2f9SIsaku Yamahata     pci_bridge_map_irq(br, bus_name, map_irq);
14248ebf2f9SIsaku Yamahata     qdev_prop_set_uint8(qdev, "port", port);
14348ebf2f9SIsaku Yamahata     qdev_prop_set_uint8(qdev, "chassis", chassis);
14448ebf2f9SIsaku Yamahata     qdev_prop_set_uint16(qdev, "slot", slot);
14548ebf2f9SIsaku Yamahata     qdev_init_nofail(qdev);
14648ebf2f9SIsaku Yamahata 
147bcb75750SAndreas Färber     return PCIE_SLOT(d);
14848ebf2f9SIsaku Yamahata }
14948ebf2f9SIsaku Yamahata 
150*f23b6bdcSMarcel Apfelbaum static Property xio3130_downstream_props[] = {
151*f23b6bdcSMarcel Apfelbaum     DEFINE_PROP_BIT(COMPAT_PROP_PCP, PCIDevice, cap_present,
152*f23b6bdcSMarcel Apfelbaum                     QEMU_PCIE_SLTCAP_PCP_BITNR, true),
153*f23b6bdcSMarcel Apfelbaum     DEFINE_PROP_END_OF_LIST()
154*f23b6bdcSMarcel Apfelbaum };
155*f23b6bdcSMarcel Apfelbaum 
15648ebf2f9SIsaku Yamahata static const VMStateDescription vmstate_xio3130_downstream = {
15748ebf2f9SIsaku Yamahata     .name = "xio3130-express-downstream-port",
15848ebf2f9SIsaku Yamahata     .version_id = 1,
15948ebf2f9SIsaku Yamahata     .minimum_version_id = 1,
1606bde6aaaSMichael S. Tsirkin     .post_load = pcie_cap_slot_post_load,
16148ebf2f9SIsaku Yamahata     .fields = (VMStateField[]) {
162bcb75750SAndreas Färber         VMSTATE_PCIE_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
163bcb75750SAndreas Färber         VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
164bcb75750SAndreas Färber                        PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
16548ebf2f9SIsaku Yamahata         VMSTATE_END_OF_LIST()
16648ebf2f9SIsaku Yamahata     }
16748ebf2f9SIsaku Yamahata };
16848ebf2f9SIsaku Yamahata 
16940021f08SAnthony Liguori static void xio3130_downstream_class_init(ObjectClass *klass, void *data)
17040021f08SAnthony Liguori {
17139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
17240021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
17340021f08SAnthony Liguori 
17440021f08SAnthony Liguori     k->is_express = 1;
17540021f08SAnthony Liguori     k->is_bridge = 1;
17640021f08SAnthony Liguori     k->config_write = xio3130_downstream_write_config;
17740021f08SAnthony Liguori     k->init = xio3130_downstream_initfn;
17840021f08SAnthony Liguori     k->exit = xio3130_downstream_exitfn;
17940021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_TI;
18040021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_TI_XIO3130D;
18140021f08SAnthony Liguori     k->revision = XIO3130_REVISION;
182125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
18339bffca2SAnthony Liguori     dc->desc = "TI X3130 Downstream Port of PCI Express Switch";
18439bffca2SAnthony Liguori     dc->reset = xio3130_downstream_reset;
18539bffca2SAnthony Liguori     dc->vmsd = &vmstate_xio3130_downstream;
186*f23b6bdcSMarcel Apfelbaum     dc->props = xio3130_downstream_props;
18748ebf2f9SIsaku Yamahata }
18840021f08SAnthony Liguori 
1898c43a6f0SAndreas Färber static const TypeInfo xio3130_downstream_info = {
19040021f08SAnthony Liguori     .name          = "xio3130-downstream",
191bcb75750SAndreas Färber     .parent        = TYPE_PCIE_SLOT,
19240021f08SAnthony Liguori     .class_init    = xio3130_downstream_class_init,
19348ebf2f9SIsaku Yamahata };
19448ebf2f9SIsaku Yamahata 
19583f7d43aSAndreas Färber static void xio3130_downstream_register_types(void)
19648ebf2f9SIsaku Yamahata {
19739bffca2SAnthony Liguori     type_register_static(&xio3130_downstream_info);
19848ebf2f9SIsaku Yamahata }
19948ebf2f9SIsaku Yamahata 
20083f7d43aSAndreas Färber type_init(xio3130_downstream_register_types)
20148ebf2f9SIsaku Yamahata 
20248ebf2f9SIsaku Yamahata /*
20348ebf2f9SIsaku Yamahata  * Local variables:
20448ebf2f9SIsaku Yamahata  *  c-indent-level: 4
20548ebf2f9SIsaku Yamahata  *  c-basic-offset: 4
20648ebf2f9SIsaku Yamahata  *  tab-width: 8
20748ebf2f9SIsaku Yamahata  *  indent-tab-mode: nil
20848ebf2f9SIsaku Yamahata  * End:
20948ebf2f9SIsaku Yamahata  */
210