148ebf2f9SIsaku Yamahata /* 248ebf2f9SIsaku Yamahata * x3130_downstream.c 348ebf2f9SIsaku Yamahata * TI X3130 pci express downstream port switch 448ebf2f9SIsaku Yamahata * 548ebf2f9SIsaku Yamahata * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp> 648ebf2f9SIsaku Yamahata * VA Linux Systems Japan K.K. 748ebf2f9SIsaku Yamahata * 848ebf2f9SIsaku Yamahata * This program is free software; you can redistribute it and/or modify 948ebf2f9SIsaku Yamahata * it under the terms of the GNU General Public License as published by 1048ebf2f9SIsaku Yamahata * the Free Software Foundation; either version 2 of the License, or 1148ebf2f9SIsaku Yamahata * (at your option) any later version. 1248ebf2f9SIsaku Yamahata * 1348ebf2f9SIsaku Yamahata * This program is distributed in the hope that it will be useful, 1448ebf2f9SIsaku Yamahata * but WITHOUT ANY WARRANTY; without even the implied warranty of 1548ebf2f9SIsaku Yamahata * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1648ebf2f9SIsaku Yamahata * GNU General Public License for more details. 1748ebf2f9SIsaku Yamahata * 1848ebf2f9SIsaku Yamahata * You should have received a copy of the GNU General Public License along 1948ebf2f9SIsaku Yamahata * with this program; if not, see <http://www.gnu.org/licenses/>. 2048ebf2f9SIsaku Yamahata */ 2148ebf2f9SIsaku Yamahata 2297d5408fSPeter Maydell #include "qemu/osdep.h" 2383c9f4caSPaolo Bonzini #include "hw/pci/pci_ids.h" 2483c9f4caSPaolo Bonzini #include "hw/pci/msi.h" 2583c9f4caSPaolo Bonzini #include "hw/pci/pcie.h" 26*c6329a2dSPhilippe Mathieu-Daudé #include "hw/pci/pcie_port.h" 271108b2f8SCao jin #include "qapi/error.h" 2848ebf2f9SIsaku Yamahata 2948ebf2f9SIsaku Yamahata #define PCI_DEVICE_ID_TI_XIO3130D 0x8233 /* downstream port */ 3048ebf2f9SIsaku Yamahata #define XIO3130_REVISION 0x1 3148ebf2f9SIsaku Yamahata #define XIO3130_MSI_OFFSET 0x70 3248ebf2f9SIsaku Yamahata #define XIO3130_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_64BIT 3348ebf2f9SIsaku Yamahata #define XIO3130_MSI_NR_VECTOR 1 3448ebf2f9SIsaku Yamahata #define XIO3130_SSVID_OFFSET 0x80 3548ebf2f9SIsaku Yamahata #define XIO3130_SSVID_SVID 0 3648ebf2f9SIsaku Yamahata #define XIO3130_SSVID_SSID 0 3748ebf2f9SIsaku Yamahata #define XIO3130_EXP_OFFSET 0x90 3848ebf2f9SIsaku Yamahata #define XIO3130_AER_OFFSET 0x100 3948ebf2f9SIsaku Yamahata 4048ebf2f9SIsaku Yamahata static void xio3130_downstream_write_config(PCIDevice *d, uint32_t address, 4148ebf2f9SIsaku Yamahata uint32_t val, int len) 4248ebf2f9SIsaku Yamahata { 4348ebf2f9SIsaku Yamahata pci_bridge_write_config(d, address, val, len); 4448ebf2f9SIsaku Yamahata pcie_cap_flr_write_config(d, address, val, len); 456bde6aaaSMichael S. Tsirkin pcie_cap_slot_write_config(d, address, val, len); 4609b926d4SIsaku Yamahata pcie_aer_write_config(d, address, val, len); 4748ebf2f9SIsaku Yamahata } 4848ebf2f9SIsaku Yamahata 4948ebf2f9SIsaku Yamahata static void xio3130_downstream_reset(DeviceState *qdev) 5048ebf2f9SIsaku Yamahata { 5140021f08SAnthony Liguori PCIDevice *d = PCI_DEVICE(qdev); 52cbd2d434SJan Kiszka 5348ebf2f9SIsaku Yamahata pcie_cap_deverr_reset(d); 5448ebf2f9SIsaku Yamahata pcie_cap_slot_reset(d); 55821be9dbSKnut Omang pcie_cap_arifwd_reset(d); 5648ebf2f9SIsaku Yamahata pci_bridge_reset(qdev); 5748ebf2f9SIsaku Yamahata } 5848ebf2f9SIsaku Yamahata 59f8cd1b02SMao Zhongyi static void xio3130_downstream_realize(PCIDevice *d, Error **errp) 6048ebf2f9SIsaku Yamahata { 61bcb75750SAndreas Färber PCIEPort *p = PCIE_PORT(d); 62bcb75750SAndreas Färber PCIESlot *s = PCIE_SLOT(d); 6348ebf2f9SIsaku Yamahata int rc; 6448ebf2f9SIsaku Yamahata 659cfaa007SCao jin pci_bridge_initfn(d, TYPE_PCIE_BUS); 6648ebf2f9SIsaku Yamahata pcie_port_init_reg(d); 6748ebf2f9SIsaku Yamahata 6848ebf2f9SIsaku Yamahata rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR, 6948ebf2f9SIsaku Yamahata XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT, 70f8cd1b02SMao Zhongyi XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT, 71f8cd1b02SMao Zhongyi errp); 7248ebf2f9SIsaku Yamahata if (rc < 0) { 731108b2f8SCao jin assert(rc == -ENOTSUP); 7409b926d4SIsaku Yamahata goto err_bridge; 7548ebf2f9SIsaku Yamahata } 7652ea63deSCao jin 7748ebf2f9SIsaku Yamahata rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET, 78f8cd1b02SMao Zhongyi XIO3130_SSVID_SVID, XIO3130_SSVID_SSID, 79f8cd1b02SMao Zhongyi errp); 8048ebf2f9SIsaku Yamahata if (rc < 0) { 8109b926d4SIsaku Yamahata goto err_bridge; 8248ebf2f9SIsaku Yamahata } 8352ea63deSCao jin 8448ebf2f9SIsaku Yamahata rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_DOWNSTREAM, 85f8cd1b02SMao Zhongyi p->port, errp); 8648ebf2f9SIsaku Yamahata if (rc < 0) { 8709b926d4SIsaku Yamahata goto err_msi; 8848ebf2f9SIsaku Yamahata } 890ead87c8SIsaku Yamahata pcie_cap_flr_init(d); 9048ebf2f9SIsaku Yamahata pcie_cap_deverr_init(d); 9148ebf2f9SIsaku Yamahata pcie_cap_slot_init(d, s->slot); 9252ea63deSCao jin pcie_cap_arifwd_init(d); 9352ea63deSCao jin 9448ebf2f9SIsaku Yamahata pcie_chassis_create(s->chassis); 9548ebf2f9SIsaku Yamahata rc = pcie_chassis_add_slot(s); 9648ebf2f9SIsaku Yamahata if (rc < 0) { 978b3d2634SEduardo Habkost error_setg(errp, "Can't add chassis slot, error %d", rc); 9809b926d4SIsaku Yamahata goto err_pcie_cap; 9948ebf2f9SIsaku Yamahata } 10052ea63deSCao jin 101f18c697bSDou Liyang rc = pcie_aer_init(d, PCI_ERR_VER, XIO3130_AER_OFFSET, 102f8cd1b02SMao Zhongyi PCI_ERR_SIZEOF, errp); 10309b926d4SIsaku Yamahata if (rc < 0) { 10409b926d4SIsaku Yamahata goto err; 10509b926d4SIsaku Yamahata } 10648ebf2f9SIsaku Yamahata 107f8cd1b02SMao Zhongyi return; 10809b926d4SIsaku Yamahata 10909b926d4SIsaku Yamahata err: 11009b926d4SIsaku Yamahata pcie_chassis_del_slot(s); 11109b926d4SIsaku Yamahata err_pcie_cap: 11209b926d4SIsaku Yamahata pcie_cap_exit(d); 11309b926d4SIsaku Yamahata err_msi: 11409b926d4SIsaku Yamahata msi_uninit(d); 11509b926d4SIsaku Yamahata err_bridge: 116f90c2bcdSAlex Williamson pci_bridge_exitfn(d); 11748ebf2f9SIsaku Yamahata } 11848ebf2f9SIsaku Yamahata 119f90c2bcdSAlex Williamson static void xio3130_downstream_exitfn(PCIDevice *d) 12048ebf2f9SIsaku Yamahata { 121bcb75750SAndreas Färber PCIESlot *s = PCIE_SLOT(d); 12209b926d4SIsaku Yamahata 12309b926d4SIsaku Yamahata pcie_aer_exit(d); 12409b926d4SIsaku Yamahata pcie_chassis_del_slot(s); 12548ebf2f9SIsaku Yamahata pcie_cap_exit(d); 12609b926d4SIsaku Yamahata msi_uninit(d); 127f90c2bcdSAlex Williamson pci_bridge_exitfn(d); 12848ebf2f9SIsaku Yamahata } 12948ebf2f9SIsaku Yamahata 130f23b6bdcSMarcel Apfelbaum static Property xio3130_downstream_props[] = { 131f23b6bdcSMarcel Apfelbaum DEFINE_PROP_BIT(COMPAT_PROP_PCP, PCIDevice, cap_present, 132f23b6bdcSMarcel Apfelbaum QEMU_PCIE_SLTCAP_PCP_BITNR, true), 133f23b6bdcSMarcel Apfelbaum DEFINE_PROP_END_OF_LIST() 134f23b6bdcSMarcel Apfelbaum }; 135f23b6bdcSMarcel Apfelbaum 13648ebf2f9SIsaku Yamahata static const VMStateDescription vmstate_xio3130_downstream = { 13748ebf2f9SIsaku Yamahata .name = "xio3130-express-downstream-port", 1389d6b9db1SPeter Xu .priority = MIG_PRI_PCI_BUS, 13948ebf2f9SIsaku Yamahata .version_id = 1, 14048ebf2f9SIsaku Yamahata .minimum_version_id = 1, 1416bde6aaaSMichael S. Tsirkin .post_load = pcie_cap_slot_post_load, 14248ebf2f9SIsaku Yamahata .fields = (VMStateField[]) { 14320daa90aSDr. David Alan Gilbert VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot), 144bcb75750SAndreas Färber VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log, 145bcb75750SAndreas Färber PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog), 14648ebf2f9SIsaku Yamahata VMSTATE_END_OF_LIST() 14748ebf2f9SIsaku Yamahata } 14848ebf2f9SIsaku Yamahata }; 14948ebf2f9SIsaku Yamahata 15040021f08SAnthony Liguori static void xio3130_downstream_class_init(ObjectClass *klass, void *data) 15140021f08SAnthony Liguori { 15239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 15340021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 15440021f08SAnthony Liguori 15540021f08SAnthony Liguori k->is_bridge = 1; 15640021f08SAnthony Liguori k->config_write = xio3130_downstream_write_config; 157f8cd1b02SMao Zhongyi k->realize = xio3130_downstream_realize; 15840021f08SAnthony Liguori k->exit = xio3130_downstream_exitfn; 15940021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_TI; 16040021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_TI_XIO3130D; 16140021f08SAnthony Liguori k->revision = XIO3130_REVISION; 162125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); 16339bffca2SAnthony Liguori dc->desc = "TI X3130 Downstream Port of PCI Express Switch"; 16439bffca2SAnthony Liguori dc->reset = xio3130_downstream_reset; 16539bffca2SAnthony Liguori dc->vmsd = &vmstate_xio3130_downstream; 166f23b6bdcSMarcel Apfelbaum dc->props = xio3130_downstream_props; 16748ebf2f9SIsaku Yamahata } 16840021f08SAnthony Liguori 1698c43a6f0SAndreas Färber static const TypeInfo xio3130_downstream_info = { 17040021f08SAnthony Liguori .name = "xio3130-downstream", 171bcb75750SAndreas Färber .parent = TYPE_PCIE_SLOT, 17240021f08SAnthony Liguori .class_init = xio3130_downstream_class_init, 17371d78767SEduardo Habkost .interfaces = (InterfaceInfo[]) { 17471d78767SEduardo Habkost { INTERFACE_PCIE_DEVICE }, 17571d78767SEduardo Habkost { } 17671d78767SEduardo Habkost }, 17748ebf2f9SIsaku Yamahata }; 17848ebf2f9SIsaku Yamahata 17983f7d43aSAndreas Färber static void xio3130_downstream_register_types(void) 18048ebf2f9SIsaku Yamahata { 18139bffca2SAnthony Liguori type_register_static(&xio3130_downstream_info); 18248ebf2f9SIsaku Yamahata } 18348ebf2f9SIsaku Yamahata 18483f7d43aSAndreas Färber type_init(xio3130_downstream_register_types) 185