1f7d6f3faSMarcel Apfelbaum /* 2f7d6f3faSMarcel Apfelbaum * Generic PCI Express Root Port emulation 3f7d6f3faSMarcel Apfelbaum * 4f7d6f3faSMarcel Apfelbaum * Copyright (C) 2017 Red Hat Inc 5f7d6f3faSMarcel Apfelbaum * 6f7d6f3faSMarcel Apfelbaum * Authors: 7f7d6f3faSMarcel Apfelbaum * Marcel Apfelbaum <marcel@redhat.com> 8f7d6f3faSMarcel Apfelbaum * 9f7d6f3faSMarcel Apfelbaum * This work is licensed under the terms of the GNU GPL, version 2 or later. 10f7d6f3faSMarcel Apfelbaum * See the COPYING file in the top-level directory. 11f7d6f3faSMarcel Apfelbaum */ 12f7d6f3faSMarcel Apfelbaum 13f7d6f3faSMarcel Apfelbaum #include "qemu/osdep.h" 14f7d6f3faSMarcel Apfelbaum #include "qapi/error.h" 15f7d6f3faSMarcel Apfelbaum #include "hw/pci/msix.h" 16f7d6f3faSMarcel Apfelbaum #include "hw/pci/pcie_port.h" 17f7d6f3faSMarcel Apfelbaum 18f7d6f3faSMarcel Apfelbaum #define TYPE_GEN_PCIE_ROOT_PORT "pcie-root-port" 19f7d6f3faSMarcel Apfelbaum 20f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_AER_OFFSET 0x100 21f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR 1 22f7d6f3faSMarcel Apfelbaum 23f7d6f3faSMarcel Apfelbaum static uint8_t gen_rp_aer_vector(const PCIDevice *d) 24f7d6f3faSMarcel Apfelbaum { 25f7d6f3faSMarcel Apfelbaum return 0; 26f7d6f3faSMarcel Apfelbaum } 27f7d6f3faSMarcel Apfelbaum 28f7d6f3faSMarcel Apfelbaum static int gen_rp_interrupts_init(PCIDevice *d, Error **errp) 29f7d6f3faSMarcel Apfelbaum { 30f7d6f3faSMarcel Apfelbaum int rc; 31f7d6f3faSMarcel Apfelbaum 32*ee640c62SCao jin rc = msix_init_exclusive_bar(d, GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR, 0, errp); 33f7d6f3faSMarcel Apfelbaum 34f7d6f3faSMarcel Apfelbaum if (rc < 0) { 35f7d6f3faSMarcel Apfelbaum assert(rc == -ENOTSUP); 36f7d6f3faSMarcel Apfelbaum } else { 37f7d6f3faSMarcel Apfelbaum msix_vector_use(d, 0); 38f7d6f3faSMarcel Apfelbaum } 39f7d6f3faSMarcel Apfelbaum 40f7d6f3faSMarcel Apfelbaum return rc; 41f7d6f3faSMarcel Apfelbaum } 42f7d6f3faSMarcel Apfelbaum 43f7d6f3faSMarcel Apfelbaum static void gen_rp_interrupts_uninit(PCIDevice *d) 44f7d6f3faSMarcel Apfelbaum { 45f7d6f3faSMarcel Apfelbaum msix_uninit_exclusive_bar(d); 46f7d6f3faSMarcel Apfelbaum } 47f7d6f3faSMarcel Apfelbaum 48f7d6f3faSMarcel Apfelbaum static const VMStateDescription vmstate_rp_dev = { 49f7d6f3faSMarcel Apfelbaum .name = "pcie-root-port", 50f7d6f3faSMarcel Apfelbaum .version_id = 1, 51f7d6f3faSMarcel Apfelbaum .minimum_version_id = 1, 52f7d6f3faSMarcel Apfelbaum .post_load = pcie_cap_slot_post_load, 53f7d6f3faSMarcel Apfelbaum .fields = (VMStateField[]) { 54f7d6f3faSMarcel Apfelbaum VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot), 55f7d6f3faSMarcel Apfelbaum VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log, 56f7d6f3faSMarcel Apfelbaum PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog), 57f7d6f3faSMarcel Apfelbaum VMSTATE_END_OF_LIST() 58f7d6f3faSMarcel Apfelbaum } 59f7d6f3faSMarcel Apfelbaum }; 60f7d6f3faSMarcel Apfelbaum 61f7d6f3faSMarcel Apfelbaum static void gen_rp_dev_class_init(ObjectClass *klass, void *data) 62f7d6f3faSMarcel Apfelbaum { 63f7d6f3faSMarcel Apfelbaum DeviceClass *dc = DEVICE_CLASS(klass); 64f7d6f3faSMarcel Apfelbaum PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 65f7d6f3faSMarcel Apfelbaum PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(klass); 66f7d6f3faSMarcel Apfelbaum 67f7d6f3faSMarcel Apfelbaum k->vendor_id = PCI_VENDOR_ID_REDHAT; 68f7d6f3faSMarcel Apfelbaum k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_RP; 69f7d6f3faSMarcel Apfelbaum dc->desc = "PCI Express Root Port"; 70f7d6f3faSMarcel Apfelbaum dc->vmsd = &vmstate_rp_dev; 71f7d6f3faSMarcel Apfelbaum rpc->aer_vector = gen_rp_aer_vector; 72f7d6f3faSMarcel Apfelbaum rpc->interrupts_init = gen_rp_interrupts_init; 73f7d6f3faSMarcel Apfelbaum rpc->interrupts_uninit = gen_rp_interrupts_uninit; 74f7d6f3faSMarcel Apfelbaum rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET; 75f7d6f3faSMarcel Apfelbaum } 76f7d6f3faSMarcel Apfelbaum 77f7d6f3faSMarcel Apfelbaum static const TypeInfo gen_rp_dev_info = { 78f7d6f3faSMarcel Apfelbaum .name = TYPE_GEN_PCIE_ROOT_PORT, 79f7d6f3faSMarcel Apfelbaum .parent = TYPE_PCIE_ROOT_PORT, 80f7d6f3faSMarcel Apfelbaum .class_init = gen_rp_dev_class_init, 81f7d6f3faSMarcel Apfelbaum }; 82f7d6f3faSMarcel Apfelbaum 83f7d6f3faSMarcel Apfelbaum static void gen_rp_register_types(void) 84f7d6f3faSMarcel Apfelbaum { 85f7d6f3faSMarcel Apfelbaum type_register_static(&gen_rp_dev_info); 86f7d6f3faSMarcel Apfelbaum } 87f7d6f3faSMarcel Apfelbaum type_init(gen_rp_register_types) 88