1f7d6f3faSMarcel Apfelbaum /* 2f7d6f3faSMarcel Apfelbaum * Generic PCI Express Root Port emulation 3f7d6f3faSMarcel Apfelbaum * 4f7d6f3faSMarcel Apfelbaum * Copyright (C) 2017 Red Hat Inc 5f7d6f3faSMarcel Apfelbaum * 6f7d6f3faSMarcel Apfelbaum * Authors: 7f7d6f3faSMarcel Apfelbaum * Marcel Apfelbaum <marcel@redhat.com> 8f7d6f3faSMarcel Apfelbaum * 9f7d6f3faSMarcel Apfelbaum * This work is licensed under the terms of the GNU GPL, version 2 or later. 10f7d6f3faSMarcel Apfelbaum * See the COPYING file in the top-level directory. 11f7d6f3faSMarcel Apfelbaum */ 12f7d6f3faSMarcel Apfelbaum 13f7d6f3faSMarcel Apfelbaum #include "qemu/osdep.h" 14f7d6f3faSMarcel Apfelbaum #include "qapi/error.h" 15f7d6f3faSMarcel Apfelbaum #include "hw/pci/msix.h" 16f7d6f3faSMarcel Apfelbaum #include "hw/pci/pcie_port.h" 17f7d6f3faSMarcel Apfelbaum 18f7d6f3faSMarcel Apfelbaum #define TYPE_GEN_PCIE_ROOT_PORT "pcie-root-port" 19226263fbSAleksandr Bezzubikov #define GEN_PCIE_ROOT_PORT(obj) \ 20226263fbSAleksandr Bezzubikov OBJECT_CHECK(GenPCIERootPort, (obj), TYPE_GEN_PCIE_ROOT_PORT) 21f7d6f3faSMarcel Apfelbaum 22f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_AER_OFFSET 0x100 23*e07fb4b5SKnut Omang #define GEN_PCIE_ROOT_PORT_ACS_OFFSET \ 24*e07fb4b5SKnut Omang (GEN_PCIE_ROOT_PORT_AER_OFFSET + PCI_ERR_SIZEOF) 25*e07fb4b5SKnut Omang 26f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR 1 27f7d6f3faSMarcel Apfelbaum 28bc277a52SMarcel Apfelbaum typedef struct GenPCIERootPort { 29bc277a52SMarcel Apfelbaum /*< private >*/ 30bc277a52SMarcel Apfelbaum PCIESlot parent_obj; 31bc277a52SMarcel Apfelbaum /*< public >*/ 32bc277a52SMarcel Apfelbaum 33bc277a52SMarcel Apfelbaum bool migrate_msix; 34226263fbSAleksandr Bezzubikov 359e899399SJing Liu /* additional resources to reserve */ 369e899399SJing Liu PCIResReserve res_reserve; 37bc277a52SMarcel Apfelbaum } GenPCIERootPort; 38bc277a52SMarcel Apfelbaum 39f7d6f3faSMarcel Apfelbaum static uint8_t gen_rp_aer_vector(const PCIDevice *d) 40f7d6f3faSMarcel Apfelbaum { 41f7d6f3faSMarcel Apfelbaum return 0; 42f7d6f3faSMarcel Apfelbaum } 43f7d6f3faSMarcel Apfelbaum 44f7d6f3faSMarcel Apfelbaum static int gen_rp_interrupts_init(PCIDevice *d, Error **errp) 45f7d6f3faSMarcel Apfelbaum { 46f7d6f3faSMarcel Apfelbaum int rc; 47f7d6f3faSMarcel Apfelbaum 48ee640c62SCao jin rc = msix_init_exclusive_bar(d, GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR, 0, errp); 49f7d6f3faSMarcel Apfelbaum 50f7d6f3faSMarcel Apfelbaum if (rc < 0) { 51f7d6f3faSMarcel Apfelbaum assert(rc == -ENOTSUP); 52f7d6f3faSMarcel Apfelbaum } else { 53f7d6f3faSMarcel Apfelbaum msix_vector_use(d, 0); 54f7d6f3faSMarcel Apfelbaum } 55f7d6f3faSMarcel Apfelbaum 56f7d6f3faSMarcel Apfelbaum return rc; 57f7d6f3faSMarcel Apfelbaum } 58f7d6f3faSMarcel Apfelbaum 59f7d6f3faSMarcel Apfelbaum static void gen_rp_interrupts_uninit(PCIDevice *d) 60f7d6f3faSMarcel Apfelbaum { 61f7d6f3faSMarcel Apfelbaum msix_uninit_exclusive_bar(d); 62f7d6f3faSMarcel Apfelbaum } 63f7d6f3faSMarcel Apfelbaum 64bc277a52SMarcel Apfelbaum static bool gen_rp_test_migrate_msix(void *opaque, int version_id) 65bc277a52SMarcel Apfelbaum { 66bc277a52SMarcel Apfelbaum GenPCIERootPort *rp = opaque; 67bc277a52SMarcel Apfelbaum 68bc277a52SMarcel Apfelbaum return rp->migrate_msix; 69bc277a52SMarcel Apfelbaum } 70bc277a52SMarcel Apfelbaum 71226263fbSAleksandr Bezzubikov static void gen_rp_realize(DeviceState *dev, Error **errp) 72226263fbSAleksandr Bezzubikov { 73226263fbSAleksandr Bezzubikov PCIDevice *d = PCI_DEVICE(dev); 74226263fbSAleksandr Bezzubikov GenPCIERootPort *grp = GEN_PCIE_ROOT_PORT(d); 75226263fbSAleksandr Bezzubikov PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(d); 76fced4d00SMarcel Apfelbaum Error *local_err = NULL; 77226263fbSAleksandr Bezzubikov 78fced4d00SMarcel Apfelbaum rpc->parent_realize(dev, &local_err); 79fced4d00SMarcel Apfelbaum if (local_err) { 80fced4d00SMarcel Apfelbaum error_propagate(errp, local_err); 81fced4d00SMarcel Apfelbaum return; 82fced4d00SMarcel Apfelbaum } 83226263fbSAleksandr Bezzubikov 849e899399SJing Liu int rc = pci_bridge_qemu_reserve_cap_init(d, 0, 859e899399SJing Liu grp->res_reserve, errp); 86226263fbSAleksandr Bezzubikov 87226263fbSAleksandr Bezzubikov if (rc < 0) { 88226263fbSAleksandr Bezzubikov rpc->parent_class.exit(d); 89226263fbSAleksandr Bezzubikov return; 90226263fbSAleksandr Bezzubikov } 918e36c336SMarcel Apfelbaum 929e899399SJing Liu if (!grp->res_reserve.io) { 938e36c336SMarcel Apfelbaum pci_word_test_and_clear_mask(d->wmask + PCI_COMMAND, 948e36c336SMarcel Apfelbaum PCI_COMMAND_IO); 958e36c336SMarcel Apfelbaum d->wmask[PCI_IO_BASE] = 0; 968e36c336SMarcel Apfelbaum d->wmask[PCI_IO_LIMIT] = 0; 978e36c336SMarcel Apfelbaum } 98226263fbSAleksandr Bezzubikov } 99226263fbSAleksandr Bezzubikov 100f7d6f3faSMarcel Apfelbaum static const VMStateDescription vmstate_rp_dev = { 101f7d6f3faSMarcel Apfelbaum .name = "pcie-root-port", 1029d6b9db1SPeter Xu .priority = MIG_PRI_PCI_BUS, 103f7d6f3faSMarcel Apfelbaum .version_id = 1, 104f7d6f3faSMarcel Apfelbaum .minimum_version_id = 1, 105f7d6f3faSMarcel Apfelbaum .post_load = pcie_cap_slot_post_load, 106f7d6f3faSMarcel Apfelbaum .fields = (VMStateField[]) { 107f7d6f3faSMarcel Apfelbaum VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot), 108f7d6f3faSMarcel Apfelbaum VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log, 109f7d6f3faSMarcel Apfelbaum PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog), 110bc277a52SMarcel Apfelbaum VMSTATE_MSIX_TEST(parent_obj.parent_obj.parent_obj.parent_obj, 111bc277a52SMarcel Apfelbaum GenPCIERootPort, 112bc277a52SMarcel Apfelbaum gen_rp_test_migrate_msix), 113f7d6f3faSMarcel Apfelbaum VMSTATE_END_OF_LIST() 114f7d6f3faSMarcel Apfelbaum } 115f7d6f3faSMarcel Apfelbaum }; 116f7d6f3faSMarcel Apfelbaum 117bc277a52SMarcel Apfelbaum static Property gen_rp_props[] = { 1189e899399SJing Liu DEFINE_PROP_BOOL("x-migrate-msix", GenPCIERootPort, 1199e899399SJing Liu migrate_msix, true), 1209e899399SJing Liu DEFINE_PROP_UINT32("bus-reserve", GenPCIERootPort, 1219e899399SJing Liu res_reserve.bus, -1), 1229e899399SJing Liu DEFINE_PROP_SIZE("io-reserve", GenPCIERootPort, 1239e899399SJing Liu res_reserve.io, -1), 1249e899399SJing Liu DEFINE_PROP_SIZE("mem-reserve", GenPCIERootPort, 1259e899399SJing Liu res_reserve.mem_non_pref, -1), 1269e899399SJing Liu DEFINE_PROP_SIZE("pref32-reserve", GenPCIERootPort, 1279e899399SJing Liu res_reserve.mem_pref_32, -1), 1289e899399SJing Liu DEFINE_PROP_SIZE("pref64-reserve", GenPCIERootPort, 1299e899399SJing Liu res_reserve.mem_pref_64, -1), 130c2a490e3SAlex Williamson DEFINE_PROP_PCIE_LINK_SPEED("x-speed", PCIESlot, 131a09d2038SAlex Williamson speed, PCIE_LINK_SPEED_16), 132c2a490e3SAlex Williamson DEFINE_PROP_PCIE_LINK_WIDTH("x-width", PCIESlot, 133a09d2038SAlex Williamson width, PCIE_LINK_WIDTH_32), 134bc277a52SMarcel Apfelbaum DEFINE_PROP_END_OF_LIST() 135bc277a52SMarcel Apfelbaum }; 136bc277a52SMarcel Apfelbaum 137f7d6f3faSMarcel Apfelbaum static void gen_rp_dev_class_init(ObjectClass *klass, void *data) 138f7d6f3faSMarcel Apfelbaum { 139f7d6f3faSMarcel Apfelbaum DeviceClass *dc = DEVICE_CLASS(klass); 140f7d6f3faSMarcel Apfelbaum PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 141f7d6f3faSMarcel Apfelbaum PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(klass); 142f7d6f3faSMarcel Apfelbaum 143f7d6f3faSMarcel Apfelbaum k->vendor_id = PCI_VENDOR_ID_REDHAT; 144f7d6f3faSMarcel Apfelbaum k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_RP; 145f7d6f3faSMarcel Apfelbaum dc->desc = "PCI Express Root Port"; 146f7d6f3faSMarcel Apfelbaum dc->vmsd = &vmstate_rp_dev; 147bc277a52SMarcel Apfelbaum dc->props = gen_rp_props; 148226263fbSAleksandr Bezzubikov 149bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, gen_rp_realize, &rpc->parent_realize); 150226263fbSAleksandr Bezzubikov 151f7d6f3faSMarcel Apfelbaum rpc->aer_vector = gen_rp_aer_vector; 152f7d6f3faSMarcel Apfelbaum rpc->interrupts_init = gen_rp_interrupts_init; 153f7d6f3faSMarcel Apfelbaum rpc->interrupts_uninit = gen_rp_interrupts_uninit; 154f7d6f3faSMarcel Apfelbaum rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET; 155*e07fb4b5SKnut Omang rpc->acs_offset = GEN_PCIE_ROOT_PORT_ACS_OFFSET; 156f7d6f3faSMarcel Apfelbaum } 157f7d6f3faSMarcel Apfelbaum 158f7d6f3faSMarcel Apfelbaum static const TypeInfo gen_rp_dev_info = { 159f7d6f3faSMarcel Apfelbaum .name = TYPE_GEN_PCIE_ROOT_PORT, 160f7d6f3faSMarcel Apfelbaum .parent = TYPE_PCIE_ROOT_PORT, 161bc277a52SMarcel Apfelbaum .instance_size = sizeof(GenPCIERootPort), 162f7d6f3faSMarcel Apfelbaum .class_init = gen_rp_dev_class_init, 163f7d6f3faSMarcel Apfelbaum }; 164f7d6f3faSMarcel Apfelbaum 165f7d6f3faSMarcel Apfelbaum static void gen_rp_register_types(void) 166f7d6f3faSMarcel Apfelbaum { 167f7d6f3faSMarcel Apfelbaum type_register_static(&gen_rp_dev_info); 168f7d6f3faSMarcel Apfelbaum } 169f7d6f3faSMarcel Apfelbaum type_init(gen_rp_register_types) 170