xref: /qemu/hw/pci-bridge/gen_pcie_root_port.c (revision ce35e2295ea10caa97e223c1254e345a888e7ed8)
1f7d6f3faSMarcel Apfelbaum /*
2f7d6f3faSMarcel Apfelbaum  * Generic PCI Express Root Port emulation
3f7d6f3faSMarcel Apfelbaum  *
4f7d6f3faSMarcel Apfelbaum  * Copyright (C) 2017 Red Hat Inc
5f7d6f3faSMarcel Apfelbaum  *
6f7d6f3faSMarcel Apfelbaum  * Authors:
7f7d6f3faSMarcel Apfelbaum  *   Marcel Apfelbaum <marcel@redhat.com>
8f7d6f3faSMarcel Apfelbaum  *
9f7d6f3faSMarcel Apfelbaum  * This work is licensed under the terms of the GNU GPL, version 2 or later.
10f7d6f3faSMarcel Apfelbaum  * See the COPYING file in the top-level directory.
11f7d6f3faSMarcel Apfelbaum  */
12f7d6f3faSMarcel Apfelbaum 
13f7d6f3faSMarcel Apfelbaum #include "qemu/osdep.h"
14f7d6f3faSMarcel Apfelbaum #include "qapi/error.h"
150b8fa32fSMarkus Armbruster #include "qemu/module.h"
16f7d6f3faSMarcel Apfelbaum #include "hw/pci/msix.h"
17f7d6f3faSMarcel Apfelbaum #include "hw/pci/pcie_port.h"
18a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
19*ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
20d6454270SMarkus Armbruster #include "migration/vmstate.h"
21db1015e9SEduardo Habkost #include "qom/object.h"
22f7d6f3faSMarcel Apfelbaum 
23f7d6f3faSMarcel Apfelbaum #define TYPE_GEN_PCIE_ROOT_PORT                "pcie-root-port"
248063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(GenPCIERootPort, GEN_PCIE_ROOT_PORT)
25f7d6f3faSMarcel Apfelbaum 
26f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_AER_OFFSET           0x100
27e07fb4b5SKnut Omang #define GEN_PCIE_ROOT_PORT_ACS_OFFSET \
28e07fb4b5SKnut Omang         (GEN_PCIE_ROOT_PORT_AER_OFFSET + PCI_ERR_SIZEOF)
29e07fb4b5SKnut Omang 
30f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR       1
31f7d6f3faSMarcel Apfelbaum 
32db1015e9SEduardo Habkost struct GenPCIERootPort {
33bc277a52SMarcel Apfelbaum     /*< private >*/
34bc277a52SMarcel Apfelbaum     PCIESlot parent_obj;
35bc277a52SMarcel Apfelbaum     /*< public >*/
36bc277a52SMarcel Apfelbaum 
37bc277a52SMarcel Apfelbaum     bool migrate_msix;
38226263fbSAleksandr Bezzubikov 
399e899399SJing Liu     /* additional resources to reserve */
409e899399SJing Liu     PCIResReserve res_reserve;
41db1015e9SEduardo Habkost };
42bc277a52SMarcel Apfelbaum 
43f7d6f3faSMarcel Apfelbaum static uint8_t gen_rp_aer_vector(const PCIDevice *d)
44f7d6f3faSMarcel Apfelbaum {
45f7d6f3faSMarcel Apfelbaum     return 0;
46f7d6f3faSMarcel Apfelbaum }
47f7d6f3faSMarcel Apfelbaum 
48f7d6f3faSMarcel Apfelbaum static int gen_rp_interrupts_init(PCIDevice *d, Error **errp)
49f7d6f3faSMarcel Apfelbaum {
50f7d6f3faSMarcel Apfelbaum     int rc;
51f7d6f3faSMarcel Apfelbaum 
52ee640c62SCao jin     rc = msix_init_exclusive_bar(d, GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR, 0, errp);
53f7d6f3faSMarcel Apfelbaum 
54f7d6f3faSMarcel Apfelbaum     if (rc < 0) {
55f7d6f3faSMarcel Apfelbaum         assert(rc == -ENOTSUP);
56f7d6f3faSMarcel Apfelbaum     } else {
57f7d6f3faSMarcel Apfelbaum         msix_vector_use(d, 0);
58f7d6f3faSMarcel Apfelbaum     }
59f7d6f3faSMarcel Apfelbaum 
60f7d6f3faSMarcel Apfelbaum     return rc;
61f7d6f3faSMarcel Apfelbaum }
62f7d6f3faSMarcel Apfelbaum 
63f7d6f3faSMarcel Apfelbaum static void gen_rp_interrupts_uninit(PCIDevice *d)
64f7d6f3faSMarcel Apfelbaum {
65f7d6f3faSMarcel Apfelbaum     msix_uninit_exclusive_bar(d);
66f7d6f3faSMarcel Apfelbaum }
67f7d6f3faSMarcel Apfelbaum 
68bc277a52SMarcel Apfelbaum static bool gen_rp_test_migrate_msix(void *opaque, int version_id)
69bc277a52SMarcel Apfelbaum {
70bc277a52SMarcel Apfelbaum     GenPCIERootPort *rp = opaque;
71bc277a52SMarcel Apfelbaum 
72bc277a52SMarcel Apfelbaum     return rp->migrate_msix;
73bc277a52SMarcel Apfelbaum }
74bc277a52SMarcel Apfelbaum 
75226263fbSAleksandr Bezzubikov static void gen_rp_realize(DeviceState *dev, Error **errp)
76226263fbSAleksandr Bezzubikov {
77226263fbSAleksandr Bezzubikov     PCIDevice *d = PCI_DEVICE(dev);
78226263fbSAleksandr Bezzubikov     GenPCIERootPort *grp = GEN_PCIE_ROOT_PORT(d);
79226263fbSAleksandr Bezzubikov     PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(d);
80fced4d00SMarcel Apfelbaum     Error *local_err = NULL;
81226263fbSAleksandr Bezzubikov 
82fced4d00SMarcel Apfelbaum     rpc->parent_realize(dev, &local_err);
83fced4d00SMarcel Apfelbaum     if (local_err) {
84fced4d00SMarcel Apfelbaum         error_propagate(errp, local_err);
85fced4d00SMarcel Apfelbaum         return;
86fced4d00SMarcel Apfelbaum     }
87226263fbSAleksandr Bezzubikov 
889e899399SJing Liu     int rc = pci_bridge_qemu_reserve_cap_init(d, 0,
899e899399SJing Liu                                               grp->res_reserve, errp);
90226263fbSAleksandr Bezzubikov 
91226263fbSAleksandr Bezzubikov     if (rc < 0) {
92226263fbSAleksandr Bezzubikov         rpc->parent_class.exit(d);
93226263fbSAleksandr Bezzubikov         return;
94226263fbSAleksandr Bezzubikov     }
958e36c336SMarcel Apfelbaum 
969e899399SJing Liu     if (!grp->res_reserve.io) {
978e36c336SMarcel Apfelbaum         pci_word_test_and_clear_mask(d->wmask + PCI_COMMAND,
988e36c336SMarcel Apfelbaum                                      PCI_COMMAND_IO);
998e36c336SMarcel Apfelbaum         d->wmask[PCI_IO_BASE] = 0;
1008e36c336SMarcel Apfelbaum         d->wmask[PCI_IO_LIMIT] = 0;
1018e36c336SMarcel Apfelbaum     }
102226263fbSAleksandr Bezzubikov }
103226263fbSAleksandr Bezzubikov 
104f7d6f3faSMarcel Apfelbaum static const VMStateDescription vmstate_rp_dev = {
105f7d6f3faSMarcel Apfelbaum     .name = "pcie-root-port",
1069d6b9db1SPeter Xu     .priority = MIG_PRI_PCI_BUS,
107f7d6f3faSMarcel Apfelbaum     .version_id = 1,
108f7d6f3faSMarcel Apfelbaum     .minimum_version_id = 1,
109f7d6f3faSMarcel Apfelbaum     .post_load = pcie_cap_slot_post_load,
110f7d6f3faSMarcel Apfelbaum     .fields = (VMStateField[]) {
111f7d6f3faSMarcel Apfelbaum         VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
112f7d6f3faSMarcel Apfelbaum         VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
113f7d6f3faSMarcel Apfelbaum                        PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
114bc277a52SMarcel Apfelbaum         VMSTATE_MSIX_TEST(parent_obj.parent_obj.parent_obj.parent_obj,
115bc277a52SMarcel Apfelbaum                           GenPCIERootPort,
116bc277a52SMarcel Apfelbaum                           gen_rp_test_migrate_msix),
117f7d6f3faSMarcel Apfelbaum         VMSTATE_END_OF_LIST()
118f7d6f3faSMarcel Apfelbaum     }
119f7d6f3faSMarcel Apfelbaum };
120f7d6f3faSMarcel Apfelbaum 
121bc277a52SMarcel Apfelbaum static Property gen_rp_props[] = {
1229e899399SJing Liu     DEFINE_PROP_BOOL("x-migrate-msix", GenPCIERootPort,
1239e899399SJing Liu                      migrate_msix, true),
1249e899399SJing Liu     DEFINE_PROP_UINT32("bus-reserve", GenPCIERootPort,
1259e899399SJing Liu                        res_reserve.bus, -1),
1269e899399SJing Liu     DEFINE_PROP_SIZE("io-reserve", GenPCIERootPort,
1279e899399SJing Liu                      res_reserve.io, -1),
1289e899399SJing Liu     DEFINE_PROP_SIZE("mem-reserve", GenPCIERootPort,
1299e899399SJing Liu                      res_reserve.mem_non_pref, -1),
1309e899399SJing Liu     DEFINE_PROP_SIZE("pref32-reserve", GenPCIERootPort,
1319e899399SJing Liu                      res_reserve.mem_pref_32, -1),
1329e899399SJing Liu     DEFINE_PROP_SIZE("pref64-reserve", GenPCIERootPort,
1339e899399SJing Liu                      res_reserve.mem_pref_64, -1),
134c2a490e3SAlex Williamson     DEFINE_PROP_PCIE_LINK_SPEED("x-speed", PCIESlot,
135a09d2038SAlex Williamson                                 speed, PCIE_LINK_SPEED_16),
136c2a490e3SAlex Williamson     DEFINE_PROP_PCIE_LINK_WIDTH("x-width", PCIESlot,
137a09d2038SAlex Williamson                                 width, PCIE_LINK_WIDTH_32),
138bc277a52SMarcel Apfelbaum     DEFINE_PROP_END_OF_LIST()
139bc277a52SMarcel Apfelbaum };
140bc277a52SMarcel Apfelbaum 
141f7d6f3faSMarcel Apfelbaum static void gen_rp_dev_class_init(ObjectClass *klass, void *data)
142f7d6f3faSMarcel Apfelbaum {
143f7d6f3faSMarcel Apfelbaum     DeviceClass *dc = DEVICE_CLASS(klass);
144f7d6f3faSMarcel Apfelbaum     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
145f7d6f3faSMarcel Apfelbaum     PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(klass);
146f7d6f3faSMarcel Apfelbaum 
147f7d6f3faSMarcel Apfelbaum     k->vendor_id = PCI_VENDOR_ID_REDHAT;
148f7d6f3faSMarcel Apfelbaum     k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_RP;
149f7d6f3faSMarcel Apfelbaum     dc->desc = "PCI Express Root Port";
150f7d6f3faSMarcel Apfelbaum     dc->vmsd = &vmstate_rp_dev;
1514f67d30bSMarc-André Lureau     device_class_set_props(dc, gen_rp_props);
152226263fbSAleksandr Bezzubikov 
153bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, gen_rp_realize, &rpc->parent_realize);
154226263fbSAleksandr Bezzubikov 
155f7d6f3faSMarcel Apfelbaum     rpc->aer_vector = gen_rp_aer_vector;
156f7d6f3faSMarcel Apfelbaum     rpc->interrupts_init = gen_rp_interrupts_init;
157f7d6f3faSMarcel Apfelbaum     rpc->interrupts_uninit = gen_rp_interrupts_uninit;
158f7d6f3faSMarcel Apfelbaum     rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET;
159e07fb4b5SKnut Omang     rpc->acs_offset = GEN_PCIE_ROOT_PORT_ACS_OFFSET;
160f7d6f3faSMarcel Apfelbaum }
161f7d6f3faSMarcel Apfelbaum 
162f7d6f3faSMarcel Apfelbaum static const TypeInfo gen_rp_dev_info = {
163f7d6f3faSMarcel Apfelbaum     .name          = TYPE_GEN_PCIE_ROOT_PORT,
164f7d6f3faSMarcel Apfelbaum     .parent        = TYPE_PCIE_ROOT_PORT,
165bc277a52SMarcel Apfelbaum     .instance_size = sizeof(GenPCIERootPort),
166f7d6f3faSMarcel Apfelbaum     .class_init    = gen_rp_dev_class_init,
167f7d6f3faSMarcel Apfelbaum };
168f7d6f3faSMarcel Apfelbaum 
169f7d6f3faSMarcel Apfelbaum  static void gen_rp_register_types(void)
170f7d6f3faSMarcel Apfelbaum  {
171f7d6f3faSMarcel Apfelbaum     type_register_static(&gen_rp_dev_info);
172f7d6f3faSMarcel Apfelbaum  }
173f7d6f3faSMarcel Apfelbaum  type_init(gen_rp_register_types)
174