1f7d6f3faSMarcel Apfelbaum /* 2f7d6f3faSMarcel Apfelbaum * Generic PCI Express Root Port emulation 3f7d6f3faSMarcel Apfelbaum * 4f7d6f3faSMarcel Apfelbaum * Copyright (C) 2017 Red Hat Inc 5f7d6f3faSMarcel Apfelbaum * 6f7d6f3faSMarcel Apfelbaum * Authors: 7f7d6f3faSMarcel Apfelbaum * Marcel Apfelbaum <marcel@redhat.com> 8f7d6f3faSMarcel Apfelbaum * 9f7d6f3faSMarcel Apfelbaum * This work is licensed under the terms of the GNU GPL, version 2 or later. 10f7d6f3faSMarcel Apfelbaum * See the COPYING file in the top-level directory. 11f7d6f3faSMarcel Apfelbaum */ 12f7d6f3faSMarcel Apfelbaum 13f7d6f3faSMarcel Apfelbaum #include "qemu/osdep.h" 14f7d6f3faSMarcel Apfelbaum #include "qapi/error.h" 150b8fa32fSMarkus Armbruster #include "qemu/module.h" 16f7d6f3faSMarcel Apfelbaum #include "hw/pci/msix.h" 17f7d6f3faSMarcel Apfelbaum #include "hw/pci/pcie_port.h" 18*a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 19d6454270SMarkus Armbruster #include "migration/vmstate.h" 20f7d6f3faSMarcel Apfelbaum 21f7d6f3faSMarcel Apfelbaum #define TYPE_GEN_PCIE_ROOT_PORT "pcie-root-port" 22226263fbSAleksandr Bezzubikov #define GEN_PCIE_ROOT_PORT(obj) \ 23226263fbSAleksandr Bezzubikov OBJECT_CHECK(GenPCIERootPort, (obj), TYPE_GEN_PCIE_ROOT_PORT) 24f7d6f3faSMarcel Apfelbaum 25f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_AER_OFFSET 0x100 26e07fb4b5SKnut Omang #define GEN_PCIE_ROOT_PORT_ACS_OFFSET \ 27e07fb4b5SKnut Omang (GEN_PCIE_ROOT_PORT_AER_OFFSET + PCI_ERR_SIZEOF) 28e07fb4b5SKnut Omang 29f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR 1 30f7d6f3faSMarcel Apfelbaum 31bc277a52SMarcel Apfelbaum typedef struct GenPCIERootPort { 32bc277a52SMarcel Apfelbaum /*< private >*/ 33bc277a52SMarcel Apfelbaum PCIESlot parent_obj; 34bc277a52SMarcel Apfelbaum /*< public >*/ 35bc277a52SMarcel Apfelbaum 36bc277a52SMarcel Apfelbaum bool migrate_msix; 37226263fbSAleksandr Bezzubikov 389e899399SJing Liu /* additional resources to reserve */ 399e899399SJing Liu PCIResReserve res_reserve; 40bc277a52SMarcel Apfelbaum } GenPCIERootPort; 41bc277a52SMarcel Apfelbaum 42f7d6f3faSMarcel Apfelbaum static uint8_t gen_rp_aer_vector(const PCIDevice *d) 43f7d6f3faSMarcel Apfelbaum { 44f7d6f3faSMarcel Apfelbaum return 0; 45f7d6f3faSMarcel Apfelbaum } 46f7d6f3faSMarcel Apfelbaum 47f7d6f3faSMarcel Apfelbaum static int gen_rp_interrupts_init(PCIDevice *d, Error **errp) 48f7d6f3faSMarcel Apfelbaum { 49f7d6f3faSMarcel Apfelbaum int rc; 50f7d6f3faSMarcel Apfelbaum 51ee640c62SCao jin rc = msix_init_exclusive_bar(d, GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR, 0, errp); 52f7d6f3faSMarcel Apfelbaum 53f7d6f3faSMarcel Apfelbaum if (rc < 0) { 54f7d6f3faSMarcel Apfelbaum assert(rc == -ENOTSUP); 55f7d6f3faSMarcel Apfelbaum } else { 56f7d6f3faSMarcel Apfelbaum msix_vector_use(d, 0); 57f7d6f3faSMarcel Apfelbaum } 58f7d6f3faSMarcel Apfelbaum 59f7d6f3faSMarcel Apfelbaum return rc; 60f7d6f3faSMarcel Apfelbaum } 61f7d6f3faSMarcel Apfelbaum 62f7d6f3faSMarcel Apfelbaum static void gen_rp_interrupts_uninit(PCIDevice *d) 63f7d6f3faSMarcel Apfelbaum { 64f7d6f3faSMarcel Apfelbaum msix_uninit_exclusive_bar(d); 65f7d6f3faSMarcel Apfelbaum } 66f7d6f3faSMarcel Apfelbaum 67bc277a52SMarcel Apfelbaum static bool gen_rp_test_migrate_msix(void *opaque, int version_id) 68bc277a52SMarcel Apfelbaum { 69bc277a52SMarcel Apfelbaum GenPCIERootPort *rp = opaque; 70bc277a52SMarcel Apfelbaum 71bc277a52SMarcel Apfelbaum return rp->migrate_msix; 72bc277a52SMarcel Apfelbaum } 73bc277a52SMarcel Apfelbaum 74226263fbSAleksandr Bezzubikov static void gen_rp_realize(DeviceState *dev, Error **errp) 75226263fbSAleksandr Bezzubikov { 76226263fbSAleksandr Bezzubikov PCIDevice *d = PCI_DEVICE(dev); 77226263fbSAleksandr Bezzubikov GenPCIERootPort *grp = GEN_PCIE_ROOT_PORT(d); 78226263fbSAleksandr Bezzubikov PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(d); 79fced4d00SMarcel Apfelbaum Error *local_err = NULL; 80226263fbSAleksandr Bezzubikov 81fced4d00SMarcel Apfelbaum rpc->parent_realize(dev, &local_err); 82fced4d00SMarcel Apfelbaum if (local_err) { 83fced4d00SMarcel Apfelbaum error_propagate(errp, local_err); 84fced4d00SMarcel Apfelbaum return; 85fced4d00SMarcel Apfelbaum } 86226263fbSAleksandr Bezzubikov 879e899399SJing Liu int rc = pci_bridge_qemu_reserve_cap_init(d, 0, 889e899399SJing Liu grp->res_reserve, errp); 89226263fbSAleksandr Bezzubikov 90226263fbSAleksandr Bezzubikov if (rc < 0) { 91226263fbSAleksandr Bezzubikov rpc->parent_class.exit(d); 92226263fbSAleksandr Bezzubikov return; 93226263fbSAleksandr Bezzubikov } 948e36c336SMarcel Apfelbaum 959e899399SJing Liu if (!grp->res_reserve.io) { 968e36c336SMarcel Apfelbaum pci_word_test_and_clear_mask(d->wmask + PCI_COMMAND, 978e36c336SMarcel Apfelbaum PCI_COMMAND_IO); 988e36c336SMarcel Apfelbaum d->wmask[PCI_IO_BASE] = 0; 998e36c336SMarcel Apfelbaum d->wmask[PCI_IO_LIMIT] = 0; 1008e36c336SMarcel Apfelbaum } 101226263fbSAleksandr Bezzubikov } 102226263fbSAleksandr Bezzubikov 103f7d6f3faSMarcel Apfelbaum static const VMStateDescription vmstate_rp_dev = { 104f7d6f3faSMarcel Apfelbaum .name = "pcie-root-port", 1059d6b9db1SPeter Xu .priority = MIG_PRI_PCI_BUS, 106f7d6f3faSMarcel Apfelbaum .version_id = 1, 107f7d6f3faSMarcel Apfelbaum .minimum_version_id = 1, 108f7d6f3faSMarcel Apfelbaum .post_load = pcie_cap_slot_post_load, 109f7d6f3faSMarcel Apfelbaum .fields = (VMStateField[]) { 110f7d6f3faSMarcel Apfelbaum VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot), 111f7d6f3faSMarcel Apfelbaum VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log, 112f7d6f3faSMarcel Apfelbaum PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog), 113bc277a52SMarcel Apfelbaum VMSTATE_MSIX_TEST(parent_obj.parent_obj.parent_obj.parent_obj, 114bc277a52SMarcel Apfelbaum GenPCIERootPort, 115bc277a52SMarcel Apfelbaum gen_rp_test_migrate_msix), 116f7d6f3faSMarcel Apfelbaum VMSTATE_END_OF_LIST() 117f7d6f3faSMarcel Apfelbaum } 118f7d6f3faSMarcel Apfelbaum }; 119f7d6f3faSMarcel Apfelbaum 120bc277a52SMarcel Apfelbaum static Property gen_rp_props[] = { 1219e899399SJing Liu DEFINE_PROP_BOOL("x-migrate-msix", GenPCIERootPort, 1229e899399SJing Liu migrate_msix, true), 1239e899399SJing Liu DEFINE_PROP_UINT32("bus-reserve", GenPCIERootPort, 1249e899399SJing Liu res_reserve.bus, -1), 1259e899399SJing Liu DEFINE_PROP_SIZE("io-reserve", GenPCIERootPort, 1269e899399SJing Liu res_reserve.io, -1), 1279e899399SJing Liu DEFINE_PROP_SIZE("mem-reserve", GenPCIERootPort, 1289e899399SJing Liu res_reserve.mem_non_pref, -1), 1299e899399SJing Liu DEFINE_PROP_SIZE("pref32-reserve", GenPCIERootPort, 1309e899399SJing Liu res_reserve.mem_pref_32, -1), 1319e899399SJing Liu DEFINE_PROP_SIZE("pref64-reserve", GenPCIERootPort, 1329e899399SJing Liu res_reserve.mem_pref_64, -1), 133c2a490e3SAlex Williamson DEFINE_PROP_PCIE_LINK_SPEED("x-speed", PCIESlot, 134a09d2038SAlex Williamson speed, PCIE_LINK_SPEED_16), 135c2a490e3SAlex Williamson DEFINE_PROP_PCIE_LINK_WIDTH("x-width", PCIESlot, 136a09d2038SAlex Williamson width, PCIE_LINK_WIDTH_32), 137bc277a52SMarcel Apfelbaum DEFINE_PROP_END_OF_LIST() 138bc277a52SMarcel Apfelbaum }; 139bc277a52SMarcel Apfelbaum 140f7d6f3faSMarcel Apfelbaum static void gen_rp_dev_class_init(ObjectClass *klass, void *data) 141f7d6f3faSMarcel Apfelbaum { 142f7d6f3faSMarcel Apfelbaum DeviceClass *dc = DEVICE_CLASS(klass); 143f7d6f3faSMarcel Apfelbaum PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 144f7d6f3faSMarcel Apfelbaum PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(klass); 145f7d6f3faSMarcel Apfelbaum 146f7d6f3faSMarcel Apfelbaum k->vendor_id = PCI_VENDOR_ID_REDHAT; 147f7d6f3faSMarcel Apfelbaum k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_RP; 148f7d6f3faSMarcel Apfelbaum dc->desc = "PCI Express Root Port"; 149f7d6f3faSMarcel Apfelbaum dc->vmsd = &vmstate_rp_dev; 150bc277a52SMarcel Apfelbaum dc->props = gen_rp_props; 151226263fbSAleksandr Bezzubikov 152bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, gen_rp_realize, &rpc->parent_realize); 153226263fbSAleksandr Bezzubikov 154f7d6f3faSMarcel Apfelbaum rpc->aer_vector = gen_rp_aer_vector; 155f7d6f3faSMarcel Apfelbaum rpc->interrupts_init = gen_rp_interrupts_init; 156f7d6f3faSMarcel Apfelbaum rpc->interrupts_uninit = gen_rp_interrupts_uninit; 157f7d6f3faSMarcel Apfelbaum rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET; 158e07fb4b5SKnut Omang rpc->acs_offset = GEN_PCIE_ROOT_PORT_ACS_OFFSET; 159f7d6f3faSMarcel Apfelbaum } 160f7d6f3faSMarcel Apfelbaum 161f7d6f3faSMarcel Apfelbaum static const TypeInfo gen_rp_dev_info = { 162f7d6f3faSMarcel Apfelbaum .name = TYPE_GEN_PCIE_ROOT_PORT, 163f7d6f3faSMarcel Apfelbaum .parent = TYPE_PCIE_ROOT_PORT, 164bc277a52SMarcel Apfelbaum .instance_size = sizeof(GenPCIERootPort), 165f7d6f3faSMarcel Apfelbaum .class_init = gen_rp_dev_class_init, 166f7d6f3faSMarcel Apfelbaum }; 167f7d6f3faSMarcel Apfelbaum 168f7d6f3faSMarcel Apfelbaum static void gen_rp_register_types(void) 169f7d6f3faSMarcel Apfelbaum { 170f7d6f3faSMarcel Apfelbaum type_register_static(&gen_rp_dev_info); 171f7d6f3faSMarcel Apfelbaum } 172f7d6f3faSMarcel Apfelbaum type_init(gen_rp_register_types) 173