xref: /qemu/hw/pci-bridge/gen_pcie_root_port.c (revision 9e8993991ec002f36e642f9c24e80ab5845366f8)
1f7d6f3faSMarcel Apfelbaum /*
2f7d6f3faSMarcel Apfelbaum  * Generic PCI Express Root Port emulation
3f7d6f3faSMarcel Apfelbaum  *
4f7d6f3faSMarcel Apfelbaum  * Copyright (C) 2017 Red Hat Inc
5f7d6f3faSMarcel Apfelbaum  *
6f7d6f3faSMarcel Apfelbaum  * Authors:
7f7d6f3faSMarcel Apfelbaum  *   Marcel Apfelbaum <marcel@redhat.com>
8f7d6f3faSMarcel Apfelbaum  *
9f7d6f3faSMarcel Apfelbaum  * This work is licensed under the terms of the GNU GPL, version 2 or later.
10f7d6f3faSMarcel Apfelbaum  * See the COPYING file in the top-level directory.
11f7d6f3faSMarcel Apfelbaum  */
12f7d6f3faSMarcel Apfelbaum 
13f7d6f3faSMarcel Apfelbaum #include "qemu/osdep.h"
14f7d6f3faSMarcel Apfelbaum #include "qapi/error.h"
15f7d6f3faSMarcel Apfelbaum #include "hw/pci/msix.h"
16f7d6f3faSMarcel Apfelbaum #include "hw/pci/pcie_port.h"
17f7d6f3faSMarcel Apfelbaum 
18f7d6f3faSMarcel Apfelbaum #define TYPE_GEN_PCIE_ROOT_PORT                "pcie-root-port"
19226263fbSAleksandr Bezzubikov #define GEN_PCIE_ROOT_PORT(obj) \
20226263fbSAleksandr Bezzubikov         OBJECT_CHECK(GenPCIERootPort, (obj), TYPE_GEN_PCIE_ROOT_PORT)
21f7d6f3faSMarcel Apfelbaum 
22f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_AER_OFFSET           0x100
23f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR       1
24f7d6f3faSMarcel Apfelbaum 
25bc277a52SMarcel Apfelbaum typedef struct GenPCIERootPort {
26bc277a52SMarcel Apfelbaum     /*< private >*/
27bc277a52SMarcel Apfelbaum     PCIESlot parent_obj;
28bc277a52SMarcel Apfelbaum     /*< public >*/
29bc277a52SMarcel Apfelbaum 
30bc277a52SMarcel Apfelbaum     bool migrate_msix;
31226263fbSAleksandr Bezzubikov 
32*9e899399SJing Liu     /* additional resources to reserve */
33*9e899399SJing Liu     PCIResReserve res_reserve;
34bc277a52SMarcel Apfelbaum } GenPCIERootPort;
35bc277a52SMarcel Apfelbaum 
36f7d6f3faSMarcel Apfelbaum static uint8_t gen_rp_aer_vector(const PCIDevice *d)
37f7d6f3faSMarcel Apfelbaum {
38f7d6f3faSMarcel Apfelbaum     return 0;
39f7d6f3faSMarcel Apfelbaum }
40f7d6f3faSMarcel Apfelbaum 
41f7d6f3faSMarcel Apfelbaum static int gen_rp_interrupts_init(PCIDevice *d, Error **errp)
42f7d6f3faSMarcel Apfelbaum {
43f7d6f3faSMarcel Apfelbaum     int rc;
44f7d6f3faSMarcel Apfelbaum 
45ee640c62SCao jin     rc = msix_init_exclusive_bar(d, GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR, 0, errp);
46f7d6f3faSMarcel Apfelbaum 
47f7d6f3faSMarcel Apfelbaum     if (rc < 0) {
48f7d6f3faSMarcel Apfelbaum         assert(rc == -ENOTSUP);
49f7d6f3faSMarcel Apfelbaum     } else {
50f7d6f3faSMarcel Apfelbaum         msix_vector_use(d, 0);
51f7d6f3faSMarcel Apfelbaum     }
52f7d6f3faSMarcel Apfelbaum 
53f7d6f3faSMarcel Apfelbaum     return rc;
54f7d6f3faSMarcel Apfelbaum }
55f7d6f3faSMarcel Apfelbaum 
56f7d6f3faSMarcel Apfelbaum static void gen_rp_interrupts_uninit(PCIDevice *d)
57f7d6f3faSMarcel Apfelbaum {
58f7d6f3faSMarcel Apfelbaum     msix_uninit_exclusive_bar(d);
59f7d6f3faSMarcel Apfelbaum }
60f7d6f3faSMarcel Apfelbaum 
61bc277a52SMarcel Apfelbaum static bool gen_rp_test_migrate_msix(void *opaque, int version_id)
62bc277a52SMarcel Apfelbaum {
63bc277a52SMarcel Apfelbaum     GenPCIERootPort *rp = opaque;
64bc277a52SMarcel Apfelbaum 
65bc277a52SMarcel Apfelbaum     return rp->migrate_msix;
66bc277a52SMarcel Apfelbaum }
67bc277a52SMarcel Apfelbaum 
68226263fbSAleksandr Bezzubikov static void gen_rp_realize(DeviceState *dev, Error **errp)
69226263fbSAleksandr Bezzubikov {
70226263fbSAleksandr Bezzubikov     PCIDevice *d = PCI_DEVICE(dev);
71226263fbSAleksandr Bezzubikov     GenPCIERootPort *grp = GEN_PCIE_ROOT_PORT(d);
72226263fbSAleksandr Bezzubikov     PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(d);
73fced4d00SMarcel Apfelbaum     Error *local_err = NULL;
74226263fbSAleksandr Bezzubikov 
75fced4d00SMarcel Apfelbaum     rpc->parent_realize(dev, &local_err);
76fced4d00SMarcel Apfelbaum     if (local_err) {
77fced4d00SMarcel Apfelbaum         error_propagate(errp, local_err);
78fced4d00SMarcel Apfelbaum         return;
79fced4d00SMarcel Apfelbaum     }
80226263fbSAleksandr Bezzubikov 
81*9e899399SJing Liu     int rc = pci_bridge_qemu_reserve_cap_init(d, 0,
82*9e899399SJing Liu                                               grp->res_reserve, errp);
83226263fbSAleksandr Bezzubikov 
84226263fbSAleksandr Bezzubikov     if (rc < 0) {
85226263fbSAleksandr Bezzubikov         rpc->parent_class.exit(d);
86226263fbSAleksandr Bezzubikov         return;
87226263fbSAleksandr Bezzubikov     }
888e36c336SMarcel Apfelbaum 
89*9e899399SJing Liu     if (!grp->res_reserve.io) {
908e36c336SMarcel Apfelbaum         pci_word_test_and_clear_mask(d->wmask + PCI_COMMAND,
918e36c336SMarcel Apfelbaum                                      PCI_COMMAND_IO);
928e36c336SMarcel Apfelbaum         d->wmask[PCI_IO_BASE] = 0;
938e36c336SMarcel Apfelbaum         d->wmask[PCI_IO_LIMIT] = 0;
948e36c336SMarcel Apfelbaum     }
95226263fbSAleksandr Bezzubikov }
96226263fbSAleksandr Bezzubikov 
97f7d6f3faSMarcel Apfelbaum static const VMStateDescription vmstate_rp_dev = {
98f7d6f3faSMarcel Apfelbaum     .name = "pcie-root-port",
999d6b9db1SPeter Xu     .priority = MIG_PRI_PCI_BUS,
100f7d6f3faSMarcel Apfelbaum     .version_id = 1,
101f7d6f3faSMarcel Apfelbaum     .minimum_version_id = 1,
102f7d6f3faSMarcel Apfelbaum     .post_load = pcie_cap_slot_post_load,
103f7d6f3faSMarcel Apfelbaum     .fields = (VMStateField[]) {
104f7d6f3faSMarcel Apfelbaum         VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
105f7d6f3faSMarcel Apfelbaum         VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
106f7d6f3faSMarcel Apfelbaum                        PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
107bc277a52SMarcel Apfelbaum         VMSTATE_MSIX_TEST(parent_obj.parent_obj.parent_obj.parent_obj,
108bc277a52SMarcel Apfelbaum                           GenPCIERootPort,
109bc277a52SMarcel Apfelbaum                           gen_rp_test_migrate_msix),
110f7d6f3faSMarcel Apfelbaum         VMSTATE_END_OF_LIST()
111f7d6f3faSMarcel Apfelbaum     }
112f7d6f3faSMarcel Apfelbaum };
113f7d6f3faSMarcel Apfelbaum 
114bc277a52SMarcel Apfelbaum static Property gen_rp_props[] = {
115*9e899399SJing Liu     DEFINE_PROP_BOOL("x-migrate-msix", GenPCIERootPort,
116*9e899399SJing Liu                      migrate_msix, true),
117*9e899399SJing Liu     DEFINE_PROP_UINT32("bus-reserve", GenPCIERootPort,
118*9e899399SJing Liu                        res_reserve.bus, -1),
119*9e899399SJing Liu     DEFINE_PROP_SIZE("io-reserve", GenPCIERootPort,
120*9e899399SJing Liu                      res_reserve.io, -1),
121*9e899399SJing Liu     DEFINE_PROP_SIZE("mem-reserve", GenPCIERootPort,
122*9e899399SJing Liu                      res_reserve.mem_non_pref, -1),
123*9e899399SJing Liu     DEFINE_PROP_SIZE("pref32-reserve", GenPCIERootPort,
124*9e899399SJing Liu                      res_reserve.mem_pref_32, -1),
125*9e899399SJing Liu     DEFINE_PROP_SIZE("pref64-reserve", GenPCIERootPort,
126*9e899399SJing Liu                      res_reserve.mem_pref_64, -1),
127bc277a52SMarcel Apfelbaum     DEFINE_PROP_END_OF_LIST()
128bc277a52SMarcel Apfelbaum };
129bc277a52SMarcel Apfelbaum 
130f7d6f3faSMarcel Apfelbaum static void gen_rp_dev_class_init(ObjectClass *klass, void *data)
131f7d6f3faSMarcel Apfelbaum {
132f7d6f3faSMarcel Apfelbaum     DeviceClass *dc = DEVICE_CLASS(klass);
133f7d6f3faSMarcel Apfelbaum     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
134f7d6f3faSMarcel Apfelbaum     PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(klass);
135f7d6f3faSMarcel Apfelbaum 
136f7d6f3faSMarcel Apfelbaum     k->vendor_id = PCI_VENDOR_ID_REDHAT;
137f7d6f3faSMarcel Apfelbaum     k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_RP;
138f7d6f3faSMarcel Apfelbaum     dc->desc = "PCI Express Root Port";
139f7d6f3faSMarcel Apfelbaum     dc->vmsd = &vmstate_rp_dev;
140bc277a52SMarcel Apfelbaum     dc->props = gen_rp_props;
141226263fbSAleksandr Bezzubikov 
142bf853881SPhilippe Mathieu-Daudé     device_class_set_parent_realize(dc, gen_rp_realize, &rpc->parent_realize);
143226263fbSAleksandr Bezzubikov 
144f7d6f3faSMarcel Apfelbaum     rpc->aer_vector = gen_rp_aer_vector;
145f7d6f3faSMarcel Apfelbaum     rpc->interrupts_init = gen_rp_interrupts_init;
146f7d6f3faSMarcel Apfelbaum     rpc->interrupts_uninit = gen_rp_interrupts_uninit;
147f7d6f3faSMarcel Apfelbaum     rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET;
148f7d6f3faSMarcel Apfelbaum }
149f7d6f3faSMarcel Apfelbaum 
150f7d6f3faSMarcel Apfelbaum static const TypeInfo gen_rp_dev_info = {
151f7d6f3faSMarcel Apfelbaum     .name          = TYPE_GEN_PCIE_ROOT_PORT,
152f7d6f3faSMarcel Apfelbaum     .parent        = TYPE_PCIE_ROOT_PORT,
153bc277a52SMarcel Apfelbaum     .instance_size = sizeof(GenPCIERootPort),
154f7d6f3faSMarcel Apfelbaum     .class_init    = gen_rp_dev_class_init,
155f7d6f3faSMarcel Apfelbaum };
156f7d6f3faSMarcel Apfelbaum 
157f7d6f3faSMarcel Apfelbaum  static void gen_rp_register_types(void)
158f7d6f3faSMarcel Apfelbaum  {
159f7d6f3faSMarcel Apfelbaum     type_register_static(&gen_rp_dev_info);
160f7d6f3faSMarcel Apfelbaum  }
161f7d6f3faSMarcel Apfelbaum  type_init(gen_rp_register_types)
162