1f7d6f3faSMarcel Apfelbaum /*
2f7d6f3faSMarcel Apfelbaum * Generic PCI Express Root Port emulation
3f7d6f3faSMarcel Apfelbaum *
4f7d6f3faSMarcel Apfelbaum * Copyright (C) 2017 Red Hat Inc
5f7d6f3faSMarcel Apfelbaum *
6f7d6f3faSMarcel Apfelbaum * Authors:
7f7d6f3faSMarcel Apfelbaum * Marcel Apfelbaum <marcel@redhat.com>
8f7d6f3faSMarcel Apfelbaum *
9f7d6f3faSMarcel Apfelbaum * This work is licensed under the terms of the GNU GPL, version 2 or later.
10f7d6f3faSMarcel Apfelbaum * See the COPYING file in the top-level directory.
11f7d6f3faSMarcel Apfelbaum */
12f7d6f3faSMarcel Apfelbaum
13f7d6f3faSMarcel Apfelbaum #include "qemu/osdep.h"
14f7d6f3faSMarcel Apfelbaum #include "qapi/error.h"
150b8fa32fSMarkus Armbruster #include "qemu/module.h"
16f7d6f3faSMarcel Apfelbaum #include "hw/pci/msix.h"
17f7d6f3faSMarcel Apfelbaum #include "hw/pci/pcie_port.h"
18a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
19ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
20d6454270SMarkus Armbruster #include "migration/vmstate.h"
21db1015e9SEduardo Habkost #include "qom/object.h"
22f7d6f3faSMarcel Apfelbaum
23f7d6f3faSMarcel Apfelbaum #define TYPE_GEN_PCIE_ROOT_PORT "pcie-root-port"
248063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(GenPCIERootPort, GEN_PCIE_ROOT_PORT)
25f7d6f3faSMarcel Apfelbaum
26f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_AER_OFFSET 0x100
27e07fb4b5SKnut Omang #define GEN_PCIE_ROOT_PORT_ACS_OFFSET \
28e07fb4b5SKnut Omang (GEN_PCIE_ROOT_PORT_AER_OFFSET + PCI_ERR_SIZEOF)
29e07fb4b5SKnut Omang
30f7d6f3faSMarcel Apfelbaum #define GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR 1
31e2a6290aSMarcel Apfelbaum #define GEN_PCIE_ROOT_DEFAULT_IO_RANGE 4096
32f7d6f3faSMarcel Apfelbaum
33db1015e9SEduardo Habkost struct GenPCIERootPort {
34bc277a52SMarcel Apfelbaum /*< private >*/
35bc277a52SMarcel Apfelbaum PCIESlot parent_obj;
36bc277a52SMarcel Apfelbaum /*< public >*/
37bc277a52SMarcel Apfelbaum
38bc277a52SMarcel Apfelbaum bool migrate_msix;
39226263fbSAleksandr Bezzubikov
409e899399SJing Liu /* additional resources to reserve */
419e899399SJing Liu PCIResReserve res_reserve;
42db1015e9SEduardo Habkost };
43bc277a52SMarcel Apfelbaum
gen_rp_aer_vector(const PCIDevice * d)44f7d6f3faSMarcel Apfelbaum static uint8_t gen_rp_aer_vector(const PCIDevice *d)
45f7d6f3faSMarcel Apfelbaum {
46f7d6f3faSMarcel Apfelbaum return 0;
47f7d6f3faSMarcel Apfelbaum }
48f7d6f3faSMarcel Apfelbaum
gen_rp_interrupts_init(PCIDevice * d,Error ** errp)49f7d6f3faSMarcel Apfelbaum static int gen_rp_interrupts_init(PCIDevice *d, Error **errp)
50f7d6f3faSMarcel Apfelbaum {
51f7d6f3faSMarcel Apfelbaum int rc;
52f7d6f3faSMarcel Apfelbaum
53ee640c62SCao jin rc = msix_init_exclusive_bar(d, GEN_PCIE_ROOT_PORT_MSIX_NR_VECTOR, 0, errp);
54f7d6f3faSMarcel Apfelbaum
55f7d6f3faSMarcel Apfelbaum if (rc < 0) {
56f7d6f3faSMarcel Apfelbaum assert(rc == -ENOTSUP);
57f7d6f3faSMarcel Apfelbaum } else {
58f7d6f3faSMarcel Apfelbaum msix_vector_use(d, 0);
59f7d6f3faSMarcel Apfelbaum }
60f7d6f3faSMarcel Apfelbaum
61f7d6f3faSMarcel Apfelbaum return rc;
62f7d6f3faSMarcel Apfelbaum }
63f7d6f3faSMarcel Apfelbaum
gen_rp_interrupts_uninit(PCIDevice * d)64f7d6f3faSMarcel Apfelbaum static void gen_rp_interrupts_uninit(PCIDevice *d)
65f7d6f3faSMarcel Apfelbaum {
66f7d6f3faSMarcel Apfelbaum msix_uninit_exclusive_bar(d);
67f7d6f3faSMarcel Apfelbaum }
68f7d6f3faSMarcel Apfelbaum
gen_rp_test_migrate_msix(void * opaque,int version_id)69bc277a52SMarcel Apfelbaum static bool gen_rp_test_migrate_msix(void *opaque, int version_id)
70bc277a52SMarcel Apfelbaum {
71bc277a52SMarcel Apfelbaum GenPCIERootPort *rp = opaque;
72bc277a52SMarcel Apfelbaum
73bc277a52SMarcel Apfelbaum return rp->migrate_msix;
74bc277a52SMarcel Apfelbaum }
75bc277a52SMarcel Apfelbaum
gen_rp_realize(DeviceState * dev,Error ** errp)76226263fbSAleksandr Bezzubikov static void gen_rp_realize(DeviceState *dev, Error **errp)
77226263fbSAleksandr Bezzubikov {
78226263fbSAleksandr Bezzubikov PCIDevice *d = PCI_DEVICE(dev);
79e2a6290aSMarcel Apfelbaum PCIESlot *s = PCIE_SLOT(d);
80226263fbSAleksandr Bezzubikov GenPCIERootPort *grp = GEN_PCIE_ROOT_PORT(d);
81226263fbSAleksandr Bezzubikov PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(d);
82fced4d00SMarcel Apfelbaum Error *local_err = NULL;
83226263fbSAleksandr Bezzubikov
84fced4d00SMarcel Apfelbaum rpc->parent_realize(dev, &local_err);
85fced4d00SMarcel Apfelbaum if (local_err) {
86fced4d00SMarcel Apfelbaum error_propagate(errp, local_err);
87fced4d00SMarcel Apfelbaum return;
88fced4d00SMarcel Apfelbaum }
89226263fbSAleksandr Bezzubikov
901d77e157SIgor Mammedov /*
911d77e157SIgor Mammedov * reserving IO space led to worse issues in 6.1, when this hunk was
921d77e157SIgor Mammedov * introduced. (see commit: 211afe5c69b59). Keep this broken for 6.1
931d77e157SIgor Mammedov * machine type ABI compatibility only
941d77e157SIgor Mammedov */
951d77e157SIgor Mammedov if (s->hide_native_hotplug_cap && grp->res_reserve.io == -1 && s->hotplug) {
96e2a6290aSMarcel Apfelbaum grp->res_reserve.io = GEN_PCIE_ROOT_DEFAULT_IO_RANGE;
97e2a6290aSMarcel Apfelbaum }
989e899399SJing Liu int rc = pci_bridge_qemu_reserve_cap_init(d, 0,
999e899399SJing Liu grp->res_reserve, errp);
100226263fbSAleksandr Bezzubikov
101226263fbSAleksandr Bezzubikov if (rc < 0) {
102226263fbSAleksandr Bezzubikov rpc->parent_class.exit(d);
103226263fbSAleksandr Bezzubikov return;
104226263fbSAleksandr Bezzubikov }
1058e36c336SMarcel Apfelbaum
1069e899399SJing Liu if (!grp->res_reserve.io) {
1078e36c336SMarcel Apfelbaum pci_word_test_and_clear_mask(d->wmask + PCI_COMMAND,
1088e36c336SMarcel Apfelbaum PCI_COMMAND_IO);
1098e36c336SMarcel Apfelbaum d->wmask[PCI_IO_BASE] = 0;
1108e36c336SMarcel Apfelbaum d->wmask[PCI_IO_LIMIT] = 0;
1118e36c336SMarcel Apfelbaum }
112226263fbSAleksandr Bezzubikov }
113226263fbSAleksandr Bezzubikov
114f7d6f3faSMarcel Apfelbaum static const VMStateDescription vmstate_rp_dev = {
115f7d6f3faSMarcel Apfelbaum .name = "pcie-root-port",
1169d6b9db1SPeter Xu .priority = MIG_PRI_PCI_BUS,
117f7d6f3faSMarcel Apfelbaum .version_id = 1,
118f7d6f3faSMarcel Apfelbaum .minimum_version_id = 1,
119f7d6f3faSMarcel Apfelbaum .post_load = pcie_cap_slot_post_load,
120f026c578SRichard Henderson .fields = (const VMStateField[]) {
121f7d6f3faSMarcel Apfelbaum VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
122f7d6f3faSMarcel Apfelbaum VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
123f7d6f3faSMarcel Apfelbaum PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
124bc277a52SMarcel Apfelbaum VMSTATE_MSIX_TEST(parent_obj.parent_obj.parent_obj.parent_obj,
125bc277a52SMarcel Apfelbaum GenPCIERootPort,
126bc277a52SMarcel Apfelbaum gen_rp_test_migrate_msix),
127f7d6f3faSMarcel Apfelbaum VMSTATE_END_OF_LIST()
128f7d6f3faSMarcel Apfelbaum }
129f7d6f3faSMarcel Apfelbaum };
130f7d6f3faSMarcel Apfelbaum
131196fd15fSRichard Henderson static const Property gen_rp_props[] = {
1329e899399SJing Liu DEFINE_PROP_BOOL("x-migrate-msix", GenPCIERootPort,
1339e899399SJing Liu migrate_msix, true),
1349e899399SJing Liu DEFINE_PROP_UINT32("bus-reserve", GenPCIERootPort,
1359e899399SJing Liu res_reserve.bus, -1),
1369e899399SJing Liu DEFINE_PROP_SIZE("io-reserve", GenPCIERootPort,
1379e899399SJing Liu res_reserve.io, -1),
1389e899399SJing Liu DEFINE_PROP_SIZE("mem-reserve", GenPCIERootPort,
1399e899399SJing Liu res_reserve.mem_non_pref, -1),
1409e899399SJing Liu DEFINE_PROP_SIZE("pref32-reserve", GenPCIERootPort,
1419e899399SJing Liu res_reserve.mem_pref_32, -1),
1429e899399SJing Liu DEFINE_PROP_SIZE("pref64-reserve", GenPCIERootPort,
1439e899399SJing Liu res_reserve.mem_pref_64, -1),
144c2a490e3SAlex Williamson DEFINE_PROP_PCIE_LINK_SPEED("x-speed", PCIESlot,
145a09d2038SAlex Williamson speed, PCIE_LINK_SPEED_16),
146c2a490e3SAlex Williamson DEFINE_PROP_PCIE_LINK_WIDTH("x-width", PCIESlot,
147a09d2038SAlex Williamson width, PCIE_LINK_WIDTH_32),
148bc277a52SMarcel Apfelbaum };
149bc277a52SMarcel Apfelbaum
gen_rp_dev_class_init(ObjectClass * klass,const void * data)150*12d1a768SPhilippe Mathieu-Daudé static void gen_rp_dev_class_init(ObjectClass *klass, const void *data)
151f7d6f3faSMarcel Apfelbaum {
152f7d6f3faSMarcel Apfelbaum DeviceClass *dc = DEVICE_CLASS(klass);
153f7d6f3faSMarcel Apfelbaum PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
154f7d6f3faSMarcel Apfelbaum PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(klass);
155f7d6f3faSMarcel Apfelbaum
156f7d6f3faSMarcel Apfelbaum k->vendor_id = PCI_VENDOR_ID_REDHAT;
157f7d6f3faSMarcel Apfelbaum k->device_id = PCI_DEVICE_ID_REDHAT_PCIE_RP;
158f7d6f3faSMarcel Apfelbaum dc->desc = "PCI Express Root Port";
159f7d6f3faSMarcel Apfelbaum dc->vmsd = &vmstate_rp_dev;
1604f67d30bSMarc-André Lureau device_class_set_props(dc, gen_rp_props);
161226263fbSAleksandr Bezzubikov
162bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, gen_rp_realize, &rpc->parent_realize);
163226263fbSAleksandr Bezzubikov
164f7d6f3faSMarcel Apfelbaum rpc->aer_vector = gen_rp_aer_vector;
165f7d6f3faSMarcel Apfelbaum rpc->interrupts_init = gen_rp_interrupts_init;
166f7d6f3faSMarcel Apfelbaum rpc->interrupts_uninit = gen_rp_interrupts_uninit;
167f7d6f3faSMarcel Apfelbaum rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET;
168e07fb4b5SKnut Omang rpc->acs_offset = GEN_PCIE_ROOT_PORT_ACS_OFFSET;
169f7d6f3faSMarcel Apfelbaum }
170f7d6f3faSMarcel Apfelbaum
171f7d6f3faSMarcel Apfelbaum static const TypeInfo gen_rp_dev_info = {
172f7d6f3faSMarcel Apfelbaum .name = TYPE_GEN_PCIE_ROOT_PORT,
173f7d6f3faSMarcel Apfelbaum .parent = TYPE_PCIE_ROOT_PORT,
174bc277a52SMarcel Apfelbaum .instance_size = sizeof(GenPCIERootPort),
175f7d6f3faSMarcel Apfelbaum .class_init = gen_rp_dev_class_init,
176f7d6f3faSMarcel Apfelbaum };
177f7d6f3faSMarcel Apfelbaum
gen_rp_register_types(void)178f7d6f3faSMarcel Apfelbaum static void gen_rp_register_types(void)
179f7d6f3faSMarcel Apfelbaum {
180f7d6f3faSMarcel Apfelbaum type_register_static(&gen_rp_dev_info);
181f7d6f3faSMarcel Apfelbaum }
182f7d6f3faSMarcel Apfelbaum type_init(gen_rp_register_types)
183