xref: /qemu/hw/pci-bridge/cxl_root_port.c (revision f4c636b0c2f53531e16e018b6e096d26b5809dfd)
1d86d3019SBen Widawsky /*
2d86d3019SBen Widawsky  * CXL 2.0 Root Port Implementation
3d86d3019SBen Widawsky  *
4d86d3019SBen Widawsky  * Copyright(C) 2020 Intel Corporation.
5d86d3019SBen Widawsky  *
6d86d3019SBen Widawsky  * This library is free software; you can redistribute it and/or
7d86d3019SBen Widawsky  * modify it under the terms of the GNU Lesser General Public
8d86d3019SBen Widawsky  * License as published by the Free Software Foundation; either
9d86d3019SBen Widawsky  * version 2 of the License, or (at your option) any later version.
10d86d3019SBen Widawsky  *
11d86d3019SBen Widawsky  * This library is distributed in the hope that it will be useful,
12d86d3019SBen Widawsky  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13d86d3019SBen Widawsky  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14d86d3019SBen Widawsky  * Lesser General Public License for more details.
15d86d3019SBen Widawsky  *
16d86d3019SBen Widawsky  * You should have received a copy of the GNU Lesser General Public
17d86d3019SBen Widawsky  * License along with this library; if not, see <http://www.gnu.org/licenses/>
18d86d3019SBen Widawsky  */
19d86d3019SBen Widawsky 
20d86d3019SBen Widawsky #include "qemu/osdep.h"
21d86d3019SBen Widawsky #include "qemu/log.h"
22d86d3019SBen Widawsky #include "qemu/range.h"
23d86d3019SBen Widawsky #include "hw/pci/pci_bridge.h"
24d86d3019SBen Widawsky #include "hw/pci/pcie_port.h"
25d86d3019SBen Widawsky #include "hw/qdev-properties.h"
26d86d3019SBen Widawsky #include "hw/sysbus.h"
27d86d3019SBen Widawsky #include "qapi/error.h"
28d86d3019SBen Widawsky #include "hw/cxl/cxl.h"
29d86d3019SBen Widawsky 
30d86d3019SBen Widawsky #define CXL_ROOT_PORT_DID 0x7075
31d86d3019SBen Widawsky 
32d86d3019SBen Widawsky /* Copied from the gen root port which we derive */
33d86d3019SBen Widawsky #define GEN_PCIE_ROOT_PORT_AER_OFFSET 0x100
34d86d3019SBen Widawsky #define GEN_PCIE_ROOT_PORT_ACS_OFFSET \
35d86d3019SBen Widawsky     (GEN_PCIE_ROOT_PORT_AER_OFFSET + PCI_ERR_SIZEOF)
36d86d3019SBen Widawsky #define CXL_ROOT_PORT_DVSEC_OFFSET \
37d86d3019SBen Widawsky     (GEN_PCIE_ROOT_PORT_ACS_OFFSET + PCI_ACS_SIZEOF)
38d86d3019SBen Widawsky 
39d86d3019SBen Widawsky typedef struct CXLRootPort {
40d86d3019SBen Widawsky     /*< private >*/
41d86d3019SBen Widawsky     PCIESlot parent_obj;
42d86d3019SBen Widawsky 
43d86d3019SBen Widawsky     CXLComponentState cxl_cstate;
44d86d3019SBen Widawsky     PCIResReserve res_reserve;
45d86d3019SBen Widawsky } CXLRootPort;
46d86d3019SBen Widawsky 
47d86d3019SBen Widawsky #define TYPE_CXL_ROOT_PORT "cxl-rp"
48d86d3019SBen Widawsky DECLARE_INSTANCE_CHECKER(CXLRootPort, CXL_ROOT_PORT, TYPE_CXL_ROOT_PORT)
49d86d3019SBen Widawsky 
50d86d3019SBen Widawsky static void latch_registers(CXLRootPort *crp)
51d86d3019SBen Widawsky {
52d86d3019SBen Widawsky     uint32_t *reg_state = crp->cxl_cstate.crb.cache_mem_registers;
53d86d3019SBen Widawsky     uint32_t *write_msk = crp->cxl_cstate.crb.cache_mem_regs_write_mask;
54d86d3019SBen Widawsky 
55d86d3019SBen Widawsky     cxl_component_register_init_common(reg_state, write_msk, CXL2_ROOT_PORT);
56d86d3019SBen Widawsky }
57d86d3019SBen Widawsky 
58d86d3019SBen Widawsky static void build_dvsecs(CXLComponentState *cxl)
59d86d3019SBen Widawsky {
60d86d3019SBen Widawsky     uint8_t *dvsec;
61d86d3019SBen Widawsky 
62d86d3019SBen Widawsky     dvsec = (uint8_t *)&(CXLDVSECPortExtensions){ 0 };
63d86d3019SBen Widawsky     cxl_component_create_dvsec(cxl, CXL2_ROOT_PORT,
64d86d3019SBen Widawsky                                EXTENSIONS_PORT_DVSEC_LENGTH,
65d86d3019SBen Widawsky                                EXTENSIONS_PORT_DVSEC,
66d86d3019SBen Widawsky                                EXTENSIONS_PORT_DVSEC_REVID, dvsec);
67d86d3019SBen Widawsky 
68d86d3019SBen Widawsky     dvsec = (uint8_t *)&(CXLDVSECPortGPF){
69d86d3019SBen Widawsky         .rsvd        = 0,
70d86d3019SBen Widawsky         .phase1_ctrl = 1, /* 1μs timeout */
71d86d3019SBen Widawsky         .phase2_ctrl = 1, /* 1μs timeout */
72d86d3019SBen Widawsky     };
73d86d3019SBen Widawsky     cxl_component_create_dvsec(cxl, CXL2_ROOT_PORT,
74d86d3019SBen Widawsky                                GPF_PORT_DVSEC_LENGTH, GPF_PORT_DVSEC,
75d86d3019SBen Widawsky                                GPF_PORT_DVSEC_REVID, dvsec);
76d86d3019SBen Widawsky 
77d86d3019SBen Widawsky     dvsec = (uint8_t *)&(CXLDVSECPortFlexBus){
78d86d3019SBen Widawsky         .cap                     = 0x26, /* IO, Mem, non-MLD */
79d86d3019SBen Widawsky         .ctrl                    = 0x2,
80d86d3019SBen Widawsky         .status                  = 0x26, /* same */
81d86d3019SBen Widawsky         .rcvd_mod_ts_data_phase1 = 0xef,
82d86d3019SBen Widawsky     };
83d86d3019SBen Widawsky     cxl_component_create_dvsec(cxl, CXL2_ROOT_PORT,
84d86d3019SBen Widawsky                                PCIE_FLEXBUS_PORT_DVSEC_LENGTH_2_0,
85d86d3019SBen Widawsky                                PCIE_FLEXBUS_PORT_DVSEC,
86d86d3019SBen Widawsky                                PCIE_FLEXBUS_PORT_DVSEC_REVID_2_0, dvsec);
87d86d3019SBen Widawsky 
88d86d3019SBen Widawsky     dvsec = (uint8_t *)&(CXLDVSECRegisterLocator){
89d86d3019SBen Widawsky         .rsvd         = 0,
90d86d3019SBen Widawsky         .reg0_base_lo = RBI_COMPONENT_REG | CXL_COMPONENT_REG_BAR_IDX,
91d86d3019SBen Widawsky         .reg0_base_hi = 0,
92d86d3019SBen Widawsky     };
93d86d3019SBen Widawsky     cxl_component_create_dvsec(cxl, CXL2_ROOT_PORT,
94d86d3019SBen Widawsky                                REG_LOC_DVSEC_LENGTH, REG_LOC_DVSEC,
95d86d3019SBen Widawsky                                REG_LOC_DVSEC_REVID, dvsec);
96d86d3019SBen Widawsky }
97d86d3019SBen Widawsky 
98d86d3019SBen Widawsky static void cxl_rp_realize(DeviceState *dev, Error **errp)
99d86d3019SBen Widawsky {
100d86d3019SBen Widawsky     PCIDevice *pci_dev     = PCI_DEVICE(dev);
101d86d3019SBen Widawsky     PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(dev);
102d86d3019SBen Widawsky     CXLRootPort *crp       = CXL_ROOT_PORT(dev);
103d86d3019SBen Widawsky     CXLComponentState *cxl_cstate = &crp->cxl_cstate;
104d86d3019SBen Widawsky     ComponentRegisters *cregs = &cxl_cstate->crb;
105d86d3019SBen Widawsky     MemoryRegion *component_bar = &cregs->component_registers;
106d86d3019SBen Widawsky     Error *local_err = NULL;
107d86d3019SBen Widawsky 
108d86d3019SBen Widawsky     rpc->parent_realize(dev, &local_err);
109d86d3019SBen Widawsky     if (local_err) {
110d86d3019SBen Widawsky         error_propagate(errp, local_err);
111d86d3019SBen Widawsky         return;
112d86d3019SBen Widawsky     }
113d86d3019SBen Widawsky 
114d86d3019SBen Widawsky     int rc =
115d86d3019SBen Widawsky         pci_bridge_qemu_reserve_cap_init(pci_dev, 0, crp->res_reserve, errp);
116d86d3019SBen Widawsky     if (rc < 0) {
117d86d3019SBen Widawsky         rpc->parent_class.exit(pci_dev);
118d86d3019SBen Widawsky         return;
119d86d3019SBen Widawsky     }
120d86d3019SBen Widawsky 
121d86d3019SBen Widawsky     if (!crp->res_reserve.io || crp->res_reserve.io == -1) {
122d86d3019SBen Widawsky         pci_word_test_and_clear_mask(pci_dev->wmask + PCI_COMMAND,
123d86d3019SBen Widawsky                                      PCI_COMMAND_IO);
124d86d3019SBen Widawsky         pci_dev->wmask[PCI_IO_BASE]  = 0;
125d86d3019SBen Widawsky         pci_dev->wmask[PCI_IO_LIMIT] = 0;
126d86d3019SBen Widawsky     }
127d86d3019SBen Widawsky 
128d86d3019SBen Widawsky     cxl_cstate->dvsec_offset = CXL_ROOT_PORT_DVSEC_OFFSET;
129d86d3019SBen Widawsky     cxl_cstate->pdev = pci_dev;
130d86d3019SBen Widawsky     build_dvsecs(&crp->cxl_cstate);
131d86d3019SBen Widawsky 
132d86d3019SBen Widawsky     cxl_component_register_block_init(OBJECT(pci_dev), cxl_cstate,
133d86d3019SBen Widawsky                                       TYPE_CXL_ROOT_PORT);
134d86d3019SBen Widawsky 
135d86d3019SBen Widawsky     pci_register_bar(pci_dev, CXL_COMPONENT_REG_BAR_IDX,
136d86d3019SBen Widawsky                      PCI_BASE_ADDRESS_SPACE_MEMORY |
137d86d3019SBen Widawsky                          PCI_BASE_ADDRESS_MEM_TYPE_64,
138d86d3019SBen Widawsky                      component_bar);
139d86d3019SBen Widawsky }
140d86d3019SBen Widawsky 
141*f4c636b0SPeter Maydell static void cxl_rp_reset_hold(Object *obj)
142d86d3019SBen Widawsky {
143*f4c636b0SPeter Maydell     PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(obj);
144*f4c636b0SPeter Maydell     CXLRootPort *crp = CXL_ROOT_PORT(obj);
145d86d3019SBen Widawsky 
146*f4c636b0SPeter Maydell     if (rpc->parent_phases.hold) {
147*f4c636b0SPeter Maydell         rpc->parent_phases.hold(obj);
148*f4c636b0SPeter Maydell     }
149d86d3019SBen Widawsky 
150d86d3019SBen Widawsky     latch_registers(crp);
151d86d3019SBen Widawsky }
152d86d3019SBen Widawsky 
153d86d3019SBen Widawsky static Property gen_rp_props[] = {
154d86d3019SBen Widawsky     DEFINE_PROP_UINT32("bus-reserve", CXLRootPort, res_reserve.bus, -1),
155d86d3019SBen Widawsky     DEFINE_PROP_SIZE("io-reserve", CXLRootPort, res_reserve.io, -1),
156d86d3019SBen Widawsky     DEFINE_PROP_SIZE("mem-reserve", CXLRootPort, res_reserve.mem_non_pref, -1),
157d86d3019SBen Widawsky     DEFINE_PROP_SIZE("pref32-reserve", CXLRootPort, res_reserve.mem_pref_32,
158d86d3019SBen Widawsky                      -1),
159d86d3019SBen Widawsky     DEFINE_PROP_SIZE("pref64-reserve", CXLRootPort, res_reserve.mem_pref_64,
160d86d3019SBen Widawsky                      -1),
161d86d3019SBen Widawsky     DEFINE_PROP_END_OF_LIST()
162d86d3019SBen Widawsky };
163d86d3019SBen Widawsky 
164d86d3019SBen Widawsky static void cxl_rp_dvsec_write_config(PCIDevice *dev, uint32_t addr,
165d86d3019SBen Widawsky                                       uint32_t val, int len)
166d86d3019SBen Widawsky {
167d86d3019SBen Widawsky     CXLRootPort *crp = CXL_ROOT_PORT(dev);
168d86d3019SBen Widawsky 
169d86d3019SBen Widawsky     if (range_contains(&crp->cxl_cstate.dvsecs[EXTENSIONS_PORT_DVSEC], addr)) {
170d86d3019SBen Widawsky         uint8_t *reg = &dev->config[addr];
171d86d3019SBen Widawsky         addr -= crp->cxl_cstate.dvsecs[EXTENSIONS_PORT_DVSEC].lob;
172d86d3019SBen Widawsky         if (addr == PORT_CONTROL_OFFSET) {
173d86d3019SBen Widawsky             if (pci_get_word(reg) & PORT_CONTROL_UNMASK_SBR) {
174d86d3019SBen Widawsky                 /* unmask SBR */
175d86d3019SBen Widawsky                 qemu_log_mask(LOG_UNIMP, "SBR mask control is not supported\n");
176d86d3019SBen Widawsky             }
177d86d3019SBen Widawsky             if (pci_get_word(reg) & PORT_CONTROL_ALT_MEMID_EN) {
178d86d3019SBen Widawsky                 /* Alt Memory & ID Space Enable */
179d86d3019SBen Widawsky                 qemu_log_mask(LOG_UNIMP,
180d86d3019SBen Widawsky                               "Alt Memory & ID space is not supported\n");
181d86d3019SBen Widawsky             }
182d86d3019SBen Widawsky         }
183d86d3019SBen Widawsky     }
184d86d3019SBen Widawsky }
185d86d3019SBen Widawsky 
186d86d3019SBen Widawsky static void cxl_rp_write_config(PCIDevice *d, uint32_t address, uint32_t val,
187d86d3019SBen Widawsky                                 int len)
188d86d3019SBen Widawsky {
189d86d3019SBen Widawsky     uint16_t slt_ctl, slt_sta;
190d86d3019SBen Widawsky 
191d86d3019SBen Widawsky     pcie_cap_slot_get(d, &slt_ctl, &slt_sta);
192d86d3019SBen Widawsky     pci_bridge_write_config(d, address, val, len);
193d86d3019SBen Widawsky     pcie_cap_flr_write_config(d, address, val, len);
194d86d3019SBen Widawsky     pcie_cap_slot_write_config(d, slt_ctl, slt_sta, address, val, len);
195d86d3019SBen Widawsky     pcie_aer_write_config(d, address, val, len);
196d86d3019SBen Widawsky 
197d86d3019SBen Widawsky     cxl_rp_dvsec_write_config(d, address, val, len);
198d86d3019SBen Widawsky }
199d86d3019SBen Widawsky 
200d86d3019SBen Widawsky static void cxl_root_port_class_init(ObjectClass *oc, void *data)
201d86d3019SBen Widawsky {
202d86d3019SBen Widawsky     DeviceClass *dc        = DEVICE_CLASS(oc);
203d86d3019SBen Widawsky     PCIDeviceClass *k      = PCI_DEVICE_CLASS(oc);
204*f4c636b0SPeter Maydell     ResettableClass *rc    = RESETTABLE_CLASS(oc);
205d86d3019SBen Widawsky     PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(oc);
206d86d3019SBen Widawsky 
207d86d3019SBen Widawsky     k->vendor_id = PCI_VENDOR_ID_INTEL;
208d86d3019SBen Widawsky     k->device_id = CXL_ROOT_PORT_DID;
209d86d3019SBen Widawsky     dc->desc     = "CXL Root Port";
210d86d3019SBen Widawsky     k->revision  = 0;
211d86d3019SBen Widawsky     device_class_set_props(dc, gen_rp_props);
212d86d3019SBen Widawsky     k->config_write = cxl_rp_write_config;
213d86d3019SBen Widawsky 
214d86d3019SBen Widawsky     device_class_set_parent_realize(dc, cxl_rp_realize, &rpc->parent_realize);
215*f4c636b0SPeter Maydell     resettable_class_set_parent_phases(rc, NULL, cxl_rp_reset_hold, NULL,
216*f4c636b0SPeter Maydell                                        &rpc->parent_phases);
217d86d3019SBen Widawsky 
218d86d3019SBen Widawsky     rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET;
219d86d3019SBen Widawsky     rpc->acs_offset = GEN_PCIE_ROOT_PORT_ACS_OFFSET;
220d86d3019SBen Widawsky 
221d86d3019SBen Widawsky     dc->hotpluggable = false;
222d86d3019SBen Widawsky }
223d86d3019SBen Widawsky 
224d86d3019SBen Widawsky static const TypeInfo cxl_root_port_info = {
225d86d3019SBen Widawsky     .name = TYPE_CXL_ROOT_PORT,
226d86d3019SBen Widawsky     .parent = TYPE_PCIE_ROOT_PORT,
227d86d3019SBen Widawsky     .instance_size = sizeof(CXLRootPort),
228d86d3019SBen Widawsky     .class_init = cxl_root_port_class_init,
229d86d3019SBen Widawsky     .interfaces = (InterfaceInfo[]) {
230d86d3019SBen Widawsky         { INTERFACE_CXL_DEVICE },
231d86d3019SBen Widawsky         { }
232d86d3019SBen Widawsky     },
233d86d3019SBen Widawsky };
234d86d3019SBen Widawsky 
235d86d3019SBen Widawsky static void cxl_register(void)
236d86d3019SBen Widawsky {
237d86d3019SBen Widawsky     type_register_static(&cxl_root_port_info);
238d86d3019SBen Widawsky }
239d86d3019SBen Widawsky 
240d86d3019SBen Widawsky type_init(cxl_register);
241