1d86d3019SBen Widawsky /* 2d86d3019SBen Widawsky * CXL 2.0 Root Port Implementation 3d86d3019SBen Widawsky * 4d86d3019SBen Widawsky * Copyright(C) 2020 Intel Corporation. 5d86d3019SBen Widawsky * 6d86d3019SBen Widawsky * This library is free software; you can redistribute it and/or 7d86d3019SBen Widawsky * modify it under the terms of the GNU Lesser General Public 8d86d3019SBen Widawsky * License as published by the Free Software Foundation; either 9d86d3019SBen Widawsky * version 2 of the License, or (at your option) any later version. 10d86d3019SBen Widawsky * 11d86d3019SBen Widawsky * This library is distributed in the hope that it will be useful, 12d86d3019SBen Widawsky * but WITHOUT ANY WARRANTY; without even the implied warranty of 13d86d3019SBen Widawsky * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14d86d3019SBen Widawsky * Lesser General Public License for more details. 15d86d3019SBen Widawsky * 16d86d3019SBen Widawsky * You should have received a copy of the GNU Lesser General Public 17d86d3019SBen Widawsky * License along with this library; if not, see <http://www.gnu.org/licenses/> 18d86d3019SBen Widawsky */ 19d86d3019SBen Widawsky 20d86d3019SBen Widawsky #include "qemu/osdep.h" 21d86d3019SBen Widawsky #include "qemu/log.h" 22d86d3019SBen Widawsky #include "qemu/range.h" 23d86d3019SBen Widawsky #include "hw/pci/pci_bridge.h" 24d86d3019SBen Widawsky #include "hw/pci/pcie_port.h" 257e33517fSJonathan Cameron #include "hw/pci/msi.h" 26d86d3019SBen Widawsky #include "hw/qdev-properties.h" 271478b560SJonathan Cameron #include "hw/qdev-properties-system.h" 28d86d3019SBen Widawsky #include "hw/sysbus.h" 29d86d3019SBen Widawsky #include "qapi/error.h" 30d86d3019SBen Widawsky #include "hw/cxl/cxl.h" 31d86d3019SBen Widawsky 32d86d3019SBen Widawsky #define CXL_ROOT_PORT_DID 0x7075 33d86d3019SBen Widawsky 347e33517fSJonathan Cameron #define CXL_RP_MSI_OFFSET 0x60 357e33517fSJonathan Cameron #define CXL_RP_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_MASKBIT 367e33517fSJonathan Cameron #define CXL_RP_MSI_NR_VECTOR 2 377e33517fSJonathan Cameron 38d86d3019SBen Widawsky /* Copied from the gen root port which we derive */ 39d86d3019SBen Widawsky #define GEN_PCIE_ROOT_PORT_AER_OFFSET 0x100 40d86d3019SBen Widawsky #define GEN_PCIE_ROOT_PORT_ACS_OFFSET \ 41d86d3019SBen Widawsky (GEN_PCIE_ROOT_PORT_AER_OFFSET + PCI_ERR_SIZEOF) 42d86d3019SBen Widawsky #define CXL_ROOT_PORT_DVSEC_OFFSET \ 43d86d3019SBen Widawsky (GEN_PCIE_ROOT_PORT_ACS_OFFSET + PCI_ACS_SIZEOF) 44d86d3019SBen Widawsky 45d86d3019SBen Widawsky typedef struct CXLRootPort { 46d86d3019SBen Widawsky /*< private >*/ 47d86d3019SBen Widawsky PCIESlot parent_obj; 48d86d3019SBen Widawsky 49d86d3019SBen Widawsky CXLComponentState cxl_cstate; 50d86d3019SBen Widawsky PCIResReserve res_reserve; 51d86d3019SBen Widawsky } CXLRootPort; 52d86d3019SBen Widawsky 53d86d3019SBen Widawsky #define TYPE_CXL_ROOT_PORT "cxl-rp" 54d86d3019SBen Widawsky DECLARE_INSTANCE_CHECKER(CXLRootPort, CXL_ROOT_PORT, TYPE_CXL_ROOT_PORT) 55d86d3019SBen Widawsky 567e33517fSJonathan Cameron /* 577e33517fSJonathan Cameron * If two MSI vector are allocated, Advanced Error Interrupt Message Number 587e33517fSJonathan Cameron * is 1. otherwise 0. 597e33517fSJonathan Cameron * 17.12.5.10 RPERRSTS, 32:27 bit Advanced Error Interrupt Message Number. 607e33517fSJonathan Cameron */ 617e33517fSJonathan Cameron static uint8_t cxl_rp_aer_vector(const PCIDevice *d) 627e33517fSJonathan Cameron { 637e33517fSJonathan Cameron switch (msi_nr_vectors_allocated(d)) { 647e33517fSJonathan Cameron case 1: 657e33517fSJonathan Cameron return 0; 667e33517fSJonathan Cameron case 2: 677e33517fSJonathan Cameron return 1; 687e33517fSJonathan Cameron case 4: 697e33517fSJonathan Cameron case 8: 707e33517fSJonathan Cameron case 16: 717e33517fSJonathan Cameron case 32: 727e33517fSJonathan Cameron default: 737e33517fSJonathan Cameron break; 747e33517fSJonathan Cameron } 757e33517fSJonathan Cameron abort(); 767e33517fSJonathan Cameron return 0; 777e33517fSJonathan Cameron } 787e33517fSJonathan Cameron 797e33517fSJonathan Cameron static int cxl_rp_interrupts_init(PCIDevice *d, Error **errp) 807e33517fSJonathan Cameron { 817e33517fSJonathan Cameron int rc; 827e33517fSJonathan Cameron 837e33517fSJonathan Cameron rc = msi_init(d, CXL_RP_MSI_OFFSET, CXL_RP_MSI_NR_VECTOR, 847e33517fSJonathan Cameron CXL_RP_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT, 857e33517fSJonathan Cameron CXL_RP_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT, 867e33517fSJonathan Cameron errp); 877e33517fSJonathan Cameron if (rc < 0) { 887e33517fSJonathan Cameron assert(rc == -ENOTSUP); 897e33517fSJonathan Cameron } 907e33517fSJonathan Cameron 917e33517fSJonathan Cameron return rc; 927e33517fSJonathan Cameron } 937e33517fSJonathan Cameron 947e33517fSJonathan Cameron static void cxl_rp_interrupts_uninit(PCIDevice *d) 957e33517fSJonathan Cameron { 967e33517fSJonathan Cameron msi_uninit(d); 977e33517fSJonathan Cameron } 987e33517fSJonathan Cameron 99d86d3019SBen Widawsky static void latch_registers(CXLRootPort *crp) 100d86d3019SBen Widawsky { 101d86d3019SBen Widawsky uint32_t *reg_state = crp->cxl_cstate.crb.cache_mem_registers; 102d86d3019SBen Widawsky uint32_t *write_msk = crp->cxl_cstate.crb.cache_mem_regs_write_mask; 103d86d3019SBen Widawsky 104d86d3019SBen Widawsky cxl_component_register_init_common(reg_state, write_msk, CXL2_ROOT_PORT); 105d86d3019SBen Widawsky } 106d86d3019SBen Widawsky 107d86d3019SBen Widawsky static void build_dvsecs(CXLComponentState *cxl) 108d86d3019SBen Widawsky { 109d86d3019SBen Widawsky uint8_t *dvsec; 110d86d3019SBen Widawsky 111b34ae3c9SJonathan Cameron dvsec = (uint8_t *)&(CXLDVSECPortExt){ 0 }; 112d86d3019SBen Widawsky cxl_component_create_dvsec(cxl, CXL2_ROOT_PORT, 113d86d3019SBen Widawsky EXTENSIONS_PORT_DVSEC_LENGTH, 114d86d3019SBen Widawsky EXTENSIONS_PORT_DVSEC, 115d86d3019SBen Widawsky EXTENSIONS_PORT_DVSEC_REVID, dvsec); 116d86d3019SBen Widawsky 117d86d3019SBen Widawsky dvsec = (uint8_t *)&(CXLDVSECPortGPF){ 118d86d3019SBen Widawsky .rsvd = 0, 119d86d3019SBen Widawsky .phase1_ctrl = 1, /* 1μs timeout */ 120d86d3019SBen Widawsky .phase2_ctrl = 1, /* 1μs timeout */ 121d86d3019SBen Widawsky }; 122d86d3019SBen Widawsky cxl_component_create_dvsec(cxl, CXL2_ROOT_PORT, 123d86d3019SBen Widawsky GPF_PORT_DVSEC_LENGTH, GPF_PORT_DVSEC, 124d86d3019SBen Widawsky GPF_PORT_DVSEC_REVID, dvsec); 125d86d3019SBen Widawsky 126d86d3019SBen Widawsky dvsec = (uint8_t *)&(CXLDVSECPortFlexBus){ 127d86d3019SBen Widawsky .cap = 0x26, /* IO, Mem, non-MLD */ 128d86d3019SBen Widawsky .ctrl = 0x2, 129d86d3019SBen Widawsky .status = 0x26, /* same */ 130d86d3019SBen Widawsky .rcvd_mod_ts_data_phase1 = 0xef, 131d86d3019SBen Widawsky }; 132d86d3019SBen Widawsky cxl_component_create_dvsec(cxl, CXL2_ROOT_PORT, 1338700ee15SJonathan Cameron PCIE_CXL3_FLEXBUS_PORT_DVSEC_LENGTH, 134d86d3019SBen Widawsky PCIE_FLEXBUS_PORT_DVSEC, 1358700ee15SJonathan Cameron PCIE_CXL3_FLEXBUS_PORT_DVSEC_REVID, dvsec); 136d86d3019SBen Widawsky 137d86d3019SBen Widawsky dvsec = (uint8_t *)&(CXLDVSECRegisterLocator){ 138d86d3019SBen Widawsky .rsvd = 0, 139d86d3019SBen Widawsky .reg0_base_lo = RBI_COMPONENT_REG | CXL_COMPONENT_REG_BAR_IDX, 140d86d3019SBen Widawsky .reg0_base_hi = 0, 141d86d3019SBen Widawsky }; 142d86d3019SBen Widawsky cxl_component_create_dvsec(cxl, CXL2_ROOT_PORT, 143d86d3019SBen Widawsky REG_LOC_DVSEC_LENGTH, REG_LOC_DVSEC, 144d86d3019SBen Widawsky REG_LOC_DVSEC_REVID, dvsec); 145d86d3019SBen Widawsky } 146d86d3019SBen Widawsky 147d86d3019SBen Widawsky static void cxl_rp_realize(DeviceState *dev, Error **errp) 148d86d3019SBen Widawsky { 149d86d3019SBen Widawsky PCIDevice *pci_dev = PCI_DEVICE(dev); 150d86d3019SBen Widawsky PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(dev); 151d86d3019SBen Widawsky CXLRootPort *crp = CXL_ROOT_PORT(dev); 152d86d3019SBen Widawsky CXLComponentState *cxl_cstate = &crp->cxl_cstate; 153d86d3019SBen Widawsky ComponentRegisters *cregs = &cxl_cstate->crb; 154d86d3019SBen Widawsky MemoryRegion *component_bar = &cregs->component_registers; 155d86d3019SBen Widawsky Error *local_err = NULL; 156d86d3019SBen Widawsky 157d86d3019SBen Widawsky rpc->parent_realize(dev, &local_err); 158d86d3019SBen Widawsky if (local_err) { 159d86d3019SBen Widawsky error_propagate(errp, local_err); 160d86d3019SBen Widawsky return; 161d86d3019SBen Widawsky } 162d86d3019SBen Widawsky 163d86d3019SBen Widawsky int rc = 164d86d3019SBen Widawsky pci_bridge_qemu_reserve_cap_init(pci_dev, 0, crp->res_reserve, errp); 165d86d3019SBen Widawsky if (rc < 0) { 166d86d3019SBen Widawsky rpc->parent_class.exit(pci_dev); 167d86d3019SBen Widawsky return; 168d86d3019SBen Widawsky } 169d86d3019SBen Widawsky 170d86d3019SBen Widawsky if (!crp->res_reserve.io || crp->res_reserve.io == -1) { 171d86d3019SBen Widawsky pci_word_test_and_clear_mask(pci_dev->wmask + PCI_COMMAND, 172d86d3019SBen Widawsky PCI_COMMAND_IO); 173d86d3019SBen Widawsky pci_dev->wmask[PCI_IO_BASE] = 0; 174d86d3019SBen Widawsky pci_dev->wmask[PCI_IO_LIMIT] = 0; 175d86d3019SBen Widawsky } 176d86d3019SBen Widawsky 177d86d3019SBen Widawsky cxl_cstate->dvsec_offset = CXL_ROOT_PORT_DVSEC_OFFSET; 178d86d3019SBen Widawsky cxl_cstate->pdev = pci_dev; 179ee1004bbSPhilippe Mathieu-Daudé build_dvsecs(cxl_cstate); 180d86d3019SBen Widawsky 181d86d3019SBen Widawsky cxl_component_register_block_init(OBJECT(pci_dev), cxl_cstate, 182d86d3019SBen Widawsky TYPE_CXL_ROOT_PORT); 183d86d3019SBen Widawsky 184d86d3019SBen Widawsky pci_register_bar(pci_dev, CXL_COMPONENT_REG_BAR_IDX, 185d86d3019SBen Widawsky PCI_BASE_ADDRESS_SPACE_MEMORY | 186d86d3019SBen Widawsky PCI_BASE_ADDRESS_MEM_TYPE_64, 187d86d3019SBen Widawsky component_bar); 188d86d3019SBen Widawsky } 189d86d3019SBen Widawsky 190ad80e367SPeter Maydell static void cxl_rp_reset_hold(Object *obj, ResetType type) 191d86d3019SBen Widawsky { 192f4c636b0SPeter Maydell PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(obj); 193f4c636b0SPeter Maydell CXLRootPort *crp = CXL_ROOT_PORT(obj); 194d86d3019SBen Widawsky 195f4c636b0SPeter Maydell if (rpc->parent_phases.hold) { 196ad80e367SPeter Maydell rpc->parent_phases.hold(obj, type); 197f4c636b0SPeter Maydell } 198d86d3019SBen Widawsky 199d86d3019SBen Widawsky latch_registers(crp); 200d86d3019SBen Widawsky } 201d86d3019SBen Widawsky 202196fd15fSRichard Henderson static const Property gen_rp_props[] = { 203d86d3019SBen Widawsky DEFINE_PROP_UINT32("bus-reserve", CXLRootPort, res_reserve.bus, -1), 204d86d3019SBen Widawsky DEFINE_PROP_SIZE("io-reserve", CXLRootPort, res_reserve.io, -1), 205d86d3019SBen Widawsky DEFINE_PROP_SIZE("mem-reserve", CXLRootPort, res_reserve.mem_non_pref, -1), 206d86d3019SBen Widawsky DEFINE_PROP_SIZE("pref32-reserve", CXLRootPort, res_reserve.mem_pref_32, 207d86d3019SBen Widawsky -1), 208d86d3019SBen Widawsky DEFINE_PROP_SIZE("pref64-reserve", CXLRootPort, res_reserve.mem_pref_64, 209d86d3019SBen Widawsky -1), 2101478b560SJonathan Cameron DEFINE_PROP_PCIE_LINK_SPEED("x-speed", PCIESlot, 2111478b560SJonathan Cameron speed, PCIE_LINK_SPEED_64), 2121478b560SJonathan Cameron DEFINE_PROP_PCIE_LINK_WIDTH("x-width", PCIESlot, 2131478b560SJonathan Cameron width, PCIE_LINK_WIDTH_32), 214d86d3019SBen Widawsky }; 215d86d3019SBen Widawsky 216d86d3019SBen Widawsky static void cxl_rp_dvsec_write_config(PCIDevice *dev, uint32_t addr, 217d86d3019SBen Widawsky uint32_t val, int len) 218d86d3019SBen Widawsky { 219d86d3019SBen Widawsky CXLRootPort *crp = CXL_ROOT_PORT(dev); 220d86d3019SBen Widawsky 221d86d3019SBen Widawsky if (range_contains(&crp->cxl_cstate.dvsecs[EXTENSIONS_PORT_DVSEC], addr)) { 222d86d3019SBen Widawsky uint8_t *reg = &dev->config[addr]; 223d86d3019SBen Widawsky addr -= crp->cxl_cstate.dvsecs[EXTENSIONS_PORT_DVSEC].lob; 224d86d3019SBen Widawsky if (addr == PORT_CONTROL_OFFSET) { 225d86d3019SBen Widawsky if (pci_get_word(reg) & PORT_CONTROL_UNMASK_SBR) { 226d86d3019SBen Widawsky /* unmask SBR */ 227d86d3019SBen Widawsky qemu_log_mask(LOG_UNIMP, "SBR mask control is not supported\n"); 228d86d3019SBen Widawsky } 229d86d3019SBen Widawsky if (pci_get_word(reg) & PORT_CONTROL_ALT_MEMID_EN) { 230d86d3019SBen Widawsky /* Alt Memory & ID Space Enable */ 231d86d3019SBen Widawsky qemu_log_mask(LOG_UNIMP, 232d86d3019SBen Widawsky "Alt Memory & ID space is not supported\n"); 233d86d3019SBen Widawsky } 234d86d3019SBen Widawsky } 235d86d3019SBen Widawsky } 236d86d3019SBen Widawsky } 237d86d3019SBen Widawsky 2387e33517fSJonathan Cameron static void cxl_rp_aer_vector_update(PCIDevice *d) 2397e33517fSJonathan Cameron { 2407e33517fSJonathan Cameron PCIERootPortClass *rpc = PCIE_ROOT_PORT_GET_CLASS(d); 2417e33517fSJonathan Cameron 2427e33517fSJonathan Cameron if (rpc->aer_vector) { 2437e33517fSJonathan Cameron pcie_aer_root_set_vector(d, rpc->aer_vector(d)); 2447e33517fSJonathan Cameron } 2457e33517fSJonathan Cameron } 2467e33517fSJonathan Cameron 247d86d3019SBen Widawsky static void cxl_rp_write_config(PCIDevice *d, uint32_t address, uint32_t val, 248d86d3019SBen Widawsky int len) 249d86d3019SBen Widawsky { 250d86d3019SBen Widawsky uint16_t slt_ctl, slt_sta; 25147f0e7abSJonathan Cameron uint32_t root_cmd = 25247f0e7abSJonathan Cameron pci_get_long(d->config + d->exp.aer_cap + PCI_ERR_ROOT_COMMAND); 253d86d3019SBen Widawsky 254d86d3019SBen Widawsky pcie_cap_slot_get(d, &slt_ctl, &slt_sta); 255d86d3019SBen Widawsky pci_bridge_write_config(d, address, val, len); 2567e33517fSJonathan Cameron cxl_rp_aer_vector_update(d); 257d86d3019SBen Widawsky pcie_cap_flr_write_config(d, address, val, len); 258d86d3019SBen Widawsky pcie_cap_slot_write_config(d, slt_ctl, slt_sta, address, val, len); 259d86d3019SBen Widawsky pcie_aer_write_config(d, address, val, len); 26047f0e7abSJonathan Cameron pcie_aer_root_write_config(d, address, val, len, root_cmd); 261d86d3019SBen Widawsky 262d86d3019SBen Widawsky cxl_rp_dvsec_write_config(d, address, val, len); 263d86d3019SBen Widawsky } 264d86d3019SBen Widawsky 26512d1a768SPhilippe Mathieu-Daudé static void cxl_root_port_class_init(ObjectClass *oc, const void *data) 266d86d3019SBen Widawsky { 267d86d3019SBen Widawsky DeviceClass *dc = DEVICE_CLASS(oc); 268d86d3019SBen Widawsky PCIDeviceClass *k = PCI_DEVICE_CLASS(oc); 269f4c636b0SPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(oc); 270d86d3019SBen Widawsky PCIERootPortClass *rpc = PCIE_ROOT_PORT_CLASS(oc); 271d86d3019SBen Widawsky 272d86d3019SBen Widawsky k->vendor_id = PCI_VENDOR_ID_INTEL; 273d86d3019SBen Widawsky k->device_id = CXL_ROOT_PORT_DID; 274d86d3019SBen Widawsky dc->desc = "CXL Root Port"; 275d86d3019SBen Widawsky k->revision = 0; 276d86d3019SBen Widawsky device_class_set_props(dc, gen_rp_props); 277d86d3019SBen Widawsky k->config_write = cxl_rp_write_config; 278d86d3019SBen Widawsky 279d86d3019SBen Widawsky device_class_set_parent_realize(dc, cxl_rp_realize, &rpc->parent_realize); 280f4c636b0SPeter Maydell resettable_class_set_parent_phases(rc, NULL, cxl_rp_reset_hold, NULL, 281f4c636b0SPeter Maydell &rpc->parent_phases); 282d86d3019SBen Widawsky 283d86d3019SBen Widawsky rpc->aer_offset = GEN_PCIE_ROOT_PORT_AER_OFFSET; 284d86d3019SBen Widawsky rpc->acs_offset = GEN_PCIE_ROOT_PORT_ACS_OFFSET; 2857e33517fSJonathan Cameron rpc->aer_vector = cxl_rp_aer_vector; 2867e33517fSJonathan Cameron rpc->interrupts_init = cxl_rp_interrupts_init; 2877e33517fSJonathan Cameron rpc->interrupts_uninit = cxl_rp_interrupts_uninit; 288d86d3019SBen Widawsky 289d86d3019SBen Widawsky dc->hotpluggable = false; 290d86d3019SBen Widawsky } 291d86d3019SBen Widawsky 292d86d3019SBen Widawsky static const TypeInfo cxl_root_port_info = { 293d86d3019SBen Widawsky .name = TYPE_CXL_ROOT_PORT, 294d86d3019SBen Widawsky .parent = TYPE_PCIE_ROOT_PORT, 295d86d3019SBen Widawsky .instance_size = sizeof(CXLRootPort), 296d86d3019SBen Widawsky .class_init = cxl_root_port_class_init, 297*2cd09e47SPhilippe Mathieu-Daudé .interfaces = (const InterfaceInfo[]) { 298d86d3019SBen Widawsky { INTERFACE_CXL_DEVICE }, 299d86d3019SBen Widawsky { } 300d86d3019SBen Widawsky }, 301d86d3019SBen Widawsky }; 302d86d3019SBen Widawsky 303d86d3019SBen Widawsky static void cxl_register(void) 304d86d3019SBen Widawsky { 305d86d3019SBen Widawsky type_register_static(&cxl_root_port_info); 306d86d3019SBen Widawsky } 307d86d3019SBen Widawsky 308d86d3019SBen Widawsky type_init(cxl_register); 309