193f1e401SEdgar E. Iglesias /* 293f1e401SEdgar E. Iglesias * QEMU model of Xilinx AXI-Ethernet. 393f1e401SEdgar E. Iglesias * 493f1e401SEdgar E. Iglesias * Copyright (c) 2011 Edgar E. Iglesias. 593f1e401SEdgar E. Iglesias * 693f1e401SEdgar E. Iglesias * Permission is hereby granted, free of charge, to any person obtaining a copy 793f1e401SEdgar E. Iglesias * of this software and associated documentation files (the "Software"), to deal 893f1e401SEdgar E. Iglesias * in the Software without restriction, including without limitation the rights 993f1e401SEdgar E. Iglesias * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1093f1e401SEdgar E. Iglesias * copies of the Software, and to permit persons to whom the Software is 1193f1e401SEdgar E. Iglesias * furnished to do so, subject to the following conditions: 1293f1e401SEdgar E. Iglesias * 1393f1e401SEdgar E. Iglesias * The above copyright notice and this permission notice shall be included in 1493f1e401SEdgar E. Iglesias * all copies or substantial portions of the Software. 1593f1e401SEdgar E. Iglesias * 1693f1e401SEdgar E. Iglesias * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1793f1e401SEdgar E. Iglesias * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1893f1e401SEdgar E. Iglesias * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1993f1e401SEdgar E. Iglesias * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2093f1e401SEdgar E. Iglesias * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2193f1e401SEdgar E. Iglesias * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2293f1e401SEdgar E. Iglesias * THE SOFTWARE. 2393f1e401SEdgar E. Iglesias */ 2493f1e401SEdgar E. Iglesias 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 261de7afc9SPaolo Bonzini #include "qemu/log.h" 271422e32dSPaolo Bonzini #include "net/net.h" 2893f1e401SEdgar E. Iglesias #include "net/checksum.h" 29b4a42f81SPaolo Bonzini #include "qapi/qmp/qerror.h" 3093f1e401SEdgar E. Iglesias 3183c9f4caSPaolo Bonzini #include "hw/stream.h" 3293f1e401SEdgar E. Iglesias 3393f1e401SEdgar E. Iglesias #define DPHY(x) 3493f1e401SEdgar E. Iglesias 35f0e7a81cSPeter Crosthwaite #define TYPE_XILINX_AXI_ENET "xlnx.axi-ethernet" 3655b3e0c2SPeter Crosthwaite #define TYPE_XILINX_AXI_ENET_DATA_STREAM "xilinx-axienet-data-stream" 3742bb9c91SPeter Crosthwaite #define TYPE_XILINX_AXI_ENET_CONTROL_STREAM "xilinx-axienet-control-stream" 38f0e7a81cSPeter Crosthwaite 39f0e7a81cSPeter Crosthwaite #define XILINX_AXI_ENET(obj) \ 40f0e7a81cSPeter Crosthwaite OBJECT_CHECK(XilinxAXIEnet, (obj), TYPE_XILINX_AXI_ENET) 41f0e7a81cSPeter Crosthwaite 4255b3e0c2SPeter Crosthwaite #define XILINX_AXI_ENET_DATA_STREAM(obj) \ 4355b3e0c2SPeter Crosthwaite OBJECT_CHECK(XilinxAXIEnetStreamSlave, (obj),\ 4455b3e0c2SPeter Crosthwaite TYPE_XILINX_AXI_ENET_DATA_STREAM) 4555b3e0c2SPeter Crosthwaite 4642bb9c91SPeter Crosthwaite #define XILINX_AXI_ENET_CONTROL_STREAM(obj) \ 4742bb9c91SPeter Crosthwaite OBJECT_CHECK(XilinxAXIEnetStreamSlave, (obj),\ 4842bb9c91SPeter Crosthwaite TYPE_XILINX_AXI_ENET_CONTROL_STREAM) 4942bb9c91SPeter Crosthwaite 5093f1e401SEdgar E. Iglesias /* Advertisement control register. */ 5193f1e401SEdgar E. Iglesias #define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */ 5293f1e401SEdgar E. Iglesias #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */ 5393f1e401SEdgar E. Iglesias #define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */ 5493f1e401SEdgar E. Iglesias #define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */ 5593f1e401SEdgar E. Iglesias 5642bb9c91SPeter Crosthwaite #define CONTROL_PAYLOAD_WORDS 5 5742bb9c91SPeter Crosthwaite #define CONTROL_PAYLOAD_SIZE (CONTROL_PAYLOAD_WORDS * (sizeof(uint32_t))) 5842bb9c91SPeter Crosthwaite 5993f1e401SEdgar E. Iglesias struct PHY { 6093f1e401SEdgar E. Iglesias uint32_t regs[32]; 6193f1e401SEdgar E. Iglesias 6293f1e401SEdgar E. Iglesias int link; 6393f1e401SEdgar E. Iglesias 6493f1e401SEdgar E. Iglesias unsigned int (*read)(struct PHY *phy, unsigned int req); 6593f1e401SEdgar E. Iglesias void (*write)(struct PHY *phy, unsigned int req, 6693f1e401SEdgar E. Iglesias unsigned int data); 6793f1e401SEdgar E. Iglesias }; 6893f1e401SEdgar E. Iglesias 6993f1e401SEdgar E. Iglesias static unsigned int tdk_read(struct PHY *phy, unsigned int req) 7093f1e401SEdgar E. Iglesias { 7193f1e401SEdgar E. Iglesias int regnum; 7293f1e401SEdgar E. Iglesias unsigned r = 0; 7393f1e401SEdgar E. Iglesias 7493f1e401SEdgar E. Iglesias regnum = req & 0x1f; 7593f1e401SEdgar E. Iglesias 7693f1e401SEdgar E. Iglesias switch (regnum) { 7793f1e401SEdgar E. Iglesias case 1: 7893f1e401SEdgar E. Iglesias if (!phy->link) { 7993f1e401SEdgar E. Iglesias break; 8093f1e401SEdgar E. Iglesias } 8193f1e401SEdgar E. Iglesias /* MR1. */ 8293f1e401SEdgar E. Iglesias /* Speeds and modes. */ 8393f1e401SEdgar E. Iglesias r |= (1 << 13) | (1 << 14); 8493f1e401SEdgar E. Iglesias r |= (1 << 11) | (1 << 12); 8593f1e401SEdgar E. Iglesias r |= (1 << 5); /* Autoneg complete. */ 8693f1e401SEdgar E. Iglesias r |= (1 << 3); /* Autoneg able. */ 8793f1e401SEdgar E. Iglesias r |= (1 << 2); /* link. */ 8893f1e401SEdgar E. Iglesias r |= (1 << 1); /* link. */ 8993f1e401SEdgar E. Iglesias break; 9093f1e401SEdgar E. Iglesias case 5: 9193f1e401SEdgar E. Iglesias /* Link partner ability. 9293f1e401SEdgar E. Iglesias We are kind; always agree with whatever best mode 9393f1e401SEdgar E. Iglesias the guest advertises. */ 9493f1e401SEdgar E. Iglesias r = 1 << 14; /* Success. */ 9593f1e401SEdgar E. Iglesias /* Copy advertised modes. */ 9693f1e401SEdgar E. Iglesias r |= phy->regs[4] & (15 << 5); 9793f1e401SEdgar E. Iglesias /* Autoneg support. */ 9893f1e401SEdgar E. Iglesias r |= 1; 9993f1e401SEdgar E. Iglesias break; 10093f1e401SEdgar E. Iglesias case 17: 10193f1e401SEdgar E. Iglesias /* Marvel PHY on many xilinx boards. */ 10293f1e401SEdgar E. Iglesias r = 0x8000; /* 1000Mb */ 10393f1e401SEdgar E. Iglesias break; 10493f1e401SEdgar E. Iglesias case 18: 10593f1e401SEdgar E. Iglesias { 10693f1e401SEdgar E. Iglesias /* Diagnostics reg. */ 10793f1e401SEdgar E. Iglesias int duplex = 0; 10893f1e401SEdgar E. Iglesias int speed_100 = 0; 10993f1e401SEdgar E. Iglesias 11093f1e401SEdgar E. Iglesias if (!phy->link) { 11193f1e401SEdgar E. Iglesias break; 11293f1e401SEdgar E. Iglesias } 11393f1e401SEdgar E. Iglesias 11493f1e401SEdgar E. Iglesias /* Are we advertising 100 half or 100 duplex ? */ 11593f1e401SEdgar E. Iglesias speed_100 = !!(phy->regs[4] & ADVERTISE_100HALF); 11693f1e401SEdgar E. Iglesias speed_100 |= !!(phy->regs[4] & ADVERTISE_100FULL); 11793f1e401SEdgar E. Iglesias 11893f1e401SEdgar E. Iglesias /* Are we advertising 10 duplex or 100 duplex ? */ 11993f1e401SEdgar E. Iglesias duplex = !!(phy->regs[4] & ADVERTISE_100FULL); 12093f1e401SEdgar E. Iglesias duplex |= !!(phy->regs[4] & ADVERTISE_10FULL); 12193f1e401SEdgar E. Iglesias r = (speed_100 << 10) | (duplex << 11); 12293f1e401SEdgar E. Iglesias } 12393f1e401SEdgar E. Iglesias break; 12493f1e401SEdgar E. Iglesias 12593f1e401SEdgar E. Iglesias default: 12693f1e401SEdgar E. Iglesias r = phy->regs[regnum]; 12793f1e401SEdgar E. Iglesias break; 12893f1e401SEdgar E. Iglesias } 12993f1e401SEdgar E. Iglesias DPHY(qemu_log("\n%s %x = reg[%d]\n", __func__, r, regnum)); 13093f1e401SEdgar E. Iglesias return r; 13193f1e401SEdgar E. Iglesias } 13293f1e401SEdgar E. Iglesias 13393f1e401SEdgar E. Iglesias static void 13493f1e401SEdgar E. Iglesias tdk_write(struct PHY *phy, unsigned int req, unsigned int data) 13593f1e401SEdgar E. Iglesias { 13693f1e401SEdgar E. Iglesias int regnum; 13793f1e401SEdgar E. Iglesias 13893f1e401SEdgar E. Iglesias regnum = req & 0x1f; 13993f1e401SEdgar E. Iglesias DPHY(qemu_log("%s reg[%d] = %x\n", __func__, regnum, data)); 14093f1e401SEdgar E. Iglesias switch (regnum) { 14193f1e401SEdgar E. Iglesias default: 14293f1e401SEdgar E. Iglesias phy->regs[regnum] = data; 14393f1e401SEdgar E. Iglesias break; 14493f1e401SEdgar E. Iglesias } 14593f1e401SEdgar E. Iglesias } 14693f1e401SEdgar E. Iglesias 14793f1e401SEdgar E. Iglesias static void 14893f1e401SEdgar E. Iglesias tdk_init(struct PHY *phy) 14993f1e401SEdgar E. Iglesias { 15093f1e401SEdgar E. Iglesias phy->regs[0] = 0x3100; 15193f1e401SEdgar E. Iglesias /* PHY Id. */ 15293f1e401SEdgar E. Iglesias phy->regs[2] = 0x0300; 15393f1e401SEdgar E. Iglesias phy->regs[3] = 0xe400; 15493f1e401SEdgar E. Iglesias /* Autonegotiation advertisement reg. */ 15593f1e401SEdgar E. Iglesias phy->regs[4] = 0x01E1; 15693f1e401SEdgar E. Iglesias phy->link = 1; 15793f1e401SEdgar E. Iglesias 15893f1e401SEdgar E. Iglesias phy->read = tdk_read; 15993f1e401SEdgar E. Iglesias phy->write = tdk_write; 16093f1e401SEdgar E. Iglesias } 16193f1e401SEdgar E. Iglesias 16293f1e401SEdgar E. Iglesias struct MDIOBus { 16393f1e401SEdgar E. Iglesias /* bus. */ 16493f1e401SEdgar E. Iglesias int mdc; 16593f1e401SEdgar E. Iglesias int mdio; 16693f1e401SEdgar E. Iglesias 16793f1e401SEdgar E. Iglesias /* decoder. */ 16893f1e401SEdgar E. Iglesias enum { 16993f1e401SEdgar E. Iglesias PREAMBLE, 17093f1e401SEdgar E. Iglesias SOF, 17193f1e401SEdgar E. Iglesias OPC, 17293f1e401SEdgar E. Iglesias ADDR, 17393f1e401SEdgar E. Iglesias REQ, 17493f1e401SEdgar E. Iglesias TURNAROUND, 17593f1e401SEdgar E. Iglesias DATA 17693f1e401SEdgar E. Iglesias } state; 17793f1e401SEdgar E. Iglesias unsigned int drive; 17893f1e401SEdgar E. Iglesias 17993f1e401SEdgar E. Iglesias unsigned int cnt; 18093f1e401SEdgar E. Iglesias unsigned int addr; 18193f1e401SEdgar E. Iglesias unsigned int opc; 18293f1e401SEdgar E. Iglesias unsigned int req; 18393f1e401SEdgar E. Iglesias unsigned int data; 18493f1e401SEdgar E. Iglesias 18593f1e401SEdgar E. Iglesias struct PHY *devs[32]; 18693f1e401SEdgar E. Iglesias }; 18793f1e401SEdgar E. Iglesias 18893f1e401SEdgar E. Iglesias static void 18993f1e401SEdgar E. Iglesias mdio_attach(struct MDIOBus *bus, struct PHY *phy, unsigned int addr) 19093f1e401SEdgar E. Iglesias { 19193f1e401SEdgar E. Iglesias bus->devs[addr & 0x1f] = phy; 19293f1e401SEdgar E. Iglesias } 19393f1e401SEdgar E. Iglesias 19493f1e401SEdgar E. Iglesias #ifdef USE_THIS_DEAD_CODE 19593f1e401SEdgar E. Iglesias static void 19693f1e401SEdgar E. Iglesias mdio_detach(struct MDIOBus *bus, struct PHY *phy, unsigned int addr) 19793f1e401SEdgar E. Iglesias { 19893f1e401SEdgar E. Iglesias bus->devs[addr & 0x1f] = NULL; 19993f1e401SEdgar E. Iglesias } 20093f1e401SEdgar E. Iglesias #endif 20193f1e401SEdgar E. Iglesias 20293f1e401SEdgar E. Iglesias static uint16_t mdio_read_req(struct MDIOBus *bus, unsigned int addr, 20393f1e401SEdgar E. Iglesias unsigned int reg) 20493f1e401SEdgar E. Iglesias { 20593f1e401SEdgar E. Iglesias struct PHY *phy; 20693f1e401SEdgar E. Iglesias uint16_t data; 20793f1e401SEdgar E. Iglesias 20893f1e401SEdgar E. Iglesias phy = bus->devs[addr]; 20993f1e401SEdgar E. Iglesias if (phy && phy->read) { 21093f1e401SEdgar E. Iglesias data = phy->read(phy, reg); 21193f1e401SEdgar E. Iglesias } else { 21293f1e401SEdgar E. Iglesias data = 0xffff; 21393f1e401SEdgar E. Iglesias } 21493f1e401SEdgar E. Iglesias DPHY(qemu_log("%s addr=%d reg=%d data=%x\n", __func__, addr, reg, data)); 21593f1e401SEdgar E. Iglesias return data; 21693f1e401SEdgar E. Iglesias } 21793f1e401SEdgar E. Iglesias 21893f1e401SEdgar E. Iglesias static void mdio_write_req(struct MDIOBus *bus, unsigned int addr, 21993f1e401SEdgar E. Iglesias unsigned int reg, uint16_t data) 22093f1e401SEdgar E. Iglesias { 22193f1e401SEdgar E. Iglesias struct PHY *phy; 22293f1e401SEdgar E. Iglesias 22393f1e401SEdgar E. Iglesias DPHY(qemu_log("%s addr=%d reg=%d data=%x\n", __func__, addr, reg, data)); 22493f1e401SEdgar E. Iglesias phy = bus->devs[addr]; 22593f1e401SEdgar E. Iglesias if (phy && phy->write) { 22693f1e401SEdgar E. Iglesias phy->write(phy, reg, data); 22793f1e401SEdgar E. Iglesias } 22893f1e401SEdgar E. Iglesias } 22993f1e401SEdgar E. Iglesias 23093f1e401SEdgar E. Iglesias #define DENET(x) 23193f1e401SEdgar E. Iglesias 23293f1e401SEdgar E. Iglesias #define R_RAF (0x000 / 4) 23393f1e401SEdgar E. Iglesias enum { 23493f1e401SEdgar E. Iglesias RAF_MCAST_REJ = (1 << 1), 23593f1e401SEdgar E. Iglesias RAF_BCAST_REJ = (1 << 2), 23693f1e401SEdgar E. Iglesias RAF_EMCF_EN = (1 << 12), 23793f1e401SEdgar E. Iglesias RAF_NEWFUNC_EN = (1 << 11) 23893f1e401SEdgar E. Iglesias }; 23993f1e401SEdgar E. Iglesias 24093f1e401SEdgar E. Iglesias #define R_IS (0x00C / 4) 24193f1e401SEdgar E. Iglesias enum { 24293f1e401SEdgar E. Iglesias IS_HARD_ACCESS_COMPLETE = 1, 24393f1e401SEdgar E. Iglesias IS_AUTONEG = (1 << 1), 24493f1e401SEdgar E. Iglesias IS_RX_COMPLETE = (1 << 2), 24593f1e401SEdgar E. Iglesias IS_RX_REJECT = (1 << 3), 24693f1e401SEdgar E. Iglesias IS_TX_COMPLETE = (1 << 5), 24793f1e401SEdgar E. Iglesias IS_RX_DCM_LOCK = (1 << 6), 24893f1e401SEdgar E. Iglesias IS_MGM_RDY = (1 << 7), 24993f1e401SEdgar E. Iglesias IS_PHY_RST_DONE = (1 << 8), 25093f1e401SEdgar E. Iglesias }; 25193f1e401SEdgar E. Iglesias 25293f1e401SEdgar E. Iglesias #define R_IP (0x010 / 4) 25393f1e401SEdgar E. Iglesias #define R_IE (0x014 / 4) 25493f1e401SEdgar E. Iglesias #define R_UAWL (0x020 / 4) 25593f1e401SEdgar E. Iglesias #define R_UAWU (0x024 / 4) 25693f1e401SEdgar E. Iglesias #define R_PPST (0x030 / 4) 25793f1e401SEdgar E. Iglesias enum { 25893f1e401SEdgar E. Iglesias PPST_LINKSTATUS = (1 << 0), 25993f1e401SEdgar E. Iglesias PPST_PHY_LINKSTATUS = (1 << 7), 26093f1e401SEdgar E. Iglesias }; 26193f1e401SEdgar E. Iglesias 26293f1e401SEdgar E. Iglesias #define R_STATS_RX_BYTESL (0x200 / 4) 26393f1e401SEdgar E. Iglesias #define R_STATS_RX_BYTESH (0x204 / 4) 26493f1e401SEdgar E. Iglesias #define R_STATS_TX_BYTESL (0x208 / 4) 26593f1e401SEdgar E. Iglesias #define R_STATS_TX_BYTESH (0x20C / 4) 26693f1e401SEdgar E. Iglesias #define R_STATS_RXL (0x290 / 4) 26793f1e401SEdgar E. Iglesias #define R_STATS_RXH (0x294 / 4) 26893f1e401SEdgar E. Iglesias #define R_STATS_RX_BCASTL (0x2a0 / 4) 26993f1e401SEdgar E. Iglesias #define R_STATS_RX_BCASTH (0x2a4 / 4) 27093f1e401SEdgar E. Iglesias #define R_STATS_RX_MCASTL (0x2a8 / 4) 27193f1e401SEdgar E. Iglesias #define R_STATS_RX_MCASTH (0x2ac / 4) 27293f1e401SEdgar E. Iglesias 27393f1e401SEdgar E. Iglesias #define R_RCW0 (0x400 / 4) 27493f1e401SEdgar E. Iglesias #define R_RCW1 (0x404 / 4) 27593f1e401SEdgar E. Iglesias enum { 27693f1e401SEdgar E. Iglesias RCW1_VLAN = (1 << 27), 27793f1e401SEdgar E. Iglesias RCW1_RX = (1 << 28), 27893f1e401SEdgar E. Iglesias RCW1_FCS = (1 << 29), 27993f1e401SEdgar E. Iglesias RCW1_JUM = (1 << 30), 28093f1e401SEdgar E. Iglesias RCW1_RST = (1 << 31), 28193f1e401SEdgar E. Iglesias }; 28293f1e401SEdgar E. Iglesias 28393f1e401SEdgar E. Iglesias #define R_TC (0x408 / 4) 28493f1e401SEdgar E. Iglesias enum { 28593f1e401SEdgar E. Iglesias TC_VLAN = (1 << 27), 28693f1e401SEdgar E. Iglesias TC_TX = (1 << 28), 28793f1e401SEdgar E. Iglesias TC_FCS = (1 << 29), 28893f1e401SEdgar E. Iglesias TC_JUM = (1 << 30), 28993f1e401SEdgar E. Iglesias TC_RST = (1 << 31), 29093f1e401SEdgar E. Iglesias }; 29193f1e401SEdgar E. Iglesias 29293f1e401SEdgar E. Iglesias #define R_EMMC (0x410 / 4) 29393f1e401SEdgar E. Iglesias enum { 29493f1e401SEdgar E. Iglesias EMMC_LINKSPEED_10MB = (0 << 30), 29593f1e401SEdgar E. Iglesias EMMC_LINKSPEED_100MB = (1 << 30), 29693f1e401SEdgar E. Iglesias EMMC_LINKSPEED_1000MB = (2 << 30), 29793f1e401SEdgar E. Iglesias }; 29893f1e401SEdgar E. Iglesias 29993f1e401SEdgar E. Iglesias #define R_PHYC (0x414 / 4) 30093f1e401SEdgar E. Iglesias 30193f1e401SEdgar E. Iglesias #define R_MC (0x500 / 4) 30293f1e401SEdgar E. Iglesias #define MC_EN (1 << 6) 30393f1e401SEdgar E. Iglesias 30493f1e401SEdgar E. Iglesias #define R_MCR (0x504 / 4) 30593f1e401SEdgar E. Iglesias #define R_MWD (0x508 / 4) 30693f1e401SEdgar E. Iglesias #define R_MRD (0x50c / 4) 30793f1e401SEdgar E. Iglesias #define R_MIS (0x600 / 4) 30893f1e401SEdgar E. Iglesias #define R_MIP (0x620 / 4) 30993f1e401SEdgar E. Iglesias #define R_MIE (0x640 / 4) 31093f1e401SEdgar E. Iglesias #define R_MIC (0x640 / 4) 31193f1e401SEdgar E. Iglesias 31293f1e401SEdgar E. Iglesias #define R_UAW0 (0x700 / 4) 31393f1e401SEdgar E. Iglesias #define R_UAW1 (0x704 / 4) 31493f1e401SEdgar E. Iglesias #define R_FMI (0x708 / 4) 31593f1e401SEdgar E. Iglesias #define R_AF0 (0x710 / 4) 31693f1e401SEdgar E. Iglesias #define R_AF1 (0x714 / 4) 31793f1e401SEdgar E. Iglesias #define R_MAX (0x34 / 4) 31893f1e401SEdgar E. Iglesias 31993f1e401SEdgar E. Iglesias /* Indirect registers. */ 32093f1e401SEdgar E. Iglesias struct TEMAC { 32193f1e401SEdgar E. Iglesias struct MDIOBus mdio_bus; 32293f1e401SEdgar E. Iglesias struct PHY phy; 32393f1e401SEdgar E. Iglesias 32493f1e401SEdgar E. Iglesias void *parent; 32593f1e401SEdgar E. Iglesias }; 32693f1e401SEdgar E. Iglesias 32755b3e0c2SPeter Crosthwaite typedef struct XilinxAXIEnetStreamSlave XilinxAXIEnetStreamSlave; 328545129e5SPeter Crosthwaite typedef struct XilinxAXIEnet XilinxAXIEnet; 329545129e5SPeter Crosthwaite 33055b3e0c2SPeter Crosthwaite struct XilinxAXIEnetStreamSlave { 33155b3e0c2SPeter Crosthwaite Object parent; 33255b3e0c2SPeter Crosthwaite 33355b3e0c2SPeter Crosthwaite struct XilinxAXIEnet *enet; 33455b3e0c2SPeter Crosthwaite } ; 33555b3e0c2SPeter Crosthwaite 33693f1e401SEdgar E. Iglesias struct XilinxAXIEnet { 33793f1e401SEdgar E. Iglesias SysBusDevice busdev; 3380dc31f3bSAvi Kivity MemoryRegion iomem; 33993f1e401SEdgar E. Iglesias qemu_irq irq; 34042bb9c91SPeter Crosthwaite StreamSlave *tx_data_dev; 34142bb9c91SPeter Crosthwaite StreamSlave *tx_control_dev; 34255b3e0c2SPeter Crosthwaite XilinxAXIEnetStreamSlave rx_data_dev; 34342bb9c91SPeter Crosthwaite XilinxAXIEnetStreamSlave rx_control_dev; 34493f1e401SEdgar E. Iglesias NICState *nic; 34593f1e401SEdgar E. Iglesias NICConf conf; 34693f1e401SEdgar E. Iglesias 34793f1e401SEdgar E. Iglesias 34893f1e401SEdgar E. Iglesias uint32_t c_rxmem; 34993f1e401SEdgar E. Iglesias uint32_t c_txmem; 35093f1e401SEdgar E. Iglesias uint32_t c_phyaddr; 35193f1e401SEdgar E. Iglesias 35293f1e401SEdgar E. Iglesias struct TEMAC TEMAC; 35393f1e401SEdgar E. Iglesias 35493f1e401SEdgar E. Iglesias /* MII regs. */ 35593f1e401SEdgar E. Iglesias union { 35693f1e401SEdgar E. Iglesias uint32_t regs[4]; 35793f1e401SEdgar E. Iglesias struct { 35893f1e401SEdgar E. Iglesias uint32_t mc; 35993f1e401SEdgar E. Iglesias uint32_t mcr; 36093f1e401SEdgar E. Iglesias uint32_t mwd; 36193f1e401SEdgar E. Iglesias uint32_t mrd; 36293f1e401SEdgar E. Iglesias }; 36393f1e401SEdgar E. Iglesias } mii; 36493f1e401SEdgar E. Iglesias 36593f1e401SEdgar E. Iglesias struct { 36693f1e401SEdgar E. Iglesias uint64_t rx_bytes; 36793f1e401SEdgar E. Iglesias uint64_t tx_bytes; 36893f1e401SEdgar E. Iglesias 36993f1e401SEdgar E. Iglesias uint64_t rx; 37093f1e401SEdgar E. Iglesias uint64_t rx_bcast; 37193f1e401SEdgar E. Iglesias uint64_t rx_mcast; 37293f1e401SEdgar E. Iglesias } stats; 37393f1e401SEdgar E. Iglesias 37493f1e401SEdgar E. Iglesias /* Receive configuration words. */ 37593f1e401SEdgar E. Iglesias uint32_t rcw[2]; 37693f1e401SEdgar E. Iglesias /* Transmit config. */ 37793f1e401SEdgar E. Iglesias uint32_t tc; 37893f1e401SEdgar E. Iglesias uint32_t emmc; 37993f1e401SEdgar E. Iglesias uint32_t phyc; 38093f1e401SEdgar E. Iglesias 38193f1e401SEdgar E. Iglesias /* Unicast Address Word. */ 38293f1e401SEdgar E. Iglesias uint32_t uaw[2]; 38393f1e401SEdgar E. Iglesias /* Unicast address filter used with extended mcast. */ 38493f1e401SEdgar E. Iglesias uint32_t ext_uaw[2]; 38593f1e401SEdgar E. Iglesias uint32_t fmi; 38693f1e401SEdgar E. Iglesias 38793f1e401SEdgar E. Iglesias uint32_t regs[R_MAX]; 38893f1e401SEdgar E. Iglesias 38993f1e401SEdgar E. Iglesias /* Multicast filter addrs. */ 39093f1e401SEdgar E. Iglesias uint32_t maddr[4][2]; 39193f1e401SEdgar E. Iglesias /* 32K x 1 lookup filter. */ 39293f1e401SEdgar E. Iglesias uint32_t ext_mtable[1024]; 39393f1e401SEdgar E. Iglesias 39442bb9c91SPeter Crosthwaite uint32_t hdr[CONTROL_PAYLOAD_WORDS]; 39593f1e401SEdgar E. Iglesias 39693f1e401SEdgar E. Iglesias uint8_t *rxmem; 3973630ae95SPeter Crosthwaite uint32_t rxsize; 3983630ae95SPeter Crosthwaite uint32_t rxpos; 39942bb9c91SPeter Crosthwaite 40042bb9c91SPeter Crosthwaite uint8_t rxapp[CONTROL_PAYLOAD_SIZE]; 40142bb9c91SPeter Crosthwaite uint32_t rxappsize; 40293f1e401SEdgar E. Iglesias }; 40393f1e401SEdgar E. Iglesias 404545129e5SPeter Crosthwaite static void axienet_rx_reset(XilinxAXIEnet *s) 40593f1e401SEdgar E. Iglesias { 40693f1e401SEdgar E. Iglesias s->rcw[1] = RCW1_JUM | RCW1_FCS | RCW1_RX | RCW1_VLAN; 40793f1e401SEdgar E. Iglesias } 40893f1e401SEdgar E. Iglesias 409545129e5SPeter Crosthwaite static void axienet_tx_reset(XilinxAXIEnet *s) 41093f1e401SEdgar E. Iglesias { 41193f1e401SEdgar E. Iglesias s->tc = TC_JUM | TC_TX | TC_VLAN; 41293f1e401SEdgar E. Iglesias } 41393f1e401SEdgar E. Iglesias 414545129e5SPeter Crosthwaite static inline int axienet_rx_resetting(XilinxAXIEnet *s) 41593f1e401SEdgar E. Iglesias { 41693f1e401SEdgar E. Iglesias return s->rcw[1] & RCW1_RST; 41793f1e401SEdgar E. Iglesias } 41893f1e401SEdgar E. Iglesias 419545129e5SPeter Crosthwaite static inline int axienet_rx_enabled(XilinxAXIEnet *s) 42093f1e401SEdgar E. Iglesias { 42193f1e401SEdgar E. Iglesias return s->rcw[1] & RCW1_RX; 42293f1e401SEdgar E. Iglesias } 42393f1e401SEdgar E. Iglesias 424545129e5SPeter Crosthwaite static inline int axienet_extmcf_enabled(XilinxAXIEnet *s) 42593f1e401SEdgar E. Iglesias { 42693f1e401SEdgar E. Iglesias return !!(s->regs[R_RAF] & RAF_EMCF_EN); 42793f1e401SEdgar E. Iglesias } 42893f1e401SEdgar E. Iglesias 429545129e5SPeter Crosthwaite static inline int axienet_newfunc_enabled(XilinxAXIEnet *s) 43093f1e401SEdgar E. Iglesias { 43193f1e401SEdgar E. Iglesias return !!(s->regs[R_RAF] & RAF_NEWFUNC_EN); 43293f1e401SEdgar E. Iglesias } 43393f1e401SEdgar E. Iglesias 4349ee0ceb7SPeter Crosthwaite static void xilinx_axienet_reset(DeviceState *d) 43593f1e401SEdgar E. Iglesias { 4369ee0ceb7SPeter Crosthwaite XilinxAXIEnet *s = XILINX_AXI_ENET(d); 4379ee0ceb7SPeter Crosthwaite 43893f1e401SEdgar E. Iglesias axienet_rx_reset(s); 43993f1e401SEdgar E. Iglesias axienet_tx_reset(s); 44093f1e401SEdgar E. Iglesias 44193f1e401SEdgar E. Iglesias s->regs[R_PPST] = PPST_LINKSTATUS | PPST_PHY_LINKSTATUS; 44293f1e401SEdgar E. Iglesias s->regs[R_IS] = IS_AUTONEG | IS_RX_DCM_LOCK | IS_MGM_RDY | IS_PHY_RST_DONE; 44393f1e401SEdgar E. Iglesias 44493f1e401SEdgar E. Iglesias s->emmc = EMMC_LINKSPEED_100MB; 44593f1e401SEdgar E. Iglesias } 44693f1e401SEdgar E. Iglesias 447545129e5SPeter Crosthwaite static void enet_update_irq(XilinxAXIEnet *s) 44893f1e401SEdgar E. Iglesias { 44993f1e401SEdgar E. Iglesias s->regs[R_IP] = s->regs[R_IS] & s->regs[R_IE]; 45093f1e401SEdgar E. Iglesias qemu_set_irq(s->irq, !!s->regs[R_IP]); 45193f1e401SEdgar E. Iglesias } 45293f1e401SEdgar E. Iglesias 453a8170e5eSAvi Kivity static uint64_t enet_read(void *opaque, hwaddr addr, unsigned size) 45493f1e401SEdgar E. Iglesias { 455545129e5SPeter Crosthwaite XilinxAXIEnet *s = opaque; 45693f1e401SEdgar E. Iglesias uint32_t r = 0; 45793f1e401SEdgar E. Iglesias addr >>= 2; 45893f1e401SEdgar E. Iglesias 45993f1e401SEdgar E. Iglesias switch (addr) { 46093f1e401SEdgar E. Iglesias case R_RCW0: 46193f1e401SEdgar E. Iglesias case R_RCW1: 46293f1e401SEdgar E. Iglesias r = s->rcw[addr & 1]; 46393f1e401SEdgar E. Iglesias break; 46493f1e401SEdgar E. Iglesias 46593f1e401SEdgar E. Iglesias case R_TC: 46693f1e401SEdgar E. Iglesias r = s->tc; 46793f1e401SEdgar E. Iglesias break; 46893f1e401SEdgar E. Iglesias 46993f1e401SEdgar E. Iglesias case R_EMMC: 47093f1e401SEdgar E. Iglesias r = s->emmc; 47193f1e401SEdgar E. Iglesias break; 47293f1e401SEdgar E. Iglesias 47393f1e401SEdgar E. Iglesias case R_PHYC: 47493f1e401SEdgar E. Iglesias r = s->phyc; 47593f1e401SEdgar E. Iglesias break; 47693f1e401SEdgar E. Iglesias 47793f1e401SEdgar E. Iglesias case R_MCR: 47893f1e401SEdgar E. Iglesias r = s->mii.regs[addr & 3] | (1 << 7); /* Always ready. */ 47993f1e401SEdgar E. Iglesias break; 48093f1e401SEdgar E. Iglesias 48193f1e401SEdgar E. Iglesias case R_STATS_RX_BYTESL: 48293f1e401SEdgar E. Iglesias case R_STATS_RX_BYTESH: 48393f1e401SEdgar E. Iglesias r = s->stats.rx_bytes >> (32 * (addr & 1)); 48493f1e401SEdgar E. Iglesias break; 48593f1e401SEdgar E. Iglesias 48693f1e401SEdgar E. Iglesias case R_STATS_TX_BYTESL: 48793f1e401SEdgar E. Iglesias case R_STATS_TX_BYTESH: 48893f1e401SEdgar E. Iglesias r = s->stats.tx_bytes >> (32 * (addr & 1)); 48993f1e401SEdgar E. Iglesias break; 49093f1e401SEdgar E. Iglesias 49193f1e401SEdgar E. Iglesias case R_STATS_RXL: 49293f1e401SEdgar E. Iglesias case R_STATS_RXH: 49393f1e401SEdgar E. Iglesias r = s->stats.rx >> (32 * (addr & 1)); 49493f1e401SEdgar E. Iglesias break; 49593f1e401SEdgar E. Iglesias case R_STATS_RX_BCASTL: 49693f1e401SEdgar E. Iglesias case R_STATS_RX_BCASTH: 49793f1e401SEdgar E. Iglesias r = s->stats.rx_bcast >> (32 * (addr & 1)); 49893f1e401SEdgar E. Iglesias break; 49993f1e401SEdgar E. Iglesias case R_STATS_RX_MCASTL: 50093f1e401SEdgar E. Iglesias case R_STATS_RX_MCASTH: 50193f1e401SEdgar E. Iglesias r = s->stats.rx_mcast >> (32 * (addr & 1)); 50293f1e401SEdgar E. Iglesias break; 50393f1e401SEdgar E. Iglesias 50493f1e401SEdgar E. Iglesias case R_MC: 50593f1e401SEdgar E. Iglesias case R_MWD: 50693f1e401SEdgar E. Iglesias case R_MRD: 50793f1e401SEdgar E. Iglesias r = s->mii.regs[addr & 3]; 50893f1e401SEdgar E. Iglesias break; 50993f1e401SEdgar E. Iglesias 51093f1e401SEdgar E. Iglesias case R_UAW0: 51193f1e401SEdgar E. Iglesias case R_UAW1: 51293f1e401SEdgar E. Iglesias r = s->uaw[addr & 1]; 51393f1e401SEdgar E. Iglesias break; 51493f1e401SEdgar E. Iglesias 51593f1e401SEdgar E. Iglesias case R_UAWU: 51693f1e401SEdgar E. Iglesias case R_UAWL: 51793f1e401SEdgar E. Iglesias r = s->ext_uaw[addr & 1]; 51893f1e401SEdgar E. Iglesias break; 51993f1e401SEdgar E. Iglesias 52093f1e401SEdgar E. Iglesias case R_FMI: 52193f1e401SEdgar E. Iglesias r = s->fmi; 52293f1e401SEdgar E. Iglesias break; 52393f1e401SEdgar E. Iglesias 52493f1e401SEdgar E. Iglesias case R_AF0: 52593f1e401SEdgar E. Iglesias case R_AF1: 52693f1e401SEdgar E. Iglesias r = s->maddr[s->fmi & 3][addr & 1]; 52793f1e401SEdgar E. Iglesias break; 52893f1e401SEdgar E. Iglesias 52993f1e401SEdgar E. Iglesias case 0x8000 ... 0x83ff: 53093f1e401SEdgar E. Iglesias r = s->ext_mtable[addr - 0x8000]; 53193f1e401SEdgar E. Iglesias break; 53293f1e401SEdgar E. Iglesias 53393f1e401SEdgar E. Iglesias default: 53493f1e401SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) { 53593f1e401SEdgar E. Iglesias r = s->regs[addr]; 53693f1e401SEdgar E. Iglesias } 53793f1e401SEdgar E. Iglesias DENET(qemu_log("%s addr=" TARGET_FMT_plx " v=%x\n", 53893f1e401SEdgar E. Iglesias __func__, addr * 4, r)); 53993f1e401SEdgar E. Iglesias break; 54093f1e401SEdgar E. Iglesias } 54193f1e401SEdgar E. Iglesias return r; 54293f1e401SEdgar E. Iglesias } 54393f1e401SEdgar E. Iglesias 544a8170e5eSAvi Kivity static void enet_write(void *opaque, hwaddr addr, 5450dc31f3bSAvi Kivity uint64_t value, unsigned size) 54693f1e401SEdgar E. Iglesias { 547545129e5SPeter Crosthwaite XilinxAXIEnet *s = opaque; 54893f1e401SEdgar E. Iglesias struct TEMAC *t = &s->TEMAC; 54993f1e401SEdgar E. Iglesias 55093f1e401SEdgar E. Iglesias addr >>= 2; 55193f1e401SEdgar E. Iglesias switch (addr) { 55293f1e401SEdgar E. Iglesias case R_RCW0: 55393f1e401SEdgar E. Iglesias case R_RCW1: 55493f1e401SEdgar E. Iglesias s->rcw[addr & 1] = value; 55593f1e401SEdgar E. Iglesias if ((addr & 1) && value & RCW1_RST) { 55693f1e401SEdgar E. Iglesias axienet_rx_reset(s); 5574dbb9ed3SPeter Crosthwaite } else { 5584dbb9ed3SPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 55993f1e401SEdgar E. Iglesias } 56093f1e401SEdgar E. Iglesias break; 56193f1e401SEdgar E. Iglesias 56293f1e401SEdgar E. Iglesias case R_TC: 56393f1e401SEdgar E. Iglesias s->tc = value; 56493f1e401SEdgar E. Iglesias if (value & TC_RST) { 56593f1e401SEdgar E. Iglesias axienet_tx_reset(s); 56693f1e401SEdgar E. Iglesias } 56793f1e401SEdgar E. Iglesias break; 56893f1e401SEdgar E. Iglesias 56993f1e401SEdgar E. Iglesias case R_EMMC: 57093f1e401SEdgar E. Iglesias s->emmc = value; 57193f1e401SEdgar E. Iglesias break; 57293f1e401SEdgar E. Iglesias 57393f1e401SEdgar E. Iglesias case R_PHYC: 57493f1e401SEdgar E. Iglesias s->phyc = value; 57593f1e401SEdgar E. Iglesias break; 57693f1e401SEdgar E. Iglesias 57793f1e401SEdgar E. Iglesias case R_MC: 5784e298e46SStefan Weil value &= ((1 << 7) - 1); 57993f1e401SEdgar E. Iglesias 58093f1e401SEdgar E. Iglesias /* Enable the MII. */ 58193f1e401SEdgar E. Iglesias if (value & MC_EN) { 58293f1e401SEdgar E. Iglesias unsigned int miiclkdiv = value & ((1 << 6) - 1); 58393f1e401SEdgar E. Iglesias if (!miiclkdiv) { 58493f1e401SEdgar E. Iglesias qemu_log("AXIENET: MDIO enabled but MDIOCLK is zero!\n"); 58593f1e401SEdgar E. Iglesias } 58693f1e401SEdgar E. Iglesias } 58793f1e401SEdgar E. Iglesias s->mii.mc = value; 58893f1e401SEdgar E. Iglesias break; 58993f1e401SEdgar E. Iglesias 59093f1e401SEdgar E. Iglesias case R_MCR: { 59193f1e401SEdgar E. Iglesias unsigned int phyaddr = (value >> 24) & 0x1f; 59293f1e401SEdgar E. Iglesias unsigned int regaddr = (value >> 16) & 0x1f; 59393f1e401SEdgar E. Iglesias unsigned int op = (value >> 14) & 3; 59493f1e401SEdgar E. Iglesias unsigned int initiate = (value >> 11) & 1; 59593f1e401SEdgar E. Iglesias 59693f1e401SEdgar E. Iglesias if (initiate) { 59793f1e401SEdgar E. Iglesias if (op == 1) { 59893f1e401SEdgar E. Iglesias mdio_write_req(&t->mdio_bus, phyaddr, regaddr, s->mii.mwd); 59993f1e401SEdgar E. Iglesias } else if (op == 2) { 60093f1e401SEdgar E. Iglesias s->mii.mrd = mdio_read_req(&t->mdio_bus, phyaddr, regaddr); 60193f1e401SEdgar E. Iglesias } else { 60293f1e401SEdgar E. Iglesias qemu_log("AXIENET: invalid MDIOBus OP=%d\n", op); 60393f1e401SEdgar E. Iglesias } 60493f1e401SEdgar E. Iglesias } 60593f1e401SEdgar E. Iglesias s->mii.mcr = value; 60693f1e401SEdgar E. Iglesias break; 60793f1e401SEdgar E. Iglesias } 60893f1e401SEdgar E. Iglesias 60993f1e401SEdgar E. Iglesias case R_MWD: 61093f1e401SEdgar E. Iglesias case R_MRD: 61193f1e401SEdgar E. Iglesias s->mii.regs[addr & 3] = value; 61293f1e401SEdgar E. Iglesias break; 61393f1e401SEdgar E. Iglesias 61493f1e401SEdgar E. Iglesias 61593f1e401SEdgar E. Iglesias case R_UAW0: 61693f1e401SEdgar E. Iglesias case R_UAW1: 61793f1e401SEdgar E. Iglesias s->uaw[addr & 1] = value; 61893f1e401SEdgar E. Iglesias break; 61993f1e401SEdgar E. Iglesias 62093f1e401SEdgar E. Iglesias case R_UAWL: 62193f1e401SEdgar E. Iglesias case R_UAWU: 62293f1e401SEdgar E. Iglesias s->ext_uaw[addr & 1] = value; 62393f1e401SEdgar E. Iglesias break; 62493f1e401SEdgar E. Iglesias 62593f1e401SEdgar E. Iglesias case R_FMI: 62693f1e401SEdgar E. Iglesias s->fmi = value; 62793f1e401SEdgar E. Iglesias break; 62893f1e401SEdgar E. Iglesias 62993f1e401SEdgar E. Iglesias case R_AF0: 63093f1e401SEdgar E. Iglesias case R_AF1: 63193f1e401SEdgar E. Iglesias s->maddr[s->fmi & 3][addr & 1] = value; 63293f1e401SEdgar E. Iglesias break; 63393f1e401SEdgar E. Iglesias 634d4d230daSPeter Crosthwaite case R_IS: 635d4d230daSPeter Crosthwaite s->regs[addr] &= ~value; 636d4d230daSPeter Crosthwaite break; 637d4d230daSPeter Crosthwaite 63893f1e401SEdgar E. Iglesias case 0x8000 ... 0x83ff: 63993f1e401SEdgar E. Iglesias s->ext_mtable[addr - 0x8000] = value; 64093f1e401SEdgar E. Iglesias break; 64193f1e401SEdgar E. Iglesias 64293f1e401SEdgar E. Iglesias default: 64393f1e401SEdgar E. Iglesias DENET(qemu_log("%s addr=" TARGET_FMT_plx " v=%x\n", 6440dc31f3bSAvi Kivity __func__, addr * 4, (unsigned)value)); 64593f1e401SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) { 64693f1e401SEdgar E. Iglesias s->regs[addr] = value; 64793f1e401SEdgar E. Iglesias } 64893f1e401SEdgar E. Iglesias break; 64993f1e401SEdgar E. Iglesias } 65093f1e401SEdgar E. Iglesias enet_update_irq(s); 65193f1e401SEdgar E. Iglesias } 65293f1e401SEdgar E. Iglesias 6530dc31f3bSAvi Kivity static const MemoryRegionOps enet_ops = { 6540dc31f3bSAvi Kivity .read = enet_read, 6550dc31f3bSAvi Kivity .write = enet_write, 6560dc31f3bSAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 65793f1e401SEdgar E. Iglesias }; 65893f1e401SEdgar E. Iglesias 6594e68f7a0SStefan Hajnoczi static int eth_can_rx(NetClientState *nc) 66093f1e401SEdgar E. Iglesias { 661545129e5SPeter Crosthwaite XilinxAXIEnet *s = qemu_get_nic_opaque(nc); 66293f1e401SEdgar E. Iglesias 66393f1e401SEdgar E. Iglesias /* RX enabled? */ 6643630ae95SPeter Crosthwaite return !s->rxsize && !axienet_rx_resetting(s) && axienet_rx_enabled(s); 66593f1e401SEdgar E. Iglesias } 66693f1e401SEdgar E. Iglesias 66793f1e401SEdgar E. Iglesias static int enet_match_addr(const uint8_t *buf, uint32_t f0, uint32_t f1) 66893f1e401SEdgar E. Iglesias { 66993f1e401SEdgar E. Iglesias int match = 1; 67093f1e401SEdgar E. Iglesias 67193f1e401SEdgar E. Iglesias if (memcmp(buf, &f0, 4)) { 67293f1e401SEdgar E. Iglesias match = 0; 67393f1e401SEdgar E. Iglesias } 67493f1e401SEdgar E. Iglesias 67593f1e401SEdgar E. Iglesias if (buf[4] != (f1 & 0xff) || buf[5] != ((f1 >> 8) & 0xff)) { 67693f1e401SEdgar E. Iglesias match = 0; 67793f1e401SEdgar E. Iglesias } 67893f1e401SEdgar E. Iglesias 67993f1e401SEdgar E. Iglesias return match; 68093f1e401SEdgar E. Iglesias } 68193f1e401SEdgar E. Iglesias 6823630ae95SPeter Crosthwaite static void axienet_eth_rx_notify(void *opaque) 6833630ae95SPeter Crosthwaite { 6843630ae95SPeter Crosthwaite XilinxAXIEnet *s = XILINX_AXI_ENET(opaque); 6853630ae95SPeter Crosthwaite 68642bb9c91SPeter Crosthwaite while (s->rxappsize && stream_can_push(s->tx_control_dev, 68742bb9c91SPeter Crosthwaite axienet_eth_rx_notify, s)) { 68842bb9c91SPeter Crosthwaite size_t ret = stream_push(s->tx_control_dev, 68942bb9c91SPeter Crosthwaite (void *)s->rxapp + CONTROL_PAYLOAD_SIZE 69042bb9c91SPeter Crosthwaite - s->rxappsize, s->rxappsize); 69142bb9c91SPeter Crosthwaite s->rxappsize -= ret; 69242bb9c91SPeter Crosthwaite } 69342bb9c91SPeter Crosthwaite 69442bb9c91SPeter Crosthwaite while (s->rxsize && stream_can_push(s->tx_data_dev, 69542bb9c91SPeter Crosthwaite axienet_eth_rx_notify, s)) { 69642bb9c91SPeter Crosthwaite size_t ret = stream_push(s->tx_data_dev, (void *)s->rxmem + s->rxpos, 69742bb9c91SPeter Crosthwaite s->rxsize); 6983630ae95SPeter Crosthwaite s->rxsize -= ret; 6993630ae95SPeter Crosthwaite s->rxpos += ret; 7003630ae95SPeter Crosthwaite if (!s->rxsize) { 7013630ae95SPeter Crosthwaite s->regs[R_IS] |= IS_RX_COMPLETE; 7023630ae95SPeter Crosthwaite } 7033630ae95SPeter Crosthwaite } 7043630ae95SPeter Crosthwaite enet_update_irq(s); 7053630ae95SPeter Crosthwaite } 7063630ae95SPeter Crosthwaite 7074e68f7a0SStefan Hajnoczi static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size) 70893f1e401SEdgar E. Iglesias { 709545129e5SPeter Crosthwaite XilinxAXIEnet *s = qemu_get_nic_opaque(nc); 71093f1e401SEdgar E. Iglesias static const unsigned char sa_bcast[6] = {0xff, 0xff, 0xff, 71193f1e401SEdgar E. Iglesias 0xff, 0xff, 0xff}; 71293f1e401SEdgar E. Iglesias static const unsigned char sa_ipmcast[3] = {0x01, 0x00, 0x52}; 71342bb9c91SPeter Crosthwaite uint32_t app[CONTROL_PAYLOAD_WORDS] = {0}; 71493f1e401SEdgar E. Iglesias int promisc = s->fmi & (1 << 31); 71593f1e401SEdgar E. Iglesias int unicast, broadcast, multicast, ip_multicast = 0; 71693f1e401SEdgar E. Iglesias uint32_t csum32; 71793f1e401SEdgar E. Iglesias uint16_t csum16; 71893f1e401SEdgar E. Iglesias int i; 71993f1e401SEdgar E. Iglesias 72093f1e401SEdgar E. Iglesias DENET(qemu_log("%s: %zd bytes\n", __func__, size)); 72193f1e401SEdgar E. Iglesias 72293f1e401SEdgar E. Iglesias unicast = ~buf[0] & 0x1; 72393f1e401SEdgar E. Iglesias broadcast = memcmp(buf, sa_bcast, 6) == 0; 72493f1e401SEdgar E. Iglesias multicast = !unicast && !broadcast; 72593f1e401SEdgar E. Iglesias if (multicast && (memcmp(sa_ipmcast, buf, sizeof sa_ipmcast) == 0)) { 72693f1e401SEdgar E. Iglesias ip_multicast = 1; 72793f1e401SEdgar E. Iglesias } 72893f1e401SEdgar E. Iglesias 72993f1e401SEdgar E. Iglesias /* Jumbo or vlan sizes ? */ 73093f1e401SEdgar E. Iglesias if (!(s->rcw[1] & RCW1_JUM)) { 73193f1e401SEdgar E. Iglesias if (size > 1518 && size <= 1522 && !(s->rcw[1] & RCW1_VLAN)) { 73293f1e401SEdgar E. Iglesias return size; 73393f1e401SEdgar E. Iglesias } 73493f1e401SEdgar E. Iglesias } 73593f1e401SEdgar E. Iglesias 73693f1e401SEdgar E. Iglesias /* Basic Address filters. If you want to use the extended filters 73793f1e401SEdgar E. Iglesias you'll generally have to place the ethernet mac into promiscuous mode 73893f1e401SEdgar E. Iglesias to avoid the basic filtering from dropping most frames. */ 73993f1e401SEdgar E. Iglesias if (!promisc) { 74093f1e401SEdgar E. Iglesias if (unicast) { 74193f1e401SEdgar E. Iglesias if (!enet_match_addr(buf, s->uaw[0], s->uaw[1])) { 74293f1e401SEdgar E. Iglesias return size; 74393f1e401SEdgar E. Iglesias } 74493f1e401SEdgar E. Iglesias } else { 74593f1e401SEdgar E. Iglesias if (broadcast) { 74693f1e401SEdgar E. Iglesias /* Broadcast. */ 74793f1e401SEdgar E. Iglesias if (s->regs[R_RAF] & RAF_BCAST_REJ) { 74893f1e401SEdgar E. Iglesias return size; 74993f1e401SEdgar E. Iglesias } 75093f1e401SEdgar E. Iglesias } else { 75193f1e401SEdgar E. Iglesias int drop = 1; 75293f1e401SEdgar E. Iglesias 75393f1e401SEdgar E. Iglesias /* Multicast. */ 75493f1e401SEdgar E. Iglesias if (s->regs[R_RAF] & RAF_MCAST_REJ) { 75593f1e401SEdgar E. Iglesias return size; 75693f1e401SEdgar E. Iglesias } 75793f1e401SEdgar E. Iglesias 75893f1e401SEdgar E. Iglesias for (i = 0; i < 4; i++) { 75993f1e401SEdgar E. Iglesias if (enet_match_addr(buf, s->maddr[i][0], s->maddr[i][1])) { 76093f1e401SEdgar E. Iglesias drop = 0; 76193f1e401SEdgar E. Iglesias break; 76293f1e401SEdgar E. Iglesias } 76393f1e401SEdgar E. Iglesias } 76493f1e401SEdgar E. Iglesias 76593f1e401SEdgar E. Iglesias if (drop) { 76693f1e401SEdgar E. Iglesias return size; 76793f1e401SEdgar E. Iglesias } 76893f1e401SEdgar E. Iglesias } 76993f1e401SEdgar E. Iglesias } 77093f1e401SEdgar E. Iglesias } 77193f1e401SEdgar E. Iglesias 77293f1e401SEdgar E. Iglesias /* Extended mcast filtering enabled? */ 77393f1e401SEdgar E. Iglesias if (axienet_newfunc_enabled(s) && axienet_extmcf_enabled(s)) { 77493f1e401SEdgar E. Iglesias if (unicast) { 77593f1e401SEdgar E. Iglesias if (!enet_match_addr(buf, s->ext_uaw[0], s->ext_uaw[1])) { 77693f1e401SEdgar E. Iglesias return size; 77793f1e401SEdgar E. Iglesias } 77893f1e401SEdgar E. Iglesias } else { 77993f1e401SEdgar E. Iglesias if (broadcast) { 78093f1e401SEdgar E. Iglesias /* Broadcast. ??? */ 78193f1e401SEdgar E. Iglesias if (s->regs[R_RAF] & RAF_BCAST_REJ) { 78293f1e401SEdgar E. Iglesias return size; 78393f1e401SEdgar E. Iglesias } 78493f1e401SEdgar E. Iglesias } else { 78593f1e401SEdgar E. Iglesias int idx, bit; 78693f1e401SEdgar E. Iglesias 78793f1e401SEdgar E. Iglesias /* Multicast. */ 78893f1e401SEdgar E. Iglesias if (!memcmp(buf, sa_ipmcast, 3)) { 78993f1e401SEdgar E. Iglesias return size; 79093f1e401SEdgar E. Iglesias } 79193f1e401SEdgar E. Iglesias 79293f1e401SEdgar E. Iglesias idx = (buf[4] & 0x7f) << 8; 79393f1e401SEdgar E. Iglesias idx |= buf[5]; 79493f1e401SEdgar E. Iglesias 79593f1e401SEdgar E. Iglesias bit = 1 << (idx & 0x1f); 79693f1e401SEdgar E. Iglesias idx >>= 5; 79793f1e401SEdgar E. Iglesias 79893f1e401SEdgar E. Iglesias if (!(s->ext_mtable[idx] & bit)) { 79993f1e401SEdgar E. Iglesias return size; 80093f1e401SEdgar E. Iglesias } 80193f1e401SEdgar E. Iglesias } 80293f1e401SEdgar E. Iglesias } 80393f1e401SEdgar E. Iglesias } 80493f1e401SEdgar E. Iglesias 80593f1e401SEdgar E. Iglesias if (size < 12) { 80693f1e401SEdgar E. Iglesias s->regs[R_IS] |= IS_RX_REJECT; 80793f1e401SEdgar E. Iglesias enet_update_irq(s); 80893f1e401SEdgar E. Iglesias return -1; 80993f1e401SEdgar E. Iglesias } 81093f1e401SEdgar E. Iglesias 81193f1e401SEdgar E. Iglesias if (size > (s->c_rxmem - 4)) { 81293f1e401SEdgar E. Iglesias size = s->c_rxmem - 4; 81393f1e401SEdgar E. Iglesias } 81493f1e401SEdgar E. Iglesias 81593f1e401SEdgar E. Iglesias memcpy(s->rxmem, buf, size); 81693f1e401SEdgar E. Iglesias memset(s->rxmem + size, 0, 4); /* Clear the FCS. */ 81793f1e401SEdgar E. Iglesias 81893f1e401SEdgar E. Iglesias if (s->rcw[1] & RCW1_FCS) { 81993f1e401SEdgar E. Iglesias size += 4; /* fcs is inband. */ 82093f1e401SEdgar E. Iglesias } 82193f1e401SEdgar E. Iglesias 82293f1e401SEdgar E. Iglesias app[0] = 5 << 28; 82393f1e401SEdgar E. Iglesias csum32 = net_checksum_add(size - 14, (uint8_t *)s->rxmem + 14); 82493f1e401SEdgar E. Iglesias /* Fold it once. */ 82593f1e401SEdgar E. Iglesias csum32 = (csum32 & 0xffff) + (csum32 >> 16); 82693f1e401SEdgar E. Iglesias /* And twice to get rid of possible carries. */ 82793f1e401SEdgar E. Iglesias csum16 = (csum32 & 0xffff) + (csum32 >> 16); 82893f1e401SEdgar E. Iglesias app[3] = csum16; 82993f1e401SEdgar E. Iglesias app[4] = size & 0xffff; 83093f1e401SEdgar E. Iglesias 83193f1e401SEdgar E. Iglesias s->stats.rx_bytes += size; 83293f1e401SEdgar E. Iglesias s->stats.rx++; 83393f1e401SEdgar E. Iglesias if (multicast) { 83493f1e401SEdgar E. Iglesias s->stats.rx_mcast++; 83593f1e401SEdgar E. Iglesias app[2] |= 1 | (ip_multicast << 1); 83693f1e401SEdgar E. Iglesias } else if (broadcast) { 83793f1e401SEdgar E. Iglesias s->stats.rx_bcast++; 83893f1e401SEdgar E. Iglesias app[2] |= 1 << 3; 83993f1e401SEdgar E. Iglesias } 84093f1e401SEdgar E. Iglesias 84193f1e401SEdgar E. Iglesias /* Good frame. */ 84293f1e401SEdgar E. Iglesias app[2] |= 1 << 6; 84393f1e401SEdgar E. Iglesias 8443630ae95SPeter Crosthwaite s->rxsize = size; 8453630ae95SPeter Crosthwaite s->rxpos = 0; 84642bb9c91SPeter Crosthwaite for (i = 0; i < ARRAY_SIZE(app); ++i) { 84742bb9c91SPeter Crosthwaite app[i] = cpu_to_le32(app[i]); 84842bb9c91SPeter Crosthwaite } 84942bb9c91SPeter Crosthwaite s->rxappsize = CONTROL_PAYLOAD_SIZE; 85042bb9c91SPeter Crosthwaite memcpy(s->rxapp, app, s->rxappsize); 8513630ae95SPeter Crosthwaite axienet_eth_rx_notify(s); 85293f1e401SEdgar E. Iglesias 85393f1e401SEdgar E. Iglesias enet_update_irq(s); 85493f1e401SEdgar E. Iglesias return size; 85593f1e401SEdgar E. Iglesias } 85693f1e401SEdgar E. Iglesias 8574e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc) 85893f1e401SEdgar E. Iglesias { 85993f1e401SEdgar E. Iglesias /* FIXME. */ 860545129e5SPeter Crosthwaite XilinxAXIEnet *s = qemu_get_nic_opaque(nc); 8617267c094SAnthony Liguori g_free(s->rxmem); 8627267c094SAnthony Liguori g_free(s); 86393f1e401SEdgar E. Iglesias } 86493f1e401SEdgar E. Iglesias 86535e60bfdSPeter Crosthwaite static size_t 86642bb9c91SPeter Crosthwaite xilinx_axienet_control_stream_push(StreamSlave *obj, uint8_t *buf, size_t len) 86742bb9c91SPeter Crosthwaite { 86842bb9c91SPeter Crosthwaite int i; 86942bb9c91SPeter Crosthwaite XilinxAXIEnetStreamSlave *cs = XILINX_AXI_ENET_CONTROL_STREAM(obj); 87042bb9c91SPeter Crosthwaite XilinxAXIEnet *s = cs->enet; 87142bb9c91SPeter Crosthwaite 87242bb9c91SPeter Crosthwaite if (len != CONTROL_PAYLOAD_SIZE) { 87342bb9c91SPeter Crosthwaite hw_error("AXI Enet requires %d byte control stream payload\n", 87442bb9c91SPeter Crosthwaite (int)CONTROL_PAYLOAD_SIZE); 87542bb9c91SPeter Crosthwaite } 87642bb9c91SPeter Crosthwaite 87742bb9c91SPeter Crosthwaite memcpy(s->hdr, buf, len); 87842bb9c91SPeter Crosthwaite 87942bb9c91SPeter Crosthwaite for (i = 0; i < ARRAY_SIZE(s->hdr); ++i) { 88042bb9c91SPeter Crosthwaite s->hdr[i] = le32_to_cpu(s->hdr[i]); 88142bb9c91SPeter Crosthwaite } 88242bb9c91SPeter Crosthwaite return len; 88342bb9c91SPeter Crosthwaite } 88442bb9c91SPeter Crosthwaite 88542bb9c91SPeter Crosthwaite static size_t 88642bb9c91SPeter Crosthwaite xilinx_axienet_data_stream_push(StreamSlave *obj, uint8_t *buf, size_t size) 88793f1e401SEdgar E. Iglesias { 88855b3e0c2SPeter Crosthwaite XilinxAXIEnetStreamSlave *ds = XILINX_AXI_ENET_DATA_STREAM(obj); 88955b3e0c2SPeter Crosthwaite XilinxAXIEnet *s = ds->enet; 89093f1e401SEdgar E. Iglesias 89193f1e401SEdgar E. Iglesias /* TX enable ? */ 89293f1e401SEdgar E. Iglesias if (!(s->tc & TC_TX)) { 89335e60bfdSPeter Crosthwaite return size; 89493f1e401SEdgar E. Iglesias } 89593f1e401SEdgar E. Iglesias 89693f1e401SEdgar E. Iglesias /* Jumbo or vlan sizes ? */ 89793f1e401SEdgar E. Iglesias if (!(s->tc & TC_JUM)) { 89893f1e401SEdgar E. Iglesias if (size > 1518 && size <= 1522 && !(s->tc & TC_VLAN)) { 89935e60bfdSPeter Crosthwaite return size; 90093f1e401SEdgar E. Iglesias } 90193f1e401SEdgar E. Iglesias } 90293f1e401SEdgar E. Iglesias 90342bb9c91SPeter Crosthwaite if (s->hdr[0] & 1) { 90442bb9c91SPeter Crosthwaite unsigned int start_off = s->hdr[1] >> 16; 90542bb9c91SPeter Crosthwaite unsigned int write_off = s->hdr[1] & 0xffff; 90693f1e401SEdgar E. Iglesias uint32_t tmp_csum; 90793f1e401SEdgar E. Iglesias uint16_t csum; 90893f1e401SEdgar E. Iglesias 90993f1e401SEdgar E. Iglesias tmp_csum = net_checksum_add(size - start_off, 91093f1e401SEdgar E. Iglesias (uint8_t *)buf + start_off); 91193f1e401SEdgar E. Iglesias /* Accumulate the seed. */ 91242bb9c91SPeter Crosthwaite tmp_csum += s->hdr[2] & 0xffff; 91393f1e401SEdgar E. Iglesias 91493f1e401SEdgar E. Iglesias /* Fold the 32bit partial checksum. */ 91593f1e401SEdgar E. Iglesias csum = net_checksum_finish(tmp_csum); 91693f1e401SEdgar E. Iglesias 91793f1e401SEdgar E. Iglesias /* Writeback. */ 91893f1e401SEdgar E. Iglesias buf[write_off] = csum >> 8; 91993f1e401SEdgar E. Iglesias buf[write_off + 1] = csum & 0xff; 92093f1e401SEdgar E. Iglesias } 92193f1e401SEdgar E. Iglesias 922b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), buf, size); 92393f1e401SEdgar E. Iglesias 92493f1e401SEdgar E. Iglesias s->stats.tx_bytes += size; 92593f1e401SEdgar E. Iglesias s->regs[R_IS] |= IS_TX_COMPLETE; 92693f1e401SEdgar E. Iglesias enet_update_irq(s); 92735e60bfdSPeter Crosthwaite 92835e60bfdSPeter Crosthwaite return size; 92993f1e401SEdgar E. Iglesias } 93093f1e401SEdgar E. Iglesias 93193f1e401SEdgar E. Iglesias static NetClientInfo net_xilinx_enet_info = { 9322be64a68SLaszlo Ersek .type = NET_CLIENT_OPTIONS_KIND_NIC, 93393f1e401SEdgar E. Iglesias .size = sizeof(NICState), 93493f1e401SEdgar E. Iglesias .can_receive = eth_can_rx, 93593f1e401SEdgar E. Iglesias .receive = eth_rx, 93693f1e401SEdgar E. Iglesias .cleanup = eth_cleanup, 93793f1e401SEdgar E. Iglesias }; 93893f1e401SEdgar E. Iglesias 939b2d9dfe9SPeter Crosthwaite static void xilinx_enet_realize(DeviceState *dev, Error **errp) 94093f1e401SEdgar E. Iglesias { 941f0e7a81cSPeter Crosthwaite XilinxAXIEnet *s = XILINX_AXI_ENET(dev); 94255b3e0c2SPeter Crosthwaite XilinxAXIEnetStreamSlave *ds = XILINX_AXI_ENET_DATA_STREAM(&s->rx_data_dev); 94342bb9c91SPeter Crosthwaite XilinxAXIEnetStreamSlave *cs = XILINX_AXI_ENET_CONTROL_STREAM( 94442bb9c91SPeter Crosthwaite &s->rx_control_dev); 94555b3e0c2SPeter Crosthwaite Error *local_errp = NULL; 94655b3e0c2SPeter Crosthwaite 94755b3e0c2SPeter Crosthwaite object_property_add_link(OBJECT(ds), "enet", "xlnx.axi-ethernet", 94855b3e0c2SPeter Crosthwaite (Object **) &ds->enet, &local_errp); 94942bb9c91SPeter Crosthwaite object_property_add_link(OBJECT(cs), "enet", "xlnx.axi-ethernet", 95042bb9c91SPeter Crosthwaite (Object **) &cs->enet, &local_errp); 95155b3e0c2SPeter Crosthwaite if (local_errp) { 95255b3e0c2SPeter Crosthwaite goto xilinx_enet_realize_fail; 95355b3e0c2SPeter Crosthwaite } 95455b3e0c2SPeter Crosthwaite object_property_set_link(OBJECT(ds), OBJECT(s), "enet", &local_errp); 95542bb9c91SPeter Crosthwaite object_property_set_link(OBJECT(cs), OBJECT(s), "enet", &local_errp); 95655b3e0c2SPeter Crosthwaite if (local_errp) { 95755b3e0c2SPeter Crosthwaite goto xilinx_enet_realize_fail; 95855b3e0c2SPeter Crosthwaite } 95993f1e401SEdgar E. Iglesias 96093f1e401SEdgar E. Iglesias qemu_macaddr_default_if_unset(&s->conf.macaddr); 96193f1e401SEdgar E. Iglesias s->nic = qemu_new_nic(&net_xilinx_enet_info, &s->conf, 962b2d9dfe9SPeter Crosthwaite object_get_typename(OBJECT(dev)), dev->id, s); 963b356f76dSJason Wang qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 96493f1e401SEdgar E. Iglesias 96593f1e401SEdgar E. Iglesias tdk_init(&s->TEMAC.phy); 96693f1e401SEdgar E. Iglesias mdio_attach(&s->TEMAC.mdio_bus, &s->TEMAC.phy, s->c_phyaddr); 96793f1e401SEdgar E. Iglesias 96893f1e401SEdgar E. Iglesias s->TEMAC.parent = s; 96993f1e401SEdgar E. Iglesias 9707267c094SAnthony Liguori s->rxmem = g_malloc(s->c_rxmem); 97155b3e0c2SPeter Crosthwaite return; 97255b3e0c2SPeter Crosthwaite 97355b3e0c2SPeter Crosthwaite xilinx_enet_realize_fail: 97455b3e0c2SPeter Crosthwaite if (!*errp) { 97555b3e0c2SPeter Crosthwaite *errp = local_errp; 97655b3e0c2SPeter Crosthwaite } 97793f1e401SEdgar E. Iglesias } 97893f1e401SEdgar E. Iglesias 979b2d9dfe9SPeter Crosthwaite static void xilinx_enet_init(Object *obj) 980669b4983SPeter A. G. Crosthwaite { 981f0e7a81cSPeter Crosthwaite XilinxAXIEnet *s = XILINX_AXI_ENET(obj); 982b2d9dfe9SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 983b15aaca4SPeter Crosthwaite Error *errp = NULL; 984669b4983SPeter A. G. Crosthwaite 985669b4983SPeter A. G. Crosthwaite object_property_add_link(obj, "axistream-connected", TYPE_STREAM_SLAVE, 98642bb9c91SPeter Crosthwaite (Object **) &s->tx_data_dev, &errp); 98742bb9c91SPeter Crosthwaite assert_no_error(errp); 98842bb9c91SPeter Crosthwaite object_property_add_link(obj, "axistream-control-connected", 98942bb9c91SPeter Crosthwaite TYPE_STREAM_SLAVE, 99042bb9c91SPeter Crosthwaite (Object **) &s->tx_control_dev, &errp); 991b15aaca4SPeter Crosthwaite assert_no_error(errp); 992b2d9dfe9SPeter Crosthwaite 99355b3e0c2SPeter Crosthwaite object_initialize(&s->rx_data_dev, TYPE_XILINX_AXI_ENET_DATA_STREAM); 99442bb9c91SPeter Crosthwaite object_initialize(&s->rx_control_dev, TYPE_XILINX_AXI_ENET_CONTROL_STREAM); 99555b3e0c2SPeter Crosthwaite object_property_add_child(OBJECT(s), "axistream-connected-target", 99655b3e0c2SPeter Crosthwaite (Object *)&s->rx_data_dev, &errp); 99755b3e0c2SPeter Crosthwaite assert_no_error(errp); 99842bb9c91SPeter Crosthwaite object_property_add_child(OBJECT(s), "axistream-control-connected-target", 99942bb9c91SPeter Crosthwaite (Object *)&s->rx_control_dev, &errp); 100042bb9c91SPeter Crosthwaite assert_no_error(errp); 100155b3e0c2SPeter Crosthwaite 1002b2d9dfe9SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 1003b2d9dfe9SPeter Crosthwaite 1004*eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &enet_ops, s, "enet", 0x40000); 1005b2d9dfe9SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 1006669b4983SPeter A. G. Crosthwaite } 1007669b4983SPeter A. G. Crosthwaite 1008999e12bbSAnthony Liguori static Property xilinx_enet_properties[] = { 1009545129e5SPeter Crosthwaite DEFINE_PROP_UINT32("phyaddr", XilinxAXIEnet, c_phyaddr, 7), 1010545129e5SPeter Crosthwaite DEFINE_PROP_UINT32("rxmem", XilinxAXIEnet, c_rxmem, 0x1000), 1011545129e5SPeter Crosthwaite DEFINE_PROP_UINT32("txmem", XilinxAXIEnet, c_txmem, 0x1000), 1012545129e5SPeter Crosthwaite DEFINE_NIC_PROPERTIES(XilinxAXIEnet, conf), 101393f1e401SEdgar E. Iglesias DEFINE_PROP_END_OF_LIST(), 1014999e12bbSAnthony Liguori }; 1015999e12bbSAnthony Liguori 1016999e12bbSAnthony Liguori static void xilinx_enet_class_init(ObjectClass *klass, void *data) 1017999e12bbSAnthony Liguori { 101839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1019999e12bbSAnthony Liguori 1020b2d9dfe9SPeter Crosthwaite dc->realize = xilinx_enet_realize; 102139bffca2SAnthony Liguori dc->props = xilinx_enet_properties; 10229ee0ceb7SPeter Crosthwaite dc->reset = xilinx_axienet_reset; 102355b3e0c2SPeter Crosthwaite } 102455b3e0c2SPeter Crosthwaite 102555b3e0c2SPeter Crosthwaite static void xilinx_enet_stream_class_init(ObjectClass *klass, void *data) 102655b3e0c2SPeter Crosthwaite { 102755b3e0c2SPeter Crosthwaite StreamSlaveClass *ssc = STREAM_SLAVE_CLASS(klass); 102855b3e0c2SPeter Crosthwaite 102955b3e0c2SPeter Crosthwaite ssc->push = data; 103093f1e401SEdgar E. Iglesias } 1031999e12bbSAnthony Liguori 10328c43a6f0SAndreas Färber static const TypeInfo xilinx_enet_info = { 1033f0e7a81cSPeter Crosthwaite .name = TYPE_XILINX_AXI_ENET, 103439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1035545129e5SPeter Crosthwaite .instance_size = sizeof(XilinxAXIEnet), 1036999e12bbSAnthony Liguori .class_init = xilinx_enet_class_init, 1037b2d9dfe9SPeter Crosthwaite .instance_init = xilinx_enet_init, 103855b3e0c2SPeter Crosthwaite }; 103955b3e0c2SPeter Crosthwaite 104055b3e0c2SPeter Crosthwaite static const TypeInfo xilinx_enet_data_stream_info = { 104155b3e0c2SPeter Crosthwaite .name = TYPE_XILINX_AXI_ENET_DATA_STREAM, 104255b3e0c2SPeter Crosthwaite .parent = TYPE_OBJECT, 104355b3e0c2SPeter Crosthwaite .instance_size = sizeof(struct XilinxAXIEnetStreamSlave), 104455b3e0c2SPeter Crosthwaite .class_init = xilinx_enet_stream_class_init, 104555b3e0c2SPeter Crosthwaite .class_data = xilinx_axienet_data_stream_push, 1046669b4983SPeter A. G. Crosthwaite .interfaces = (InterfaceInfo[]) { 1047669b4983SPeter A. G. Crosthwaite { TYPE_STREAM_SLAVE }, 1048669b4983SPeter A. G. Crosthwaite { } 1049669b4983SPeter A. G. Crosthwaite } 105093f1e401SEdgar E. Iglesias }; 105183f7d43aSAndreas Färber 105242bb9c91SPeter Crosthwaite static const TypeInfo xilinx_enet_control_stream_info = { 105342bb9c91SPeter Crosthwaite .name = TYPE_XILINX_AXI_ENET_CONTROL_STREAM, 105442bb9c91SPeter Crosthwaite .parent = TYPE_OBJECT, 105542bb9c91SPeter Crosthwaite .instance_size = sizeof(struct XilinxAXIEnetStreamSlave), 105642bb9c91SPeter Crosthwaite .class_init = xilinx_enet_stream_class_init, 105742bb9c91SPeter Crosthwaite .class_data = xilinx_axienet_control_stream_push, 105842bb9c91SPeter Crosthwaite .interfaces = (InterfaceInfo[]) { 105942bb9c91SPeter Crosthwaite { TYPE_STREAM_SLAVE }, 106042bb9c91SPeter Crosthwaite { } 106142bb9c91SPeter Crosthwaite } 106242bb9c91SPeter Crosthwaite }; 106342bb9c91SPeter Crosthwaite 106483f7d43aSAndreas Färber static void xilinx_enet_register_types(void) 106593f1e401SEdgar E. Iglesias { 106639bffca2SAnthony Liguori type_register_static(&xilinx_enet_info); 106755b3e0c2SPeter Crosthwaite type_register_static(&xilinx_enet_data_stream_info); 106842bb9c91SPeter Crosthwaite type_register_static(&xilinx_enet_control_stream_info); 106993f1e401SEdgar E. Iglesias } 107093f1e401SEdgar E. Iglesias 107183f7d43aSAndreas Färber type_init(xilinx_enet_register_types) 1072