193f1e401SEdgar E. Iglesias /* 293f1e401SEdgar E. Iglesias * QEMU model of Xilinx AXI-Ethernet. 393f1e401SEdgar E. Iglesias * 493f1e401SEdgar E. Iglesias * Copyright (c) 2011 Edgar E. Iglesias. 593f1e401SEdgar E. Iglesias * 693f1e401SEdgar E. Iglesias * Permission is hereby granted, free of charge, to any person obtaining a copy 793f1e401SEdgar E. Iglesias * of this software and associated documentation files (the "Software"), to deal 893f1e401SEdgar E. Iglesias * in the Software without restriction, including without limitation the rights 993f1e401SEdgar E. Iglesias * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1093f1e401SEdgar E. Iglesias * copies of the Software, and to permit persons to whom the Software is 1193f1e401SEdgar E. Iglesias * furnished to do so, subject to the following conditions: 1293f1e401SEdgar E. Iglesias * 1393f1e401SEdgar E. Iglesias * The above copyright notice and this permission notice shall be included in 1493f1e401SEdgar E. Iglesias * all copies or substantial portions of the Software. 1593f1e401SEdgar E. Iglesias * 1693f1e401SEdgar E. Iglesias * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1793f1e401SEdgar E. Iglesias * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1893f1e401SEdgar E. Iglesias * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1993f1e401SEdgar E. Iglesias * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2093f1e401SEdgar E. Iglesias * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2193f1e401SEdgar E. Iglesias * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2293f1e401SEdgar E. Iglesias * THE SOFTWARE. 2393f1e401SEdgar E. Iglesias */ 2493f1e401SEdgar E. Iglesias 25e8d40465SPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 27da34e65cSMarkus Armbruster #include "qapi/error.h" 281de7afc9SPaolo Bonzini #include "qemu/log.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 301422e32dSPaolo Bonzini #include "net/net.h" 3193f1e401SEdgar E. Iglesias #include "net/checksum.h" 3293f1e401SEdgar E. Iglesias 33*650d103dSMarkus Armbruster #include "hw/hw.h" 3464552b6bSMarkus Armbruster #include "hw/irq.h" 3583c9f4caSPaolo Bonzini #include "hw/stream.h" 3693f1e401SEdgar E. Iglesias 3793f1e401SEdgar E. Iglesias #define DPHY(x) 3893f1e401SEdgar E. Iglesias 39f0e7a81cSPeter Crosthwaite #define TYPE_XILINX_AXI_ENET "xlnx.axi-ethernet" 4055b3e0c2SPeter Crosthwaite #define TYPE_XILINX_AXI_ENET_DATA_STREAM "xilinx-axienet-data-stream" 4142bb9c91SPeter Crosthwaite #define TYPE_XILINX_AXI_ENET_CONTROL_STREAM "xilinx-axienet-control-stream" 42f0e7a81cSPeter Crosthwaite 43f0e7a81cSPeter Crosthwaite #define XILINX_AXI_ENET(obj) \ 44f0e7a81cSPeter Crosthwaite OBJECT_CHECK(XilinxAXIEnet, (obj), TYPE_XILINX_AXI_ENET) 45f0e7a81cSPeter Crosthwaite 4655b3e0c2SPeter Crosthwaite #define XILINX_AXI_ENET_DATA_STREAM(obj) \ 4755b3e0c2SPeter Crosthwaite OBJECT_CHECK(XilinxAXIEnetStreamSlave, (obj),\ 4855b3e0c2SPeter Crosthwaite TYPE_XILINX_AXI_ENET_DATA_STREAM) 4955b3e0c2SPeter Crosthwaite 5042bb9c91SPeter Crosthwaite #define XILINX_AXI_ENET_CONTROL_STREAM(obj) \ 5142bb9c91SPeter Crosthwaite OBJECT_CHECK(XilinxAXIEnetStreamSlave, (obj),\ 5242bb9c91SPeter Crosthwaite TYPE_XILINX_AXI_ENET_CONTROL_STREAM) 5342bb9c91SPeter Crosthwaite 5493f1e401SEdgar E. Iglesias /* Advertisement control register. */ 5593f1e401SEdgar E. Iglesias #define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */ 5693f1e401SEdgar E. Iglesias #define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */ 5793f1e401SEdgar E. Iglesias #define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */ 5893f1e401SEdgar E. Iglesias #define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */ 5993f1e401SEdgar E. Iglesias 6042bb9c91SPeter Crosthwaite #define CONTROL_PAYLOAD_WORDS 5 6142bb9c91SPeter Crosthwaite #define CONTROL_PAYLOAD_SIZE (CONTROL_PAYLOAD_WORDS * (sizeof(uint32_t))) 6242bb9c91SPeter Crosthwaite 6393f1e401SEdgar E. Iglesias struct PHY { 6493f1e401SEdgar E. Iglesias uint32_t regs[32]; 6593f1e401SEdgar E. Iglesias 6693f1e401SEdgar E. Iglesias int link; 6793f1e401SEdgar E. Iglesias 6893f1e401SEdgar E. Iglesias unsigned int (*read)(struct PHY *phy, unsigned int req); 6993f1e401SEdgar E. Iglesias void (*write)(struct PHY *phy, unsigned int req, 7093f1e401SEdgar E. Iglesias unsigned int data); 7193f1e401SEdgar E. Iglesias }; 7293f1e401SEdgar E. Iglesias 7393f1e401SEdgar E. Iglesias static unsigned int tdk_read(struct PHY *phy, unsigned int req) 7493f1e401SEdgar E. Iglesias { 7593f1e401SEdgar E. Iglesias int regnum; 7693f1e401SEdgar E. Iglesias unsigned r = 0; 7793f1e401SEdgar E. Iglesias 7893f1e401SEdgar E. Iglesias regnum = req & 0x1f; 7993f1e401SEdgar E. Iglesias 8093f1e401SEdgar E. Iglesias switch (regnum) { 8193f1e401SEdgar E. Iglesias case 1: 8293f1e401SEdgar E. Iglesias if (!phy->link) { 8393f1e401SEdgar E. Iglesias break; 8493f1e401SEdgar E. Iglesias } 8593f1e401SEdgar E. Iglesias /* MR1. */ 8693f1e401SEdgar E. Iglesias /* Speeds and modes. */ 8793f1e401SEdgar E. Iglesias r |= (1 << 13) | (1 << 14); 8893f1e401SEdgar E. Iglesias r |= (1 << 11) | (1 << 12); 8993f1e401SEdgar E. Iglesias r |= (1 << 5); /* Autoneg complete. */ 9093f1e401SEdgar E. Iglesias r |= (1 << 3); /* Autoneg able. */ 9193f1e401SEdgar E. Iglesias r |= (1 << 2); /* link. */ 9293f1e401SEdgar E. Iglesias r |= (1 << 1); /* link. */ 9393f1e401SEdgar E. Iglesias break; 9493f1e401SEdgar E. Iglesias case 5: 9593f1e401SEdgar E. Iglesias /* Link partner ability. 9693f1e401SEdgar E. Iglesias We are kind; always agree with whatever best mode 9793f1e401SEdgar E. Iglesias the guest advertises. */ 9893f1e401SEdgar E. Iglesias r = 1 << 14; /* Success. */ 9993f1e401SEdgar E. Iglesias /* Copy advertised modes. */ 10093f1e401SEdgar E. Iglesias r |= phy->regs[4] & (15 << 5); 10193f1e401SEdgar E. Iglesias /* Autoneg support. */ 10293f1e401SEdgar E. Iglesias r |= 1; 10393f1e401SEdgar E. Iglesias break; 10493f1e401SEdgar E. Iglesias case 17: 10524c12b79SStefan Weil /* Marvell PHY on many xilinx boards. */ 10693f1e401SEdgar E. Iglesias r = 0x8000; /* 1000Mb */ 10793f1e401SEdgar E. Iglesias break; 10893f1e401SEdgar E. Iglesias case 18: 10993f1e401SEdgar E. Iglesias { 11093f1e401SEdgar E. Iglesias /* Diagnostics reg. */ 11193f1e401SEdgar E. Iglesias int duplex = 0; 11293f1e401SEdgar E. Iglesias int speed_100 = 0; 11393f1e401SEdgar E. Iglesias 11493f1e401SEdgar E. Iglesias if (!phy->link) { 11593f1e401SEdgar E. Iglesias break; 11693f1e401SEdgar E. Iglesias } 11793f1e401SEdgar E. Iglesias 11893f1e401SEdgar E. Iglesias /* Are we advertising 100 half or 100 duplex ? */ 11993f1e401SEdgar E. Iglesias speed_100 = !!(phy->regs[4] & ADVERTISE_100HALF); 12093f1e401SEdgar E. Iglesias speed_100 |= !!(phy->regs[4] & ADVERTISE_100FULL); 12193f1e401SEdgar E. Iglesias 12293f1e401SEdgar E. Iglesias /* Are we advertising 10 duplex or 100 duplex ? */ 12393f1e401SEdgar E. Iglesias duplex = !!(phy->regs[4] & ADVERTISE_100FULL); 12493f1e401SEdgar E. Iglesias duplex |= !!(phy->regs[4] & ADVERTISE_10FULL); 12593f1e401SEdgar E. Iglesias r = (speed_100 << 10) | (duplex << 11); 12693f1e401SEdgar E. Iglesias } 12793f1e401SEdgar E. Iglesias break; 12893f1e401SEdgar E. Iglesias 12993f1e401SEdgar E. Iglesias default: 13093f1e401SEdgar E. Iglesias r = phy->regs[regnum]; 13193f1e401SEdgar E. Iglesias break; 13293f1e401SEdgar E. Iglesias } 13393f1e401SEdgar E. Iglesias DPHY(qemu_log("\n%s %x = reg[%d]\n", __func__, r, regnum)); 13493f1e401SEdgar E. Iglesias return r; 13593f1e401SEdgar E. Iglesias } 13693f1e401SEdgar E. Iglesias 13793f1e401SEdgar E. Iglesias static void 13893f1e401SEdgar E. Iglesias tdk_write(struct PHY *phy, unsigned int req, unsigned int data) 13993f1e401SEdgar E. Iglesias { 14093f1e401SEdgar E. Iglesias int regnum; 14193f1e401SEdgar E. Iglesias 14293f1e401SEdgar E. Iglesias regnum = req & 0x1f; 14393f1e401SEdgar E. Iglesias DPHY(qemu_log("%s reg[%d] = %x\n", __func__, regnum, data)); 14493f1e401SEdgar E. Iglesias switch (regnum) { 14593f1e401SEdgar E. Iglesias default: 14693f1e401SEdgar E. Iglesias phy->regs[regnum] = data; 14793f1e401SEdgar E. Iglesias break; 14893f1e401SEdgar E. Iglesias } 149f663faacSNathan Rossi 150f663faacSNathan Rossi /* Unconditionally clear regs[BMCR][BMCR_RESET] */ 151f663faacSNathan Rossi phy->regs[0] &= ~0x8000; 15293f1e401SEdgar E. Iglesias } 15393f1e401SEdgar E. Iglesias 15493f1e401SEdgar E. Iglesias static void 15593f1e401SEdgar E. Iglesias tdk_init(struct PHY *phy) 15693f1e401SEdgar E. Iglesias { 15793f1e401SEdgar E. Iglesias phy->regs[0] = 0x3100; 15893f1e401SEdgar E. Iglesias /* PHY Id. */ 15993f1e401SEdgar E. Iglesias phy->regs[2] = 0x0300; 16093f1e401SEdgar E. Iglesias phy->regs[3] = 0xe400; 16193f1e401SEdgar E. Iglesias /* Autonegotiation advertisement reg. */ 16293f1e401SEdgar E. Iglesias phy->regs[4] = 0x01E1; 16393f1e401SEdgar E. Iglesias phy->link = 1; 16493f1e401SEdgar E. Iglesias 16593f1e401SEdgar E. Iglesias phy->read = tdk_read; 16693f1e401SEdgar E. Iglesias phy->write = tdk_write; 16793f1e401SEdgar E. Iglesias } 16893f1e401SEdgar E. Iglesias 16993f1e401SEdgar E. Iglesias struct MDIOBus { 17093f1e401SEdgar E. Iglesias /* bus. */ 17193f1e401SEdgar E. Iglesias int mdc; 17293f1e401SEdgar E. Iglesias int mdio; 17393f1e401SEdgar E. Iglesias 17493f1e401SEdgar E. Iglesias /* decoder. */ 17593f1e401SEdgar E. Iglesias enum { 17693f1e401SEdgar E. Iglesias PREAMBLE, 17793f1e401SEdgar E. Iglesias SOF, 17893f1e401SEdgar E. Iglesias OPC, 17993f1e401SEdgar E. Iglesias ADDR, 18093f1e401SEdgar E. Iglesias REQ, 18193f1e401SEdgar E. Iglesias TURNAROUND, 18293f1e401SEdgar E. Iglesias DATA 18393f1e401SEdgar E. Iglesias } state; 18493f1e401SEdgar E. Iglesias unsigned int drive; 18593f1e401SEdgar E. Iglesias 18693f1e401SEdgar E. Iglesias unsigned int cnt; 18793f1e401SEdgar E. Iglesias unsigned int addr; 18893f1e401SEdgar E. Iglesias unsigned int opc; 18993f1e401SEdgar E. Iglesias unsigned int req; 19093f1e401SEdgar E. Iglesias unsigned int data; 19193f1e401SEdgar E. Iglesias 19293f1e401SEdgar E. Iglesias struct PHY *devs[32]; 19393f1e401SEdgar E. Iglesias }; 19493f1e401SEdgar E. Iglesias 19593f1e401SEdgar E. Iglesias static void 19693f1e401SEdgar E. Iglesias mdio_attach(struct MDIOBus *bus, struct PHY *phy, unsigned int addr) 19793f1e401SEdgar E. Iglesias { 19893f1e401SEdgar E. Iglesias bus->devs[addr & 0x1f] = phy; 19993f1e401SEdgar E. Iglesias } 20093f1e401SEdgar E. Iglesias 20193f1e401SEdgar E. Iglesias #ifdef USE_THIS_DEAD_CODE 20293f1e401SEdgar E. Iglesias static void 20393f1e401SEdgar E. Iglesias mdio_detach(struct MDIOBus *bus, struct PHY *phy, unsigned int addr) 20493f1e401SEdgar E. Iglesias { 20593f1e401SEdgar E. Iglesias bus->devs[addr & 0x1f] = NULL; 20693f1e401SEdgar E. Iglesias } 20793f1e401SEdgar E. Iglesias #endif 20893f1e401SEdgar E. Iglesias 20993f1e401SEdgar E. Iglesias static uint16_t mdio_read_req(struct MDIOBus *bus, unsigned int addr, 21093f1e401SEdgar E. Iglesias unsigned int reg) 21193f1e401SEdgar E. Iglesias { 21293f1e401SEdgar E. Iglesias struct PHY *phy; 21393f1e401SEdgar E. Iglesias uint16_t data; 21493f1e401SEdgar E. Iglesias 21593f1e401SEdgar E. Iglesias phy = bus->devs[addr]; 21693f1e401SEdgar E. Iglesias if (phy && phy->read) { 21793f1e401SEdgar E. Iglesias data = phy->read(phy, reg); 21893f1e401SEdgar E. Iglesias } else { 21993f1e401SEdgar E. Iglesias data = 0xffff; 22093f1e401SEdgar E. Iglesias } 22193f1e401SEdgar E. Iglesias DPHY(qemu_log("%s addr=%d reg=%d data=%x\n", __func__, addr, reg, data)); 22293f1e401SEdgar E. Iglesias return data; 22393f1e401SEdgar E. Iglesias } 22493f1e401SEdgar E. Iglesias 22593f1e401SEdgar E. Iglesias static void mdio_write_req(struct MDIOBus *bus, unsigned int addr, 22693f1e401SEdgar E. Iglesias unsigned int reg, uint16_t data) 22793f1e401SEdgar E. Iglesias { 22893f1e401SEdgar E. Iglesias struct PHY *phy; 22993f1e401SEdgar E. Iglesias 23093f1e401SEdgar E. Iglesias DPHY(qemu_log("%s addr=%d reg=%d data=%x\n", __func__, addr, reg, data)); 23193f1e401SEdgar E. Iglesias phy = bus->devs[addr]; 23293f1e401SEdgar E. Iglesias if (phy && phy->write) { 23393f1e401SEdgar E. Iglesias phy->write(phy, reg, data); 23493f1e401SEdgar E. Iglesias } 23593f1e401SEdgar E. Iglesias } 23693f1e401SEdgar E. Iglesias 23793f1e401SEdgar E. Iglesias #define DENET(x) 23893f1e401SEdgar E. Iglesias 23993f1e401SEdgar E. Iglesias #define R_RAF (0x000 / 4) 24093f1e401SEdgar E. Iglesias enum { 24193f1e401SEdgar E. Iglesias RAF_MCAST_REJ = (1 << 1), 24293f1e401SEdgar E. Iglesias RAF_BCAST_REJ = (1 << 2), 24393f1e401SEdgar E. Iglesias RAF_EMCF_EN = (1 << 12), 24493f1e401SEdgar E. Iglesias RAF_NEWFUNC_EN = (1 << 11) 24593f1e401SEdgar E. Iglesias }; 24693f1e401SEdgar E. Iglesias 24793f1e401SEdgar E. Iglesias #define R_IS (0x00C / 4) 24893f1e401SEdgar E. Iglesias enum { 24993f1e401SEdgar E. Iglesias IS_HARD_ACCESS_COMPLETE = 1, 25093f1e401SEdgar E. Iglesias IS_AUTONEG = (1 << 1), 25193f1e401SEdgar E. Iglesias IS_RX_COMPLETE = (1 << 2), 25293f1e401SEdgar E. Iglesias IS_RX_REJECT = (1 << 3), 25393f1e401SEdgar E. Iglesias IS_TX_COMPLETE = (1 << 5), 25493f1e401SEdgar E. Iglesias IS_RX_DCM_LOCK = (1 << 6), 25593f1e401SEdgar E. Iglesias IS_MGM_RDY = (1 << 7), 25693f1e401SEdgar E. Iglesias IS_PHY_RST_DONE = (1 << 8), 25793f1e401SEdgar E. Iglesias }; 25893f1e401SEdgar E. Iglesias 25993f1e401SEdgar E. Iglesias #define R_IP (0x010 / 4) 26093f1e401SEdgar E. Iglesias #define R_IE (0x014 / 4) 26193f1e401SEdgar E. Iglesias #define R_UAWL (0x020 / 4) 26293f1e401SEdgar E. Iglesias #define R_UAWU (0x024 / 4) 26393f1e401SEdgar E. Iglesias #define R_PPST (0x030 / 4) 26493f1e401SEdgar E. Iglesias enum { 26593f1e401SEdgar E. Iglesias PPST_LINKSTATUS = (1 << 0), 26693f1e401SEdgar E. Iglesias PPST_PHY_LINKSTATUS = (1 << 7), 26793f1e401SEdgar E. Iglesias }; 26893f1e401SEdgar E. Iglesias 26993f1e401SEdgar E. Iglesias #define R_STATS_RX_BYTESL (0x200 / 4) 27093f1e401SEdgar E. Iglesias #define R_STATS_RX_BYTESH (0x204 / 4) 27193f1e401SEdgar E. Iglesias #define R_STATS_TX_BYTESL (0x208 / 4) 27293f1e401SEdgar E. Iglesias #define R_STATS_TX_BYTESH (0x20C / 4) 27393f1e401SEdgar E. Iglesias #define R_STATS_RXL (0x290 / 4) 27493f1e401SEdgar E. Iglesias #define R_STATS_RXH (0x294 / 4) 27593f1e401SEdgar E. Iglesias #define R_STATS_RX_BCASTL (0x2a0 / 4) 27693f1e401SEdgar E. Iglesias #define R_STATS_RX_BCASTH (0x2a4 / 4) 27793f1e401SEdgar E. Iglesias #define R_STATS_RX_MCASTL (0x2a8 / 4) 27893f1e401SEdgar E. Iglesias #define R_STATS_RX_MCASTH (0x2ac / 4) 27993f1e401SEdgar E. Iglesias 28093f1e401SEdgar E. Iglesias #define R_RCW0 (0x400 / 4) 28193f1e401SEdgar E. Iglesias #define R_RCW1 (0x404 / 4) 28293f1e401SEdgar E. Iglesias enum { 28393f1e401SEdgar E. Iglesias RCW1_VLAN = (1 << 27), 28493f1e401SEdgar E. Iglesias RCW1_RX = (1 << 28), 28593f1e401SEdgar E. Iglesias RCW1_FCS = (1 << 29), 28693f1e401SEdgar E. Iglesias RCW1_JUM = (1 << 30), 28793f1e401SEdgar E. Iglesias RCW1_RST = (1 << 31), 28893f1e401SEdgar E. Iglesias }; 28993f1e401SEdgar E. Iglesias 29093f1e401SEdgar E. Iglesias #define R_TC (0x408 / 4) 29193f1e401SEdgar E. Iglesias enum { 29293f1e401SEdgar E. Iglesias TC_VLAN = (1 << 27), 29393f1e401SEdgar E. Iglesias TC_TX = (1 << 28), 29493f1e401SEdgar E. Iglesias TC_FCS = (1 << 29), 29593f1e401SEdgar E. Iglesias TC_JUM = (1 << 30), 29693f1e401SEdgar E. Iglesias TC_RST = (1 << 31), 29793f1e401SEdgar E. Iglesias }; 29893f1e401SEdgar E. Iglesias 29993f1e401SEdgar E. Iglesias #define R_EMMC (0x410 / 4) 30093f1e401SEdgar E. Iglesias enum { 30193f1e401SEdgar E. Iglesias EMMC_LINKSPEED_10MB = (0 << 30), 30293f1e401SEdgar E. Iglesias EMMC_LINKSPEED_100MB = (1 << 30), 30393f1e401SEdgar E. Iglesias EMMC_LINKSPEED_1000MB = (2 << 30), 30493f1e401SEdgar E. Iglesias }; 30593f1e401SEdgar E. Iglesias 30693f1e401SEdgar E. Iglesias #define R_PHYC (0x414 / 4) 30793f1e401SEdgar E. Iglesias 30893f1e401SEdgar E. Iglesias #define R_MC (0x500 / 4) 30993f1e401SEdgar E. Iglesias #define MC_EN (1 << 6) 31093f1e401SEdgar E. Iglesias 31193f1e401SEdgar E. Iglesias #define R_MCR (0x504 / 4) 31293f1e401SEdgar E. Iglesias #define R_MWD (0x508 / 4) 31393f1e401SEdgar E. Iglesias #define R_MRD (0x50c / 4) 31493f1e401SEdgar E. Iglesias #define R_MIS (0x600 / 4) 31593f1e401SEdgar E. Iglesias #define R_MIP (0x620 / 4) 31693f1e401SEdgar E. Iglesias #define R_MIE (0x640 / 4) 31793f1e401SEdgar E. Iglesias #define R_MIC (0x640 / 4) 31893f1e401SEdgar E. Iglesias 31993f1e401SEdgar E. Iglesias #define R_UAW0 (0x700 / 4) 32093f1e401SEdgar E. Iglesias #define R_UAW1 (0x704 / 4) 32193f1e401SEdgar E. Iglesias #define R_FMI (0x708 / 4) 32293f1e401SEdgar E. Iglesias #define R_AF0 (0x710 / 4) 32393f1e401SEdgar E. Iglesias #define R_AF1 (0x714 / 4) 32493f1e401SEdgar E. Iglesias #define R_MAX (0x34 / 4) 32593f1e401SEdgar E. Iglesias 32693f1e401SEdgar E. Iglesias /* Indirect registers. */ 32793f1e401SEdgar E. Iglesias struct TEMAC { 32893f1e401SEdgar E. Iglesias struct MDIOBus mdio_bus; 32993f1e401SEdgar E. Iglesias struct PHY phy; 33093f1e401SEdgar E. Iglesias 33193f1e401SEdgar E. Iglesias void *parent; 33293f1e401SEdgar E. Iglesias }; 33393f1e401SEdgar E. Iglesias 33455b3e0c2SPeter Crosthwaite typedef struct XilinxAXIEnetStreamSlave XilinxAXIEnetStreamSlave; 335545129e5SPeter Crosthwaite typedef struct XilinxAXIEnet XilinxAXIEnet; 336545129e5SPeter Crosthwaite 33755b3e0c2SPeter Crosthwaite struct XilinxAXIEnetStreamSlave { 33855b3e0c2SPeter Crosthwaite Object parent; 33955b3e0c2SPeter Crosthwaite 34055b3e0c2SPeter Crosthwaite struct XilinxAXIEnet *enet; 34155b3e0c2SPeter Crosthwaite } ; 34255b3e0c2SPeter Crosthwaite 34393f1e401SEdgar E. Iglesias struct XilinxAXIEnet { 34493f1e401SEdgar E. Iglesias SysBusDevice busdev; 3450dc31f3bSAvi Kivity MemoryRegion iomem; 34693f1e401SEdgar E. Iglesias qemu_irq irq; 34742bb9c91SPeter Crosthwaite StreamSlave *tx_data_dev; 34842bb9c91SPeter Crosthwaite StreamSlave *tx_control_dev; 34955b3e0c2SPeter Crosthwaite XilinxAXIEnetStreamSlave rx_data_dev; 35042bb9c91SPeter Crosthwaite XilinxAXIEnetStreamSlave rx_control_dev; 35193f1e401SEdgar E. Iglesias NICState *nic; 35293f1e401SEdgar E. Iglesias NICConf conf; 35393f1e401SEdgar E. Iglesias 35493f1e401SEdgar E. Iglesias 35593f1e401SEdgar E. Iglesias uint32_t c_rxmem; 35693f1e401SEdgar E. Iglesias uint32_t c_txmem; 35793f1e401SEdgar E. Iglesias uint32_t c_phyaddr; 35893f1e401SEdgar E. Iglesias 35993f1e401SEdgar E. Iglesias struct TEMAC TEMAC; 36093f1e401SEdgar E. Iglesias 36193f1e401SEdgar E. Iglesias /* MII regs. */ 36293f1e401SEdgar E. Iglesias union { 36393f1e401SEdgar E. Iglesias uint32_t regs[4]; 36493f1e401SEdgar E. Iglesias struct { 36593f1e401SEdgar E. Iglesias uint32_t mc; 36693f1e401SEdgar E. Iglesias uint32_t mcr; 36793f1e401SEdgar E. Iglesias uint32_t mwd; 36893f1e401SEdgar E. Iglesias uint32_t mrd; 36993f1e401SEdgar E. Iglesias }; 37093f1e401SEdgar E. Iglesias } mii; 37193f1e401SEdgar E. Iglesias 37293f1e401SEdgar E. Iglesias struct { 37393f1e401SEdgar E. Iglesias uint64_t rx_bytes; 37493f1e401SEdgar E. Iglesias uint64_t tx_bytes; 37593f1e401SEdgar E. Iglesias 37693f1e401SEdgar E. Iglesias uint64_t rx; 37793f1e401SEdgar E. Iglesias uint64_t rx_bcast; 37893f1e401SEdgar E. Iglesias uint64_t rx_mcast; 37993f1e401SEdgar E. Iglesias } stats; 38093f1e401SEdgar E. Iglesias 38193f1e401SEdgar E. Iglesias /* Receive configuration words. */ 38293f1e401SEdgar E. Iglesias uint32_t rcw[2]; 38393f1e401SEdgar E. Iglesias /* Transmit config. */ 38493f1e401SEdgar E. Iglesias uint32_t tc; 38593f1e401SEdgar E. Iglesias uint32_t emmc; 38693f1e401SEdgar E. Iglesias uint32_t phyc; 38793f1e401SEdgar E. Iglesias 38893f1e401SEdgar E. Iglesias /* Unicast Address Word. */ 38993f1e401SEdgar E. Iglesias uint32_t uaw[2]; 39093f1e401SEdgar E. Iglesias /* Unicast address filter used with extended mcast. */ 39193f1e401SEdgar E. Iglesias uint32_t ext_uaw[2]; 39293f1e401SEdgar E. Iglesias uint32_t fmi; 39393f1e401SEdgar E. Iglesias 39493f1e401SEdgar E. Iglesias uint32_t regs[R_MAX]; 39593f1e401SEdgar E. Iglesias 39693f1e401SEdgar E. Iglesias /* Multicast filter addrs. */ 39793f1e401SEdgar E. Iglesias uint32_t maddr[4][2]; 39893f1e401SEdgar E. Iglesias /* 32K x 1 lookup filter. */ 39993f1e401SEdgar E. Iglesias uint32_t ext_mtable[1024]; 40093f1e401SEdgar E. Iglesias 40142bb9c91SPeter Crosthwaite uint32_t hdr[CONTROL_PAYLOAD_WORDS]; 40293f1e401SEdgar E. Iglesias 40393f1e401SEdgar E. Iglesias uint8_t *rxmem; 4043630ae95SPeter Crosthwaite uint32_t rxsize; 4053630ae95SPeter Crosthwaite uint32_t rxpos; 40642bb9c91SPeter Crosthwaite 40742bb9c91SPeter Crosthwaite uint8_t rxapp[CONTROL_PAYLOAD_SIZE]; 40842bb9c91SPeter Crosthwaite uint32_t rxappsize; 409f9f7492eSFam Zheng 410f9f7492eSFam Zheng /* Whether axienet_eth_rx_notify should flush incoming queue. */ 411f9f7492eSFam Zheng bool need_flush; 41293f1e401SEdgar E. Iglesias }; 41393f1e401SEdgar E. Iglesias 414545129e5SPeter Crosthwaite static void axienet_rx_reset(XilinxAXIEnet *s) 41593f1e401SEdgar E. Iglesias { 41693f1e401SEdgar E. Iglesias s->rcw[1] = RCW1_JUM | RCW1_FCS | RCW1_RX | RCW1_VLAN; 41793f1e401SEdgar E. Iglesias } 41893f1e401SEdgar E. Iglesias 419545129e5SPeter Crosthwaite static void axienet_tx_reset(XilinxAXIEnet *s) 42093f1e401SEdgar E. Iglesias { 42193f1e401SEdgar E. Iglesias s->tc = TC_JUM | TC_TX | TC_VLAN; 42293f1e401SEdgar E. Iglesias } 42393f1e401SEdgar E. Iglesias 424545129e5SPeter Crosthwaite static inline int axienet_rx_resetting(XilinxAXIEnet *s) 42593f1e401SEdgar E. Iglesias { 42693f1e401SEdgar E. Iglesias return s->rcw[1] & RCW1_RST; 42793f1e401SEdgar E. Iglesias } 42893f1e401SEdgar E. Iglesias 429545129e5SPeter Crosthwaite static inline int axienet_rx_enabled(XilinxAXIEnet *s) 43093f1e401SEdgar E. Iglesias { 43193f1e401SEdgar E. Iglesias return s->rcw[1] & RCW1_RX; 43293f1e401SEdgar E. Iglesias } 43393f1e401SEdgar E. Iglesias 434545129e5SPeter Crosthwaite static inline int axienet_extmcf_enabled(XilinxAXIEnet *s) 43593f1e401SEdgar E. Iglesias { 43693f1e401SEdgar E. Iglesias return !!(s->regs[R_RAF] & RAF_EMCF_EN); 43793f1e401SEdgar E. Iglesias } 43893f1e401SEdgar E. Iglesias 439545129e5SPeter Crosthwaite static inline int axienet_newfunc_enabled(XilinxAXIEnet *s) 44093f1e401SEdgar E. Iglesias { 44193f1e401SEdgar E. Iglesias return !!(s->regs[R_RAF] & RAF_NEWFUNC_EN); 44293f1e401SEdgar E. Iglesias } 44393f1e401SEdgar E. Iglesias 4449ee0ceb7SPeter Crosthwaite static void xilinx_axienet_reset(DeviceState *d) 44593f1e401SEdgar E. Iglesias { 4469ee0ceb7SPeter Crosthwaite XilinxAXIEnet *s = XILINX_AXI_ENET(d); 4479ee0ceb7SPeter Crosthwaite 44893f1e401SEdgar E. Iglesias axienet_rx_reset(s); 44993f1e401SEdgar E. Iglesias axienet_tx_reset(s); 45093f1e401SEdgar E. Iglesias 45193f1e401SEdgar E. Iglesias s->regs[R_PPST] = PPST_LINKSTATUS | PPST_PHY_LINKSTATUS; 45293f1e401SEdgar E. Iglesias s->regs[R_IS] = IS_AUTONEG | IS_RX_DCM_LOCK | IS_MGM_RDY | IS_PHY_RST_DONE; 45393f1e401SEdgar E. Iglesias 45493f1e401SEdgar E. Iglesias s->emmc = EMMC_LINKSPEED_100MB; 45593f1e401SEdgar E. Iglesias } 45693f1e401SEdgar E. Iglesias 457545129e5SPeter Crosthwaite static void enet_update_irq(XilinxAXIEnet *s) 45893f1e401SEdgar E. Iglesias { 45993f1e401SEdgar E. Iglesias s->regs[R_IP] = s->regs[R_IS] & s->regs[R_IE]; 46093f1e401SEdgar E. Iglesias qemu_set_irq(s->irq, !!s->regs[R_IP]); 46193f1e401SEdgar E. Iglesias } 46293f1e401SEdgar E. Iglesias 463a8170e5eSAvi Kivity static uint64_t enet_read(void *opaque, hwaddr addr, unsigned size) 46493f1e401SEdgar E. Iglesias { 465545129e5SPeter Crosthwaite XilinxAXIEnet *s = opaque; 46693f1e401SEdgar E. Iglesias uint32_t r = 0; 46793f1e401SEdgar E. Iglesias addr >>= 2; 46893f1e401SEdgar E. Iglesias 46993f1e401SEdgar E. Iglesias switch (addr) { 47093f1e401SEdgar E. Iglesias case R_RCW0: 47193f1e401SEdgar E. Iglesias case R_RCW1: 47293f1e401SEdgar E. Iglesias r = s->rcw[addr & 1]; 47393f1e401SEdgar E. Iglesias break; 47493f1e401SEdgar E. Iglesias 47593f1e401SEdgar E. Iglesias case R_TC: 47693f1e401SEdgar E. Iglesias r = s->tc; 47793f1e401SEdgar E. Iglesias break; 47893f1e401SEdgar E. Iglesias 47993f1e401SEdgar E. Iglesias case R_EMMC: 48093f1e401SEdgar E. Iglesias r = s->emmc; 48193f1e401SEdgar E. Iglesias break; 48293f1e401SEdgar E. Iglesias 48393f1e401SEdgar E. Iglesias case R_PHYC: 48493f1e401SEdgar E. Iglesias r = s->phyc; 48593f1e401SEdgar E. Iglesias break; 48693f1e401SEdgar E. Iglesias 48793f1e401SEdgar E. Iglesias case R_MCR: 48893f1e401SEdgar E. Iglesias r = s->mii.regs[addr & 3] | (1 << 7); /* Always ready. */ 48993f1e401SEdgar E. Iglesias break; 49093f1e401SEdgar E. Iglesias 49193f1e401SEdgar E. Iglesias case R_STATS_RX_BYTESL: 49293f1e401SEdgar E. Iglesias case R_STATS_RX_BYTESH: 49393f1e401SEdgar E. Iglesias r = s->stats.rx_bytes >> (32 * (addr & 1)); 49493f1e401SEdgar E. Iglesias break; 49593f1e401SEdgar E. Iglesias 49693f1e401SEdgar E. Iglesias case R_STATS_TX_BYTESL: 49793f1e401SEdgar E. Iglesias case R_STATS_TX_BYTESH: 49893f1e401SEdgar E. Iglesias r = s->stats.tx_bytes >> (32 * (addr & 1)); 49993f1e401SEdgar E. Iglesias break; 50093f1e401SEdgar E. Iglesias 50193f1e401SEdgar E. Iglesias case R_STATS_RXL: 50293f1e401SEdgar E. Iglesias case R_STATS_RXH: 50393f1e401SEdgar E. Iglesias r = s->stats.rx >> (32 * (addr & 1)); 50493f1e401SEdgar E. Iglesias break; 50593f1e401SEdgar E. Iglesias case R_STATS_RX_BCASTL: 50693f1e401SEdgar E. Iglesias case R_STATS_RX_BCASTH: 50793f1e401SEdgar E. Iglesias r = s->stats.rx_bcast >> (32 * (addr & 1)); 50893f1e401SEdgar E. Iglesias break; 50993f1e401SEdgar E. Iglesias case R_STATS_RX_MCASTL: 51093f1e401SEdgar E. Iglesias case R_STATS_RX_MCASTH: 51193f1e401SEdgar E. Iglesias r = s->stats.rx_mcast >> (32 * (addr & 1)); 51293f1e401SEdgar E. Iglesias break; 51393f1e401SEdgar E. Iglesias 51493f1e401SEdgar E. Iglesias case R_MC: 51593f1e401SEdgar E. Iglesias case R_MWD: 51693f1e401SEdgar E. Iglesias case R_MRD: 51793f1e401SEdgar E. Iglesias r = s->mii.regs[addr & 3]; 51893f1e401SEdgar E. Iglesias break; 51993f1e401SEdgar E. Iglesias 52093f1e401SEdgar E. Iglesias case R_UAW0: 52193f1e401SEdgar E. Iglesias case R_UAW1: 52293f1e401SEdgar E. Iglesias r = s->uaw[addr & 1]; 52393f1e401SEdgar E. Iglesias break; 52493f1e401SEdgar E. Iglesias 52593f1e401SEdgar E. Iglesias case R_UAWU: 52693f1e401SEdgar E. Iglesias case R_UAWL: 52793f1e401SEdgar E. Iglesias r = s->ext_uaw[addr & 1]; 52893f1e401SEdgar E. Iglesias break; 52993f1e401SEdgar E. Iglesias 53093f1e401SEdgar E. Iglesias case R_FMI: 53193f1e401SEdgar E. Iglesias r = s->fmi; 53293f1e401SEdgar E. Iglesias break; 53393f1e401SEdgar E. Iglesias 53493f1e401SEdgar E. Iglesias case R_AF0: 53593f1e401SEdgar E. Iglesias case R_AF1: 53693f1e401SEdgar E. Iglesias r = s->maddr[s->fmi & 3][addr & 1]; 53793f1e401SEdgar E. Iglesias break; 53893f1e401SEdgar E. Iglesias 53993f1e401SEdgar E. Iglesias case 0x8000 ... 0x83ff: 54093f1e401SEdgar E. Iglesias r = s->ext_mtable[addr - 0x8000]; 54193f1e401SEdgar E. Iglesias break; 54293f1e401SEdgar E. Iglesias 54393f1e401SEdgar E. Iglesias default: 54493f1e401SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) { 54593f1e401SEdgar E. Iglesias r = s->regs[addr]; 54693f1e401SEdgar E. Iglesias } 54793f1e401SEdgar E. Iglesias DENET(qemu_log("%s addr=" TARGET_FMT_plx " v=%x\n", 54893f1e401SEdgar E. Iglesias __func__, addr * 4, r)); 54993f1e401SEdgar E. Iglesias break; 55093f1e401SEdgar E. Iglesias } 55193f1e401SEdgar E. Iglesias return r; 55293f1e401SEdgar E. Iglesias } 55393f1e401SEdgar E. Iglesias 554a8170e5eSAvi Kivity static void enet_write(void *opaque, hwaddr addr, 5550dc31f3bSAvi Kivity uint64_t value, unsigned size) 55693f1e401SEdgar E. Iglesias { 557545129e5SPeter Crosthwaite XilinxAXIEnet *s = opaque; 55893f1e401SEdgar E. Iglesias struct TEMAC *t = &s->TEMAC; 55993f1e401SEdgar E. Iglesias 56093f1e401SEdgar E. Iglesias addr >>= 2; 56193f1e401SEdgar E. Iglesias switch (addr) { 56293f1e401SEdgar E. Iglesias case R_RCW0: 56393f1e401SEdgar E. Iglesias case R_RCW1: 56493f1e401SEdgar E. Iglesias s->rcw[addr & 1] = value; 56593f1e401SEdgar E. Iglesias if ((addr & 1) && value & RCW1_RST) { 56693f1e401SEdgar E. Iglesias axienet_rx_reset(s); 5674dbb9ed3SPeter Crosthwaite } else { 5684dbb9ed3SPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 56993f1e401SEdgar E. Iglesias } 57093f1e401SEdgar E. Iglesias break; 57193f1e401SEdgar E. Iglesias 57293f1e401SEdgar E. Iglesias case R_TC: 57393f1e401SEdgar E. Iglesias s->tc = value; 57493f1e401SEdgar E. Iglesias if (value & TC_RST) { 57593f1e401SEdgar E. Iglesias axienet_tx_reset(s); 57693f1e401SEdgar E. Iglesias } 57793f1e401SEdgar E. Iglesias break; 57893f1e401SEdgar E. Iglesias 57993f1e401SEdgar E. Iglesias case R_EMMC: 58093f1e401SEdgar E. Iglesias s->emmc = value; 58193f1e401SEdgar E. Iglesias break; 58293f1e401SEdgar E. Iglesias 58393f1e401SEdgar E. Iglesias case R_PHYC: 58493f1e401SEdgar E. Iglesias s->phyc = value; 58593f1e401SEdgar E. Iglesias break; 58693f1e401SEdgar E. Iglesias 58793f1e401SEdgar E. Iglesias case R_MC: 5884e298e46SStefan Weil value &= ((1 << 7) - 1); 58993f1e401SEdgar E. Iglesias 59093f1e401SEdgar E. Iglesias /* Enable the MII. */ 59193f1e401SEdgar E. Iglesias if (value & MC_EN) { 59293f1e401SEdgar E. Iglesias unsigned int miiclkdiv = value & ((1 << 6) - 1); 59393f1e401SEdgar E. Iglesias if (!miiclkdiv) { 59493f1e401SEdgar E. Iglesias qemu_log("AXIENET: MDIO enabled but MDIOCLK is zero!\n"); 59593f1e401SEdgar E. Iglesias } 59693f1e401SEdgar E. Iglesias } 59793f1e401SEdgar E. Iglesias s->mii.mc = value; 59893f1e401SEdgar E. Iglesias break; 59993f1e401SEdgar E. Iglesias 60093f1e401SEdgar E. Iglesias case R_MCR: { 60193f1e401SEdgar E. Iglesias unsigned int phyaddr = (value >> 24) & 0x1f; 60293f1e401SEdgar E. Iglesias unsigned int regaddr = (value >> 16) & 0x1f; 60393f1e401SEdgar E. Iglesias unsigned int op = (value >> 14) & 3; 60493f1e401SEdgar E. Iglesias unsigned int initiate = (value >> 11) & 1; 60593f1e401SEdgar E. Iglesias 60693f1e401SEdgar E. Iglesias if (initiate) { 60793f1e401SEdgar E. Iglesias if (op == 1) { 60893f1e401SEdgar E. Iglesias mdio_write_req(&t->mdio_bus, phyaddr, regaddr, s->mii.mwd); 60993f1e401SEdgar E. Iglesias } else if (op == 2) { 61093f1e401SEdgar E. Iglesias s->mii.mrd = mdio_read_req(&t->mdio_bus, phyaddr, regaddr); 61193f1e401SEdgar E. Iglesias } else { 61293f1e401SEdgar E. Iglesias qemu_log("AXIENET: invalid MDIOBus OP=%d\n", op); 61393f1e401SEdgar E. Iglesias } 61493f1e401SEdgar E. Iglesias } 61593f1e401SEdgar E. Iglesias s->mii.mcr = value; 61693f1e401SEdgar E. Iglesias break; 61793f1e401SEdgar E. Iglesias } 61893f1e401SEdgar E. Iglesias 61993f1e401SEdgar E. Iglesias case R_MWD: 62093f1e401SEdgar E. Iglesias case R_MRD: 62193f1e401SEdgar E. Iglesias s->mii.regs[addr & 3] = value; 62293f1e401SEdgar E. Iglesias break; 62393f1e401SEdgar E. Iglesias 62493f1e401SEdgar E. Iglesias 62593f1e401SEdgar E. Iglesias case R_UAW0: 62693f1e401SEdgar E. Iglesias case R_UAW1: 62793f1e401SEdgar E. Iglesias s->uaw[addr & 1] = value; 62893f1e401SEdgar E. Iglesias break; 62993f1e401SEdgar E. Iglesias 63093f1e401SEdgar E. Iglesias case R_UAWL: 63193f1e401SEdgar E. Iglesias case R_UAWU: 63293f1e401SEdgar E. Iglesias s->ext_uaw[addr & 1] = value; 63393f1e401SEdgar E. Iglesias break; 63493f1e401SEdgar E. Iglesias 63593f1e401SEdgar E. Iglesias case R_FMI: 63693f1e401SEdgar E. Iglesias s->fmi = value; 63793f1e401SEdgar E. Iglesias break; 63893f1e401SEdgar E. Iglesias 63993f1e401SEdgar E. Iglesias case R_AF0: 64093f1e401SEdgar E. Iglesias case R_AF1: 64193f1e401SEdgar E. Iglesias s->maddr[s->fmi & 3][addr & 1] = value; 64293f1e401SEdgar E. Iglesias break; 64393f1e401SEdgar E. Iglesias 644d4d230daSPeter Crosthwaite case R_IS: 645d4d230daSPeter Crosthwaite s->regs[addr] &= ~value; 646d4d230daSPeter Crosthwaite break; 647d4d230daSPeter Crosthwaite 64893f1e401SEdgar E. Iglesias case 0x8000 ... 0x83ff: 64993f1e401SEdgar E. Iglesias s->ext_mtable[addr - 0x8000] = value; 65093f1e401SEdgar E. Iglesias break; 65193f1e401SEdgar E. Iglesias 65293f1e401SEdgar E. Iglesias default: 65393f1e401SEdgar E. Iglesias DENET(qemu_log("%s addr=" TARGET_FMT_plx " v=%x\n", 6540dc31f3bSAvi Kivity __func__, addr * 4, (unsigned)value)); 65593f1e401SEdgar E. Iglesias if (addr < ARRAY_SIZE(s->regs)) { 65693f1e401SEdgar E. Iglesias s->regs[addr] = value; 65793f1e401SEdgar E. Iglesias } 65893f1e401SEdgar E. Iglesias break; 65993f1e401SEdgar E. Iglesias } 66093f1e401SEdgar E. Iglesias enet_update_irq(s); 66193f1e401SEdgar E. Iglesias } 66293f1e401SEdgar E. Iglesias 6630dc31f3bSAvi Kivity static const MemoryRegionOps enet_ops = { 6640dc31f3bSAvi Kivity .read = enet_read, 6650dc31f3bSAvi Kivity .write = enet_write, 6660dc31f3bSAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 66793f1e401SEdgar E. Iglesias }; 66893f1e401SEdgar E. Iglesias 669f9f7492eSFam Zheng static int eth_can_rx(XilinxAXIEnet *s) 67093f1e401SEdgar E. Iglesias { 67193f1e401SEdgar E. Iglesias /* RX enabled? */ 6723630ae95SPeter Crosthwaite return !s->rxsize && !axienet_rx_resetting(s) && axienet_rx_enabled(s); 67393f1e401SEdgar E. Iglesias } 67493f1e401SEdgar E. Iglesias 67593f1e401SEdgar E. Iglesias static int enet_match_addr(const uint8_t *buf, uint32_t f0, uint32_t f1) 67693f1e401SEdgar E. Iglesias { 67793f1e401SEdgar E. Iglesias int match = 1; 67893f1e401SEdgar E. Iglesias 67993f1e401SEdgar E. Iglesias if (memcmp(buf, &f0, 4)) { 68093f1e401SEdgar E. Iglesias match = 0; 68193f1e401SEdgar E. Iglesias } 68293f1e401SEdgar E. Iglesias 68393f1e401SEdgar E. Iglesias if (buf[4] != (f1 & 0xff) || buf[5] != ((f1 >> 8) & 0xff)) { 68493f1e401SEdgar E. Iglesias match = 0; 68593f1e401SEdgar E. Iglesias } 68693f1e401SEdgar E. Iglesias 68793f1e401SEdgar E. Iglesias return match; 68893f1e401SEdgar E. Iglesias } 68993f1e401SEdgar E. Iglesias 6903630ae95SPeter Crosthwaite static void axienet_eth_rx_notify(void *opaque) 6913630ae95SPeter Crosthwaite { 6923630ae95SPeter Crosthwaite XilinxAXIEnet *s = XILINX_AXI_ENET(opaque); 6933630ae95SPeter Crosthwaite 69442bb9c91SPeter Crosthwaite while (s->rxappsize && stream_can_push(s->tx_control_dev, 69542bb9c91SPeter Crosthwaite axienet_eth_rx_notify, s)) { 69642bb9c91SPeter Crosthwaite size_t ret = stream_push(s->tx_control_dev, 69742bb9c91SPeter Crosthwaite (void *)s->rxapp + CONTROL_PAYLOAD_SIZE 69842bb9c91SPeter Crosthwaite - s->rxappsize, s->rxappsize); 69942bb9c91SPeter Crosthwaite s->rxappsize -= ret; 70042bb9c91SPeter Crosthwaite } 70142bb9c91SPeter Crosthwaite 70242bb9c91SPeter Crosthwaite while (s->rxsize && stream_can_push(s->tx_data_dev, 70342bb9c91SPeter Crosthwaite axienet_eth_rx_notify, s)) { 70442bb9c91SPeter Crosthwaite size_t ret = stream_push(s->tx_data_dev, (void *)s->rxmem + s->rxpos, 70542bb9c91SPeter Crosthwaite s->rxsize); 7063630ae95SPeter Crosthwaite s->rxsize -= ret; 7073630ae95SPeter Crosthwaite s->rxpos += ret; 7083630ae95SPeter Crosthwaite if (!s->rxsize) { 7093630ae95SPeter Crosthwaite s->regs[R_IS] |= IS_RX_COMPLETE; 710f9f7492eSFam Zheng if (s->need_flush) { 711f9f7492eSFam Zheng s->need_flush = false; 712f9f7492eSFam Zheng qemu_flush_queued_packets(qemu_get_queue(s->nic)); 713f9f7492eSFam Zheng } 7143630ae95SPeter Crosthwaite } 7153630ae95SPeter Crosthwaite } 7163630ae95SPeter Crosthwaite enet_update_irq(s); 7173630ae95SPeter Crosthwaite } 7183630ae95SPeter Crosthwaite 7194e68f7a0SStefan Hajnoczi static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size) 72093f1e401SEdgar E. Iglesias { 721545129e5SPeter Crosthwaite XilinxAXIEnet *s = qemu_get_nic_opaque(nc); 72293f1e401SEdgar E. Iglesias static const unsigned char sa_bcast[6] = {0xff, 0xff, 0xff, 72393f1e401SEdgar E. Iglesias 0xff, 0xff, 0xff}; 72493f1e401SEdgar E. Iglesias static const unsigned char sa_ipmcast[3] = {0x01, 0x00, 0x52}; 72542bb9c91SPeter Crosthwaite uint32_t app[CONTROL_PAYLOAD_WORDS] = {0}; 72693f1e401SEdgar E. Iglesias int promisc = s->fmi & (1 << 31); 72793f1e401SEdgar E. Iglesias int unicast, broadcast, multicast, ip_multicast = 0; 72893f1e401SEdgar E. Iglesias uint32_t csum32; 72993f1e401SEdgar E. Iglesias uint16_t csum16; 73093f1e401SEdgar E. Iglesias int i; 73193f1e401SEdgar E. Iglesias 73293f1e401SEdgar E. Iglesias DENET(qemu_log("%s: %zd bytes\n", __func__, size)); 73393f1e401SEdgar E. Iglesias 734f9f7492eSFam Zheng if (!eth_can_rx(s)) { 735f9f7492eSFam Zheng s->need_flush = true; 736f9f7492eSFam Zheng return 0; 737f9f7492eSFam Zheng } 738f9f7492eSFam Zheng 73993f1e401SEdgar E. Iglesias unicast = ~buf[0] & 0x1; 74093f1e401SEdgar E. Iglesias broadcast = memcmp(buf, sa_bcast, 6) == 0; 74193f1e401SEdgar E. Iglesias multicast = !unicast && !broadcast; 74293f1e401SEdgar E. Iglesias if (multicast && (memcmp(sa_ipmcast, buf, sizeof sa_ipmcast) == 0)) { 74393f1e401SEdgar E. Iglesias ip_multicast = 1; 74493f1e401SEdgar E. Iglesias } 74593f1e401SEdgar E. Iglesias 74693f1e401SEdgar E. Iglesias /* Jumbo or vlan sizes ? */ 74793f1e401SEdgar E. Iglesias if (!(s->rcw[1] & RCW1_JUM)) { 74893f1e401SEdgar E. Iglesias if (size > 1518 && size <= 1522 && !(s->rcw[1] & RCW1_VLAN)) { 74993f1e401SEdgar E. Iglesias return size; 75093f1e401SEdgar E. Iglesias } 75193f1e401SEdgar E. Iglesias } 75293f1e401SEdgar E. Iglesias 75393f1e401SEdgar E. Iglesias /* Basic Address filters. If you want to use the extended filters 75493f1e401SEdgar E. Iglesias you'll generally have to place the ethernet mac into promiscuous mode 75593f1e401SEdgar E. Iglesias to avoid the basic filtering from dropping most frames. */ 75693f1e401SEdgar E. Iglesias if (!promisc) { 75793f1e401SEdgar E. Iglesias if (unicast) { 75893f1e401SEdgar E. Iglesias if (!enet_match_addr(buf, s->uaw[0], s->uaw[1])) { 75993f1e401SEdgar E. Iglesias return size; 76093f1e401SEdgar E. Iglesias } 76193f1e401SEdgar E. Iglesias } else { 76293f1e401SEdgar E. Iglesias if (broadcast) { 76393f1e401SEdgar E. Iglesias /* Broadcast. */ 76493f1e401SEdgar E. Iglesias if (s->regs[R_RAF] & RAF_BCAST_REJ) { 76593f1e401SEdgar E. Iglesias return size; 76693f1e401SEdgar E. Iglesias } 76793f1e401SEdgar E. Iglesias } else { 76893f1e401SEdgar E. Iglesias int drop = 1; 76993f1e401SEdgar E. Iglesias 77093f1e401SEdgar E. Iglesias /* Multicast. */ 77193f1e401SEdgar E. Iglesias if (s->regs[R_RAF] & RAF_MCAST_REJ) { 77293f1e401SEdgar E. Iglesias return size; 77393f1e401SEdgar E. Iglesias } 77493f1e401SEdgar E. Iglesias 77593f1e401SEdgar E. Iglesias for (i = 0; i < 4; i++) { 77693f1e401SEdgar E. Iglesias if (enet_match_addr(buf, s->maddr[i][0], s->maddr[i][1])) { 77793f1e401SEdgar E. Iglesias drop = 0; 77893f1e401SEdgar E. Iglesias break; 77993f1e401SEdgar E. Iglesias } 78093f1e401SEdgar E. Iglesias } 78193f1e401SEdgar E. Iglesias 78293f1e401SEdgar E. Iglesias if (drop) { 78393f1e401SEdgar E. Iglesias return size; 78493f1e401SEdgar E. Iglesias } 78593f1e401SEdgar E. Iglesias } 78693f1e401SEdgar E. Iglesias } 78793f1e401SEdgar E. Iglesias } 78893f1e401SEdgar E. Iglesias 78993f1e401SEdgar E. Iglesias /* Extended mcast filtering enabled? */ 79093f1e401SEdgar E. Iglesias if (axienet_newfunc_enabled(s) && axienet_extmcf_enabled(s)) { 79193f1e401SEdgar E. Iglesias if (unicast) { 79293f1e401SEdgar E. Iglesias if (!enet_match_addr(buf, s->ext_uaw[0], s->ext_uaw[1])) { 79393f1e401SEdgar E. Iglesias return size; 79493f1e401SEdgar E. Iglesias } 79593f1e401SEdgar E. Iglesias } else { 79693f1e401SEdgar E. Iglesias if (broadcast) { 79793f1e401SEdgar E. Iglesias /* Broadcast. ??? */ 79893f1e401SEdgar E. Iglesias if (s->regs[R_RAF] & RAF_BCAST_REJ) { 79993f1e401SEdgar E. Iglesias return size; 80093f1e401SEdgar E. Iglesias } 80193f1e401SEdgar E. Iglesias } else { 80293f1e401SEdgar E. Iglesias int idx, bit; 80393f1e401SEdgar E. Iglesias 80493f1e401SEdgar E. Iglesias /* Multicast. */ 80593f1e401SEdgar E. Iglesias if (!memcmp(buf, sa_ipmcast, 3)) { 80693f1e401SEdgar E. Iglesias return size; 80793f1e401SEdgar E. Iglesias } 80893f1e401SEdgar E. Iglesias 80993f1e401SEdgar E. Iglesias idx = (buf[4] & 0x7f) << 8; 81093f1e401SEdgar E. Iglesias idx |= buf[5]; 81193f1e401SEdgar E. Iglesias 81293f1e401SEdgar E. Iglesias bit = 1 << (idx & 0x1f); 81393f1e401SEdgar E. Iglesias idx >>= 5; 81493f1e401SEdgar E. Iglesias 81593f1e401SEdgar E. Iglesias if (!(s->ext_mtable[idx] & bit)) { 81693f1e401SEdgar E. Iglesias return size; 81793f1e401SEdgar E. Iglesias } 81893f1e401SEdgar E. Iglesias } 81993f1e401SEdgar E. Iglesias } 82093f1e401SEdgar E. Iglesias } 82193f1e401SEdgar E. Iglesias 82293f1e401SEdgar E. Iglesias if (size < 12) { 82393f1e401SEdgar E. Iglesias s->regs[R_IS] |= IS_RX_REJECT; 82493f1e401SEdgar E. Iglesias enet_update_irq(s); 82593f1e401SEdgar E. Iglesias return -1; 82693f1e401SEdgar E. Iglesias } 82793f1e401SEdgar E. Iglesias 82893f1e401SEdgar E. Iglesias if (size > (s->c_rxmem - 4)) { 82993f1e401SEdgar E. Iglesias size = s->c_rxmem - 4; 83093f1e401SEdgar E. Iglesias } 83193f1e401SEdgar E. Iglesias 83293f1e401SEdgar E. Iglesias memcpy(s->rxmem, buf, size); 83393f1e401SEdgar E. Iglesias memset(s->rxmem + size, 0, 4); /* Clear the FCS. */ 83493f1e401SEdgar E. Iglesias 83593f1e401SEdgar E. Iglesias if (s->rcw[1] & RCW1_FCS) { 83693f1e401SEdgar E. Iglesias size += 4; /* fcs is inband. */ 83793f1e401SEdgar E. Iglesias } 83893f1e401SEdgar E. Iglesias 83993f1e401SEdgar E. Iglesias app[0] = 5 << 28; 84093f1e401SEdgar E. Iglesias csum32 = net_checksum_add(size - 14, (uint8_t *)s->rxmem + 14); 84193f1e401SEdgar E. Iglesias /* Fold it once. */ 84293f1e401SEdgar E. Iglesias csum32 = (csum32 & 0xffff) + (csum32 >> 16); 84393f1e401SEdgar E. Iglesias /* And twice to get rid of possible carries. */ 84493f1e401SEdgar E. Iglesias csum16 = (csum32 & 0xffff) + (csum32 >> 16); 84593f1e401SEdgar E. Iglesias app[3] = csum16; 84693f1e401SEdgar E. Iglesias app[4] = size & 0xffff; 84793f1e401SEdgar E. Iglesias 84893f1e401SEdgar E. Iglesias s->stats.rx_bytes += size; 84993f1e401SEdgar E. Iglesias s->stats.rx++; 85093f1e401SEdgar E. Iglesias if (multicast) { 85193f1e401SEdgar E. Iglesias s->stats.rx_mcast++; 85293f1e401SEdgar E. Iglesias app[2] |= 1 | (ip_multicast << 1); 85393f1e401SEdgar E. Iglesias } else if (broadcast) { 85493f1e401SEdgar E. Iglesias s->stats.rx_bcast++; 85593f1e401SEdgar E. Iglesias app[2] |= 1 << 3; 85693f1e401SEdgar E. Iglesias } 85793f1e401SEdgar E. Iglesias 85893f1e401SEdgar E. Iglesias /* Good frame. */ 85993f1e401SEdgar E. Iglesias app[2] |= 1 << 6; 86093f1e401SEdgar E. Iglesias 8613630ae95SPeter Crosthwaite s->rxsize = size; 8623630ae95SPeter Crosthwaite s->rxpos = 0; 86342bb9c91SPeter Crosthwaite for (i = 0; i < ARRAY_SIZE(app); ++i) { 86442bb9c91SPeter Crosthwaite app[i] = cpu_to_le32(app[i]); 86542bb9c91SPeter Crosthwaite } 86642bb9c91SPeter Crosthwaite s->rxappsize = CONTROL_PAYLOAD_SIZE; 86742bb9c91SPeter Crosthwaite memcpy(s->rxapp, app, s->rxappsize); 8683630ae95SPeter Crosthwaite axienet_eth_rx_notify(s); 86993f1e401SEdgar E. Iglesias 87093f1e401SEdgar E. Iglesias enet_update_irq(s); 87193f1e401SEdgar E. Iglesias return size; 87293f1e401SEdgar E. Iglesias } 87393f1e401SEdgar E. Iglesias 87435e60bfdSPeter Crosthwaite static size_t 87542bb9c91SPeter Crosthwaite xilinx_axienet_control_stream_push(StreamSlave *obj, uint8_t *buf, size_t len) 87642bb9c91SPeter Crosthwaite { 87742bb9c91SPeter Crosthwaite int i; 87842bb9c91SPeter Crosthwaite XilinxAXIEnetStreamSlave *cs = XILINX_AXI_ENET_CONTROL_STREAM(obj); 87942bb9c91SPeter Crosthwaite XilinxAXIEnet *s = cs->enet; 88042bb9c91SPeter Crosthwaite 88142bb9c91SPeter Crosthwaite if (len != CONTROL_PAYLOAD_SIZE) { 88242bb9c91SPeter Crosthwaite hw_error("AXI Enet requires %d byte control stream payload\n", 88342bb9c91SPeter Crosthwaite (int)CONTROL_PAYLOAD_SIZE); 88442bb9c91SPeter Crosthwaite } 88542bb9c91SPeter Crosthwaite 88642bb9c91SPeter Crosthwaite memcpy(s->hdr, buf, len); 88742bb9c91SPeter Crosthwaite 88842bb9c91SPeter Crosthwaite for (i = 0; i < ARRAY_SIZE(s->hdr); ++i) { 88942bb9c91SPeter Crosthwaite s->hdr[i] = le32_to_cpu(s->hdr[i]); 89042bb9c91SPeter Crosthwaite } 89142bb9c91SPeter Crosthwaite return len; 89242bb9c91SPeter Crosthwaite } 89342bb9c91SPeter Crosthwaite 89442bb9c91SPeter Crosthwaite static size_t 89542bb9c91SPeter Crosthwaite xilinx_axienet_data_stream_push(StreamSlave *obj, uint8_t *buf, size_t size) 89693f1e401SEdgar E. Iglesias { 89755b3e0c2SPeter Crosthwaite XilinxAXIEnetStreamSlave *ds = XILINX_AXI_ENET_DATA_STREAM(obj); 89855b3e0c2SPeter Crosthwaite XilinxAXIEnet *s = ds->enet; 89993f1e401SEdgar E. Iglesias 90093f1e401SEdgar E. Iglesias /* TX enable ? */ 90193f1e401SEdgar E. Iglesias if (!(s->tc & TC_TX)) { 90235e60bfdSPeter Crosthwaite return size; 90393f1e401SEdgar E. Iglesias } 90493f1e401SEdgar E. Iglesias 90593f1e401SEdgar E. Iglesias /* Jumbo or vlan sizes ? */ 90693f1e401SEdgar E. Iglesias if (!(s->tc & TC_JUM)) { 90793f1e401SEdgar E. Iglesias if (size > 1518 && size <= 1522 && !(s->tc & TC_VLAN)) { 90835e60bfdSPeter Crosthwaite return size; 90993f1e401SEdgar E. Iglesias } 91093f1e401SEdgar E. Iglesias } 91193f1e401SEdgar E. Iglesias 91242bb9c91SPeter Crosthwaite if (s->hdr[0] & 1) { 91342bb9c91SPeter Crosthwaite unsigned int start_off = s->hdr[1] >> 16; 91442bb9c91SPeter Crosthwaite unsigned int write_off = s->hdr[1] & 0xffff; 91593f1e401SEdgar E. Iglesias uint32_t tmp_csum; 91693f1e401SEdgar E. Iglesias uint16_t csum; 91793f1e401SEdgar E. Iglesias 91893f1e401SEdgar E. Iglesias tmp_csum = net_checksum_add(size - start_off, 91993f1e401SEdgar E. Iglesias (uint8_t *)buf + start_off); 92093f1e401SEdgar E. Iglesias /* Accumulate the seed. */ 92142bb9c91SPeter Crosthwaite tmp_csum += s->hdr[2] & 0xffff; 92293f1e401SEdgar E. Iglesias 92393f1e401SEdgar E. Iglesias /* Fold the 32bit partial checksum. */ 92493f1e401SEdgar E. Iglesias csum = net_checksum_finish(tmp_csum); 92593f1e401SEdgar E. Iglesias 92693f1e401SEdgar E. Iglesias /* Writeback. */ 92793f1e401SEdgar E. Iglesias buf[write_off] = csum >> 8; 92893f1e401SEdgar E. Iglesias buf[write_off + 1] = csum & 0xff; 92993f1e401SEdgar E. Iglesias } 93093f1e401SEdgar E. Iglesias 931b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), buf, size); 93293f1e401SEdgar E. Iglesias 93393f1e401SEdgar E. Iglesias s->stats.tx_bytes += size; 93493f1e401SEdgar E. Iglesias s->regs[R_IS] |= IS_TX_COMPLETE; 93593f1e401SEdgar E. Iglesias enet_update_irq(s); 93635e60bfdSPeter Crosthwaite 93735e60bfdSPeter Crosthwaite return size; 93893f1e401SEdgar E. Iglesias } 93993f1e401SEdgar E. Iglesias 94093f1e401SEdgar E. Iglesias static NetClientInfo net_xilinx_enet_info = { 941f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 94293f1e401SEdgar E. Iglesias .size = sizeof(NICState), 94393f1e401SEdgar E. Iglesias .receive = eth_rx, 94493f1e401SEdgar E. Iglesias }; 94593f1e401SEdgar E. Iglesias 946b2d9dfe9SPeter Crosthwaite static void xilinx_enet_realize(DeviceState *dev, Error **errp) 94793f1e401SEdgar E. Iglesias { 948f0e7a81cSPeter Crosthwaite XilinxAXIEnet *s = XILINX_AXI_ENET(dev); 94955b3e0c2SPeter Crosthwaite XilinxAXIEnetStreamSlave *ds = XILINX_AXI_ENET_DATA_STREAM(&s->rx_data_dev); 95042bb9c91SPeter Crosthwaite XilinxAXIEnetStreamSlave *cs = XILINX_AXI_ENET_CONTROL_STREAM( 95142bb9c91SPeter Crosthwaite &s->rx_control_dev); 9522f719f19SMarkus Armbruster Error *local_err = NULL; 95355b3e0c2SPeter Crosthwaite 95455b3e0c2SPeter Crosthwaite object_property_add_link(OBJECT(ds), "enet", "xlnx.axi-ethernet", 9559561fda8SStefan Hajnoczi (Object **) &ds->enet, 95639f72ef9SStefan Hajnoczi object_property_allow_set_link, 957265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 9582f719f19SMarkus Armbruster &local_err); 95942bb9c91SPeter Crosthwaite object_property_add_link(OBJECT(cs), "enet", "xlnx.axi-ethernet", 9609561fda8SStefan Hajnoczi (Object **) &cs->enet, 96139f72ef9SStefan Hajnoczi object_property_allow_set_link, 962265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 9632f719f19SMarkus Armbruster &local_err); 9642f719f19SMarkus Armbruster if (local_err) { 96555b3e0c2SPeter Crosthwaite goto xilinx_enet_realize_fail; 96655b3e0c2SPeter Crosthwaite } 9672f719f19SMarkus Armbruster object_property_set_link(OBJECT(ds), OBJECT(s), "enet", &local_err); 9682f719f19SMarkus Armbruster object_property_set_link(OBJECT(cs), OBJECT(s), "enet", &local_err); 9692f719f19SMarkus Armbruster if (local_err) { 97055b3e0c2SPeter Crosthwaite goto xilinx_enet_realize_fail; 97155b3e0c2SPeter Crosthwaite } 97293f1e401SEdgar E. Iglesias 97393f1e401SEdgar E. Iglesias qemu_macaddr_default_if_unset(&s->conf.macaddr); 97493f1e401SEdgar E. Iglesias s->nic = qemu_new_nic(&net_xilinx_enet_info, &s->conf, 975b2d9dfe9SPeter Crosthwaite object_get_typename(OBJECT(dev)), dev->id, s); 976b356f76dSJason Wang qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 97793f1e401SEdgar E. Iglesias 97893f1e401SEdgar E. Iglesias tdk_init(&s->TEMAC.phy); 97993f1e401SEdgar E. Iglesias mdio_attach(&s->TEMAC.mdio_bus, &s->TEMAC.phy, s->c_phyaddr); 98093f1e401SEdgar E. Iglesias 98193f1e401SEdgar E. Iglesias s->TEMAC.parent = s; 98293f1e401SEdgar E. Iglesias 9837267c094SAnthony Liguori s->rxmem = g_malloc(s->c_rxmem); 98455b3e0c2SPeter Crosthwaite return; 98555b3e0c2SPeter Crosthwaite 98655b3e0c2SPeter Crosthwaite xilinx_enet_realize_fail: 987a9859c90SEduardo Habkost error_propagate(errp, local_err); 98893f1e401SEdgar E. Iglesias } 98993f1e401SEdgar E. Iglesias 990b2d9dfe9SPeter Crosthwaite static void xilinx_enet_init(Object *obj) 991669b4983SPeter A. G. Crosthwaite { 992f0e7a81cSPeter Crosthwaite XilinxAXIEnet *s = XILINX_AXI_ENET(obj); 993b2d9dfe9SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 994669b4983SPeter A. G. Crosthwaite 995213f0c4fSAndreas Färber object_initialize(&s->rx_data_dev, sizeof(s->rx_data_dev), 996213f0c4fSAndreas Färber TYPE_XILINX_AXI_ENET_DATA_STREAM); 997213f0c4fSAndreas Färber object_initialize(&s->rx_control_dev, sizeof(s->rx_control_dev), 998213f0c4fSAndreas Färber TYPE_XILINX_AXI_ENET_CONTROL_STREAM); 99955b3e0c2SPeter Crosthwaite object_property_add_child(OBJECT(s), "axistream-connected-target", 10005433a0a8SPeter Crosthwaite (Object *)&s->rx_data_dev, &error_abort); 100142bb9c91SPeter Crosthwaite object_property_add_child(OBJECT(s), "axistream-control-connected-target", 10025433a0a8SPeter Crosthwaite (Object *)&s->rx_control_dev, &error_abort); 100355b3e0c2SPeter Crosthwaite 1004b2d9dfe9SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 1005b2d9dfe9SPeter Crosthwaite 1006eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &enet_ops, s, "enet", 0x40000); 1007b2d9dfe9SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 1008669b4983SPeter A. G. Crosthwaite } 1009669b4983SPeter A. G. Crosthwaite 1010999e12bbSAnthony Liguori static Property xilinx_enet_properties[] = { 1011545129e5SPeter Crosthwaite DEFINE_PROP_UINT32("phyaddr", XilinxAXIEnet, c_phyaddr, 7), 1012545129e5SPeter Crosthwaite DEFINE_PROP_UINT32("rxmem", XilinxAXIEnet, c_rxmem, 0x1000), 1013545129e5SPeter Crosthwaite DEFINE_PROP_UINT32("txmem", XilinxAXIEnet, c_txmem, 0x1000), 1014545129e5SPeter Crosthwaite DEFINE_NIC_PROPERTIES(XilinxAXIEnet, conf), 101526cfb11fSFam Zheng DEFINE_PROP_LINK("axistream-connected", XilinxAXIEnet, 101626cfb11fSFam Zheng tx_data_dev, TYPE_STREAM_SLAVE, StreamSlave *), 101726cfb11fSFam Zheng DEFINE_PROP_LINK("axistream-control-connected", XilinxAXIEnet, 101826cfb11fSFam Zheng tx_control_dev, TYPE_STREAM_SLAVE, StreamSlave *), 101993f1e401SEdgar E. Iglesias DEFINE_PROP_END_OF_LIST(), 1020999e12bbSAnthony Liguori }; 1021999e12bbSAnthony Liguori 1022999e12bbSAnthony Liguori static void xilinx_enet_class_init(ObjectClass *klass, void *data) 1023999e12bbSAnthony Liguori { 102439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 1025999e12bbSAnthony Liguori 1026b2d9dfe9SPeter Crosthwaite dc->realize = xilinx_enet_realize; 102739bffca2SAnthony Liguori dc->props = xilinx_enet_properties; 10289ee0ceb7SPeter Crosthwaite dc->reset = xilinx_axienet_reset; 102955b3e0c2SPeter Crosthwaite } 103055b3e0c2SPeter Crosthwaite 103155b3e0c2SPeter Crosthwaite static void xilinx_enet_stream_class_init(ObjectClass *klass, void *data) 103255b3e0c2SPeter Crosthwaite { 103355b3e0c2SPeter Crosthwaite StreamSlaveClass *ssc = STREAM_SLAVE_CLASS(klass); 103455b3e0c2SPeter Crosthwaite 103555b3e0c2SPeter Crosthwaite ssc->push = data; 103693f1e401SEdgar E. Iglesias } 1037999e12bbSAnthony Liguori 10388c43a6f0SAndreas Färber static const TypeInfo xilinx_enet_info = { 1039f0e7a81cSPeter Crosthwaite .name = TYPE_XILINX_AXI_ENET, 104039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1041545129e5SPeter Crosthwaite .instance_size = sizeof(XilinxAXIEnet), 1042999e12bbSAnthony Liguori .class_init = xilinx_enet_class_init, 1043b2d9dfe9SPeter Crosthwaite .instance_init = xilinx_enet_init, 104455b3e0c2SPeter Crosthwaite }; 104555b3e0c2SPeter Crosthwaite 104655b3e0c2SPeter Crosthwaite static const TypeInfo xilinx_enet_data_stream_info = { 104755b3e0c2SPeter Crosthwaite .name = TYPE_XILINX_AXI_ENET_DATA_STREAM, 104855b3e0c2SPeter Crosthwaite .parent = TYPE_OBJECT, 104955b3e0c2SPeter Crosthwaite .instance_size = sizeof(struct XilinxAXIEnetStreamSlave), 105055b3e0c2SPeter Crosthwaite .class_init = xilinx_enet_stream_class_init, 105155b3e0c2SPeter Crosthwaite .class_data = xilinx_axienet_data_stream_push, 1052669b4983SPeter A. G. Crosthwaite .interfaces = (InterfaceInfo[]) { 1053669b4983SPeter A. G. Crosthwaite { TYPE_STREAM_SLAVE }, 1054669b4983SPeter A. G. Crosthwaite { } 1055669b4983SPeter A. G. Crosthwaite } 105693f1e401SEdgar E. Iglesias }; 105783f7d43aSAndreas Färber 105842bb9c91SPeter Crosthwaite static const TypeInfo xilinx_enet_control_stream_info = { 105942bb9c91SPeter Crosthwaite .name = TYPE_XILINX_AXI_ENET_CONTROL_STREAM, 106042bb9c91SPeter Crosthwaite .parent = TYPE_OBJECT, 106142bb9c91SPeter Crosthwaite .instance_size = sizeof(struct XilinxAXIEnetStreamSlave), 106242bb9c91SPeter Crosthwaite .class_init = xilinx_enet_stream_class_init, 106342bb9c91SPeter Crosthwaite .class_data = xilinx_axienet_control_stream_push, 106442bb9c91SPeter Crosthwaite .interfaces = (InterfaceInfo[]) { 106542bb9c91SPeter Crosthwaite { TYPE_STREAM_SLAVE }, 106642bb9c91SPeter Crosthwaite { } 106742bb9c91SPeter Crosthwaite } 106842bb9c91SPeter Crosthwaite }; 106942bb9c91SPeter Crosthwaite 107083f7d43aSAndreas Färber static void xilinx_enet_register_types(void) 107193f1e401SEdgar E. Iglesias { 107239bffca2SAnthony Liguori type_register_static(&xilinx_enet_info); 107355b3e0c2SPeter Crosthwaite type_register_static(&xilinx_enet_data_stream_info); 107442bb9c91SPeter Crosthwaite type_register_static(&xilinx_enet_control_stream_info); 107593f1e401SEdgar E. Iglesias } 107693f1e401SEdgar E. Iglesias 107783f7d43aSAndreas Färber type_init(xilinx_enet_register_types) 1078