xref: /qemu/hw/net/xilinx_axienet.c (revision 545129e58965dcedf229dac3ed7ea1235a9838f2)
193f1e401SEdgar E. Iglesias /*
293f1e401SEdgar E. Iglesias  * QEMU model of Xilinx AXI-Ethernet.
393f1e401SEdgar E. Iglesias  *
493f1e401SEdgar E. Iglesias  * Copyright (c) 2011 Edgar E. Iglesias.
593f1e401SEdgar E. Iglesias  *
693f1e401SEdgar E. Iglesias  * Permission is hereby granted, free of charge, to any person obtaining a copy
793f1e401SEdgar E. Iglesias  * of this software and associated documentation files (the "Software"), to deal
893f1e401SEdgar E. Iglesias  * in the Software without restriction, including without limitation the rights
993f1e401SEdgar E. Iglesias  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1093f1e401SEdgar E. Iglesias  * copies of the Software, and to permit persons to whom the Software is
1193f1e401SEdgar E. Iglesias  * furnished to do so, subject to the following conditions:
1293f1e401SEdgar E. Iglesias  *
1393f1e401SEdgar E. Iglesias  * The above copyright notice and this permission notice shall be included in
1493f1e401SEdgar E. Iglesias  * all copies or substantial portions of the Software.
1593f1e401SEdgar E. Iglesias  *
1693f1e401SEdgar E. Iglesias  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1793f1e401SEdgar E. Iglesias  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1893f1e401SEdgar E. Iglesias  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1993f1e401SEdgar E. Iglesias  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2093f1e401SEdgar E. Iglesias  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2193f1e401SEdgar E. Iglesias  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2293f1e401SEdgar E. Iglesias  * THE SOFTWARE.
2393f1e401SEdgar E. Iglesias  */
2493f1e401SEdgar E. Iglesias 
2583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
261de7afc9SPaolo Bonzini #include "qemu/log.h"
271422e32dSPaolo Bonzini #include "net/net.h"
2893f1e401SEdgar E. Iglesias #include "net/checksum.h"
29b4a42f81SPaolo Bonzini #include "qapi/qmp/qerror.h"
3093f1e401SEdgar E. Iglesias 
3183c9f4caSPaolo Bonzini #include "hw/stream.h"
3293f1e401SEdgar E. Iglesias 
3393f1e401SEdgar E. Iglesias #define DPHY(x)
3493f1e401SEdgar E. Iglesias 
3593f1e401SEdgar E. Iglesias /* Advertisement control register. */
3693f1e401SEdgar E. Iglesias #define ADVERTISE_10HALF        0x0020  /* Try for 10mbps half-duplex  */
3793f1e401SEdgar E. Iglesias #define ADVERTISE_10FULL        0x0040  /* Try for 10mbps full-duplex  */
3893f1e401SEdgar E. Iglesias #define ADVERTISE_100HALF       0x0080  /* Try for 100mbps half-duplex */
3993f1e401SEdgar E. Iglesias #define ADVERTISE_100FULL       0x0100  /* Try for 100mbps full-duplex */
4093f1e401SEdgar E. Iglesias 
4193f1e401SEdgar E. Iglesias struct PHY {
4293f1e401SEdgar E. Iglesias     uint32_t regs[32];
4393f1e401SEdgar E. Iglesias 
4493f1e401SEdgar E. Iglesias     int link;
4593f1e401SEdgar E. Iglesias 
4693f1e401SEdgar E. Iglesias     unsigned int (*read)(struct PHY *phy, unsigned int req);
4793f1e401SEdgar E. Iglesias     void (*write)(struct PHY *phy, unsigned int req,
4893f1e401SEdgar E. Iglesias                   unsigned int data);
4993f1e401SEdgar E. Iglesias };
5093f1e401SEdgar E. Iglesias 
5193f1e401SEdgar E. Iglesias static unsigned int tdk_read(struct PHY *phy, unsigned int req)
5293f1e401SEdgar E. Iglesias {
5393f1e401SEdgar E. Iglesias     int regnum;
5493f1e401SEdgar E. Iglesias     unsigned r = 0;
5593f1e401SEdgar E. Iglesias 
5693f1e401SEdgar E. Iglesias     regnum = req & 0x1f;
5793f1e401SEdgar E. Iglesias 
5893f1e401SEdgar E. Iglesias     switch (regnum) {
5993f1e401SEdgar E. Iglesias         case 1:
6093f1e401SEdgar E. Iglesias             if (!phy->link) {
6193f1e401SEdgar E. Iglesias                 break;
6293f1e401SEdgar E. Iglesias             }
6393f1e401SEdgar E. Iglesias             /* MR1.  */
6493f1e401SEdgar E. Iglesias             /* Speeds and modes.  */
6593f1e401SEdgar E. Iglesias             r |= (1 << 13) | (1 << 14);
6693f1e401SEdgar E. Iglesias             r |= (1 << 11) | (1 << 12);
6793f1e401SEdgar E. Iglesias             r |= (1 << 5); /* Autoneg complete.  */
6893f1e401SEdgar E. Iglesias             r |= (1 << 3); /* Autoneg able.  */
6993f1e401SEdgar E. Iglesias             r |= (1 << 2); /* link.  */
7093f1e401SEdgar E. Iglesias             r |= (1 << 1); /* link.  */
7193f1e401SEdgar E. Iglesias             break;
7293f1e401SEdgar E. Iglesias         case 5:
7393f1e401SEdgar E. Iglesias             /* Link partner ability.
7493f1e401SEdgar E. Iglesias                We are kind; always agree with whatever best mode
7593f1e401SEdgar E. Iglesias                the guest advertises.  */
7693f1e401SEdgar E. Iglesias             r = 1 << 14; /* Success.  */
7793f1e401SEdgar E. Iglesias             /* Copy advertised modes.  */
7893f1e401SEdgar E. Iglesias             r |= phy->regs[4] & (15 << 5);
7993f1e401SEdgar E. Iglesias             /* Autoneg support.  */
8093f1e401SEdgar E. Iglesias             r |= 1;
8193f1e401SEdgar E. Iglesias             break;
8293f1e401SEdgar E. Iglesias         case 17:
8393f1e401SEdgar E. Iglesias             /* Marvel PHY on many xilinx boards.  */
8493f1e401SEdgar E. Iglesias             r = 0x8000; /* 1000Mb  */
8593f1e401SEdgar E. Iglesias             break;
8693f1e401SEdgar E. Iglesias         case 18:
8793f1e401SEdgar E. Iglesias             {
8893f1e401SEdgar E. Iglesias                 /* Diagnostics reg.  */
8993f1e401SEdgar E. Iglesias                 int duplex = 0;
9093f1e401SEdgar E. Iglesias                 int speed_100 = 0;
9193f1e401SEdgar E. Iglesias 
9293f1e401SEdgar E. Iglesias                 if (!phy->link) {
9393f1e401SEdgar E. Iglesias                     break;
9493f1e401SEdgar E. Iglesias                 }
9593f1e401SEdgar E. Iglesias 
9693f1e401SEdgar E. Iglesias                 /* Are we advertising 100 half or 100 duplex ? */
9793f1e401SEdgar E. Iglesias                 speed_100 = !!(phy->regs[4] & ADVERTISE_100HALF);
9893f1e401SEdgar E. Iglesias                 speed_100 |= !!(phy->regs[4] & ADVERTISE_100FULL);
9993f1e401SEdgar E. Iglesias 
10093f1e401SEdgar E. Iglesias                 /* Are we advertising 10 duplex or 100 duplex ? */
10193f1e401SEdgar E. Iglesias                 duplex = !!(phy->regs[4] & ADVERTISE_100FULL);
10293f1e401SEdgar E. Iglesias                 duplex |= !!(phy->regs[4] & ADVERTISE_10FULL);
10393f1e401SEdgar E. Iglesias                 r = (speed_100 << 10) | (duplex << 11);
10493f1e401SEdgar E. Iglesias             }
10593f1e401SEdgar E. Iglesias             break;
10693f1e401SEdgar E. Iglesias 
10793f1e401SEdgar E. Iglesias         default:
10893f1e401SEdgar E. Iglesias             r = phy->regs[regnum];
10993f1e401SEdgar E. Iglesias             break;
11093f1e401SEdgar E. Iglesias     }
11193f1e401SEdgar E. Iglesias     DPHY(qemu_log("\n%s %x = reg[%d]\n", __func__, r, regnum));
11293f1e401SEdgar E. Iglesias     return r;
11393f1e401SEdgar E. Iglesias }
11493f1e401SEdgar E. Iglesias 
11593f1e401SEdgar E. Iglesias static void
11693f1e401SEdgar E. Iglesias tdk_write(struct PHY *phy, unsigned int req, unsigned int data)
11793f1e401SEdgar E. Iglesias {
11893f1e401SEdgar E. Iglesias     int regnum;
11993f1e401SEdgar E. Iglesias 
12093f1e401SEdgar E. Iglesias     regnum = req & 0x1f;
12193f1e401SEdgar E. Iglesias     DPHY(qemu_log("%s reg[%d] = %x\n", __func__, regnum, data));
12293f1e401SEdgar E. Iglesias     switch (regnum) {
12393f1e401SEdgar E. Iglesias         default:
12493f1e401SEdgar E. Iglesias             phy->regs[regnum] = data;
12593f1e401SEdgar E. Iglesias             break;
12693f1e401SEdgar E. Iglesias     }
12793f1e401SEdgar E. Iglesias }
12893f1e401SEdgar E. Iglesias 
12993f1e401SEdgar E. Iglesias static void
13093f1e401SEdgar E. Iglesias tdk_init(struct PHY *phy)
13193f1e401SEdgar E. Iglesias {
13293f1e401SEdgar E. Iglesias     phy->regs[0] = 0x3100;
13393f1e401SEdgar E. Iglesias     /* PHY Id.  */
13493f1e401SEdgar E. Iglesias     phy->regs[2] = 0x0300;
13593f1e401SEdgar E. Iglesias     phy->regs[3] = 0xe400;
13693f1e401SEdgar E. Iglesias     /* Autonegotiation advertisement reg.  */
13793f1e401SEdgar E. Iglesias     phy->regs[4] = 0x01E1;
13893f1e401SEdgar E. Iglesias     phy->link = 1;
13993f1e401SEdgar E. Iglesias 
14093f1e401SEdgar E. Iglesias     phy->read = tdk_read;
14193f1e401SEdgar E. Iglesias     phy->write = tdk_write;
14293f1e401SEdgar E. Iglesias }
14393f1e401SEdgar E. Iglesias 
14493f1e401SEdgar E. Iglesias struct MDIOBus {
14593f1e401SEdgar E. Iglesias     /* bus.  */
14693f1e401SEdgar E. Iglesias     int mdc;
14793f1e401SEdgar E. Iglesias     int mdio;
14893f1e401SEdgar E. Iglesias 
14993f1e401SEdgar E. Iglesias     /* decoder.  */
15093f1e401SEdgar E. Iglesias     enum {
15193f1e401SEdgar E. Iglesias         PREAMBLE,
15293f1e401SEdgar E. Iglesias         SOF,
15393f1e401SEdgar E. Iglesias         OPC,
15493f1e401SEdgar E. Iglesias         ADDR,
15593f1e401SEdgar E. Iglesias         REQ,
15693f1e401SEdgar E. Iglesias         TURNAROUND,
15793f1e401SEdgar E. Iglesias         DATA
15893f1e401SEdgar E. Iglesias     } state;
15993f1e401SEdgar E. Iglesias     unsigned int drive;
16093f1e401SEdgar E. Iglesias 
16193f1e401SEdgar E. Iglesias     unsigned int cnt;
16293f1e401SEdgar E. Iglesias     unsigned int addr;
16393f1e401SEdgar E. Iglesias     unsigned int opc;
16493f1e401SEdgar E. Iglesias     unsigned int req;
16593f1e401SEdgar E. Iglesias     unsigned int data;
16693f1e401SEdgar E. Iglesias 
16793f1e401SEdgar E. Iglesias     struct PHY *devs[32];
16893f1e401SEdgar E. Iglesias };
16993f1e401SEdgar E. Iglesias 
17093f1e401SEdgar E. Iglesias static void
17193f1e401SEdgar E. Iglesias mdio_attach(struct MDIOBus *bus, struct PHY *phy, unsigned int addr)
17293f1e401SEdgar E. Iglesias {
17393f1e401SEdgar E. Iglesias     bus->devs[addr & 0x1f] = phy;
17493f1e401SEdgar E. Iglesias }
17593f1e401SEdgar E. Iglesias 
17693f1e401SEdgar E. Iglesias #ifdef USE_THIS_DEAD_CODE
17793f1e401SEdgar E. Iglesias static void
17893f1e401SEdgar E. Iglesias mdio_detach(struct MDIOBus *bus, struct PHY *phy, unsigned int addr)
17993f1e401SEdgar E. Iglesias {
18093f1e401SEdgar E. Iglesias     bus->devs[addr & 0x1f] = NULL;
18193f1e401SEdgar E. Iglesias }
18293f1e401SEdgar E. Iglesias #endif
18393f1e401SEdgar E. Iglesias 
18493f1e401SEdgar E. Iglesias static uint16_t mdio_read_req(struct MDIOBus *bus, unsigned int addr,
18593f1e401SEdgar E. Iglesias                   unsigned int reg)
18693f1e401SEdgar E. Iglesias {
18793f1e401SEdgar E. Iglesias     struct PHY *phy;
18893f1e401SEdgar E. Iglesias     uint16_t data;
18993f1e401SEdgar E. Iglesias 
19093f1e401SEdgar E. Iglesias     phy = bus->devs[addr];
19193f1e401SEdgar E. Iglesias     if (phy && phy->read) {
19293f1e401SEdgar E. Iglesias         data = phy->read(phy, reg);
19393f1e401SEdgar E. Iglesias     } else {
19493f1e401SEdgar E. Iglesias         data = 0xffff;
19593f1e401SEdgar E. Iglesias     }
19693f1e401SEdgar E. Iglesias     DPHY(qemu_log("%s addr=%d reg=%d data=%x\n", __func__, addr, reg, data));
19793f1e401SEdgar E. Iglesias     return data;
19893f1e401SEdgar E. Iglesias }
19993f1e401SEdgar E. Iglesias 
20093f1e401SEdgar E. Iglesias static void mdio_write_req(struct MDIOBus *bus, unsigned int addr,
20193f1e401SEdgar E. Iglesias                unsigned int reg, uint16_t data)
20293f1e401SEdgar E. Iglesias {
20393f1e401SEdgar E. Iglesias     struct PHY *phy;
20493f1e401SEdgar E. Iglesias 
20593f1e401SEdgar E. Iglesias     DPHY(qemu_log("%s addr=%d reg=%d data=%x\n", __func__, addr, reg, data));
20693f1e401SEdgar E. Iglesias     phy = bus->devs[addr];
20793f1e401SEdgar E. Iglesias     if (phy && phy->write) {
20893f1e401SEdgar E. Iglesias         phy->write(phy, reg, data);
20993f1e401SEdgar E. Iglesias     }
21093f1e401SEdgar E. Iglesias }
21193f1e401SEdgar E. Iglesias 
21293f1e401SEdgar E. Iglesias #define DENET(x)
21393f1e401SEdgar E. Iglesias 
21493f1e401SEdgar E. Iglesias #define R_RAF      (0x000 / 4)
21593f1e401SEdgar E. Iglesias enum {
21693f1e401SEdgar E. Iglesias     RAF_MCAST_REJ = (1 << 1),
21793f1e401SEdgar E. Iglesias     RAF_BCAST_REJ = (1 << 2),
21893f1e401SEdgar E. Iglesias     RAF_EMCF_EN = (1 << 12),
21993f1e401SEdgar E. Iglesias     RAF_NEWFUNC_EN = (1 << 11)
22093f1e401SEdgar E. Iglesias };
22193f1e401SEdgar E. Iglesias 
22293f1e401SEdgar E. Iglesias #define R_IS       (0x00C / 4)
22393f1e401SEdgar E. Iglesias enum {
22493f1e401SEdgar E. Iglesias     IS_HARD_ACCESS_COMPLETE = 1,
22593f1e401SEdgar E. Iglesias     IS_AUTONEG = (1 << 1),
22693f1e401SEdgar E. Iglesias     IS_RX_COMPLETE = (1 << 2),
22793f1e401SEdgar E. Iglesias     IS_RX_REJECT = (1 << 3),
22893f1e401SEdgar E. Iglesias     IS_TX_COMPLETE = (1 << 5),
22993f1e401SEdgar E. Iglesias     IS_RX_DCM_LOCK = (1 << 6),
23093f1e401SEdgar E. Iglesias     IS_MGM_RDY = (1 << 7),
23193f1e401SEdgar E. Iglesias     IS_PHY_RST_DONE = (1 << 8),
23293f1e401SEdgar E. Iglesias };
23393f1e401SEdgar E. Iglesias 
23493f1e401SEdgar E. Iglesias #define R_IP       (0x010 / 4)
23593f1e401SEdgar E. Iglesias #define R_IE       (0x014 / 4)
23693f1e401SEdgar E. Iglesias #define R_UAWL     (0x020 / 4)
23793f1e401SEdgar E. Iglesias #define R_UAWU     (0x024 / 4)
23893f1e401SEdgar E. Iglesias #define R_PPST     (0x030 / 4)
23993f1e401SEdgar E. Iglesias enum {
24093f1e401SEdgar E. Iglesias     PPST_LINKSTATUS = (1 << 0),
24193f1e401SEdgar E. Iglesias     PPST_PHY_LINKSTATUS = (1 << 7),
24293f1e401SEdgar E. Iglesias };
24393f1e401SEdgar E. Iglesias 
24493f1e401SEdgar E. Iglesias #define R_STATS_RX_BYTESL (0x200 / 4)
24593f1e401SEdgar E. Iglesias #define R_STATS_RX_BYTESH (0x204 / 4)
24693f1e401SEdgar E. Iglesias #define R_STATS_TX_BYTESL (0x208 / 4)
24793f1e401SEdgar E. Iglesias #define R_STATS_TX_BYTESH (0x20C / 4)
24893f1e401SEdgar E. Iglesias #define R_STATS_RXL       (0x290 / 4)
24993f1e401SEdgar E. Iglesias #define R_STATS_RXH       (0x294 / 4)
25093f1e401SEdgar E. Iglesias #define R_STATS_RX_BCASTL (0x2a0 / 4)
25193f1e401SEdgar E. Iglesias #define R_STATS_RX_BCASTH (0x2a4 / 4)
25293f1e401SEdgar E. Iglesias #define R_STATS_RX_MCASTL (0x2a8 / 4)
25393f1e401SEdgar E. Iglesias #define R_STATS_RX_MCASTH (0x2ac / 4)
25493f1e401SEdgar E. Iglesias 
25593f1e401SEdgar E. Iglesias #define R_RCW0     (0x400 / 4)
25693f1e401SEdgar E. Iglesias #define R_RCW1     (0x404 / 4)
25793f1e401SEdgar E. Iglesias enum {
25893f1e401SEdgar E. Iglesias     RCW1_VLAN = (1 << 27),
25993f1e401SEdgar E. Iglesias     RCW1_RX   = (1 << 28),
26093f1e401SEdgar E. Iglesias     RCW1_FCS  = (1 << 29),
26193f1e401SEdgar E. Iglesias     RCW1_JUM  = (1 << 30),
26293f1e401SEdgar E. Iglesias     RCW1_RST  = (1 << 31),
26393f1e401SEdgar E. Iglesias };
26493f1e401SEdgar E. Iglesias 
26593f1e401SEdgar E. Iglesias #define R_TC       (0x408 / 4)
26693f1e401SEdgar E. Iglesias enum {
26793f1e401SEdgar E. Iglesias     TC_VLAN = (1 << 27),
26893f1e401SEdgar E. Iglesias     TC_TX   = (1 << 28),
26993f1e401SEdgar E. Iglesias     TC_FCS  = (1 << 29),
27093f1e401SEdgar E. Iglesias     TC_JUM  = (1 << 30),
27193f1e401SEdgar E. Iglesias     TC_RST  = (1 << 31),
27293f1e401SEdgar E. Iglesias };
27393f1e401SEdgar E. Iglesias 
27493f1e401SEdgar E. Iglesias #define R_EMMC     (0x410 / 4)
27593f1e401SEdgar E. Iglesias enum {
27693f1e401SEdgar E. Iglesias     EMMC_LINKSPEED_10MB = (0 << 30),
27793f1e401SEdgar E. Iglesias     EMMC_LINKSPEED_100MB = (1 << 30),
27893f1e401SEdgar E. Iglesias     EMMC_LINKSPEED_1000MB = (2 << 30),
27993f1e401SEdgar E. Iglesias };
28093f1e401SEdgar E. Iglesias 
28193f1e401SEdgar E. Iglesias #define R_PHYC     (0x414 / 4)
28293f1e401SEdgar E. Iglesias 
28393f1e401SEdgar E. Iglesias #define R_MC       (0x500 / 4)
28493f1e401SEdgar E. Iglesias #define MC_EN      (1 << 6)
28593f1e401SEdgar E. Iglesias 
28693f1e401SEdgar E. Iglesias #define R_MCR      (0x504 / 4)
28793f1e401SEdgar E. Iglesias #define R_MWD      (0x508 / 4)
28893f1e401SEdgar E. Iglesias #define R_MRD      (0x50c / 4)
28993f1e401SEdgar E. Iglesias #define R_MIS      (0x600 / 4)
29093f1e401SEdgar E. Iglesias #define R_MIP      (0x620 / 4)
29193f1e401SEdgar E. Iglesias #define R_MIE      (0x640 / 4)
29293f1e401SEdgar E. Iglesias #define R_MIC      (0x640 / 4)
29393f1e401SEdgar E. Iglesias 
29493f1e401SEdgar E. Iglesias #define R_UAW0     (0x700 / 4)
29593f1e401SEdgar E. Iglesias #define R_UAW1     (0x704 / 4)
29693f1e401SEdgar E. Iglesias #define R_FMI      (0x708 / 4)
29793f1e401SEdgar E. Iglesias #define R_AF0      (0x710 / 4)
29893f1e401SEdgar E. Iglesias #define R_AF1      (0x714 / 4)
29993f1e401SEdgar E. Iglesias #define R_MAX      (0x34 / 4)
30093f1e401SEdgar E. Iglesias 
30193f1e401SEdgar E. Iglesias /* Indirect registers.  */
30293f1e401SEdgar E. Iglesias struct TEMAC  {
30393f1e401SEdgar E. Iglesias     struct MDIOBus mdio_bus;
30493f1e401SEdgar E. Iglesias     struct PHY phy;
30593f1e401SEdgar E. Iglesias 
30693f1e401SEdgar E. Iglesias     void *parent;
30793f1e401SEdgar E. Iglesias };
30893f1e401SEdgar E. Iglesias 
309*545129e5SPeter Crosthwaite typedef struct XilinxAXIEnet XilinxAXIEnet;
310*545129e5SPeter Crosthwaite 
31193f1e401SEdgar E. Iglesias struct XilinxAXIEnet {
31293f1e401SEdgar E. Iglesias     SysBusDevice busdev;
3130dc31f3bSAvi Kivity     MemoryRegion iomem;
31493f1e401SEdgar E. Iglesias     qemu_irq irq;
315669b4983SPeter A. G. Crosthwaite     StreamSlave *tx_dev;
31693f1e401SEdgar E. Iglesias     NICState *nic;
31793f1e401SEdgar E. Iglesias     NICConf conf;
31893f1e401SEdgar E. Iglesias 
31993f1e401SEdgar E. Iglesias 
32093f1e401SEdgar E. Iglesias     uint32_t c_rxmem;
32193f1e401SEdgar E. Iglesias     uint32_t c_txmem;
32293f1e401SEdgar E. Iglesias     uint32_t c_phyaddr;
32393f1e401SEdgar E. Iglesias 
32493f1e401SEdgar E. Iglesias     struct TEMAC TEMAC;
32593f1e401SEdgar E. Iglesias 
32693f1e401SEdgar E. Iglesias     /* MII regs.  */
32793f1e401SEdgar E. Iglesias     union {
32893f1e401SEdgar E. Iglesias         uint32_t regs[4];
32993f1e401SEdgar E. Iglesias         struct {
33093f1e401SEdgar E. Iglesias             uint32_t mc;
33193f1e401SEdgar E. Iglesias             uint32_t mcr;
33293f1e401SEdgar E. Iglesias             uint32_t mwd;
33393f1e401SEdgar E. Iglesias             uint32_t mrd;
33493f1e401SEdgar E. Iglesias         };
33593f1e401SEdgar E. Iglesias     } mii;
33693f1e401SEdgar E. Iglesias 
33793f1e401SEdgar E. Iglesias     struct {
33893f1e401SEdgar E. Iglesias         uint64_t rx_bytes;
33993f1e401SEdgar E. Iglesias         uint64_t tx_bytes;
34093f1e401SEdgar E. Iglesias 
34193f1e401SEdgar E. Iglesias         uint64_t rx;
34293f1e401SEdgar E. Iglesias         uint64_t rx_bcast;
34393f1e401SEdgar E. Iglesias         uint64_t rx_mcast;
34493f1e401SEdgar E. Iglesias     } stats;
34593f1e401SEdgar E. Iglesias 
34693f1e401SEdgar E. Iglesias     /* Receive configuration words.  */
34793f1e401SEdgar E. Iglesias     uint32_t rcw[2];
34893f1e401SEdgar E. Iglesias     /* Transmit config.  */
34993f1e401SEdgar E. Iglesias     uint32_t tc;
35093f1e401SEdgar E. Iglesias     uint32_t emmc;
35193f1e401SEdgar E. Iglesias     uint32_t phyc;
35293f1e401SEdgar E. Iglesias 
35393f1e401SEdgar E. Iglesias     /* Unicast Address Word.  */
35493f1e401SEdgar E. Iglesias     uint32_t uaw[2];
35593f1e401SEdgar E. Iglesias     /* Unicast address filter used with extended mcast.  */
35693f1e401SEdgar E. Iglesias     uint32_t ext_uaw[2];
35793f1e401SEdgar E. Iglesias     uint32_t fmi;
35893f1e401SEdgar E. Iglesias 
35993f1e401SEdgar E. Iglesias     uint32_t regs[R_MAX];
36093f1e401SEdgar E. Iglesias 
36193f1e401SEdgar E. Iglesias     /* Multicast filter addrs.  */
36293f1e401SEdgar E. Iglesias     uint32_t maddr[4][2];
36393f1e401SEdgar E. Iglesias     /* 32K x 1 lookup filter.  */
36493f1e401SEdgar E. Iglesias     uint32_t ext_mtable[1024];
36593f1e401SEdgar E. Iglesias 
36693f1e401SEdgar E. Iglesias 
36793f1e401SEdgar E. Iglesias     uint8_t *rxmem;
36893f1e401SEdgar E. Iglesias };
36993f1e401SEdgar E. Iglesias 
370*545129e5SPeter Crosthwaite static void axienet_rx_reset(XilinxAXIEnet *s)
37193f1e401SEdgar E. Iglesias {
37293f1e401SEdgar E. Iglesias     s->rcw[1] = RCW1_JUM | RCW1_FCS | RCW1_RX | RCW1_VLAN;
37393f1e401SEdgar E. Iglesias }
37493f1e401SEdgar E. Iglesias 
375*545129e5SPeter Crosthwaite static void axienet_tx_reset(XilinxAXIEnet *s)
37693f1e401SEdgar E. Iglesias {
37793f1e401SEdgar E. Iglesias     s->tc = TC_JUM | TC_TX | TC_VLAN;
37893f1e401SEdgar E. Iglesias }
37993f1e401SEdgar E. Iglesias 
380*545129e5SPeter Crosthwaite static inline int axienet_rx_resetting(XilinxAXIEnet *s)
38193f1e401SEdgar E. Iglesias {
38293f1e401SEdgar E. Iglesias     return s->rcw[1] & RCW1_RST;
38393f1e401SEdgar E. Iglesias }
38493f1e401SEdgar E. Iglesias 
385*545129e5SPeter Crosthwaite static inline int axienet_rx_enabled(XilinxAXIEnet *s)
38693f1e401SEdgar E. Iglesias {
38793f1e401SEdgar E. Iglesias     return s->rcw[1] & RCW1_RX;
38893f1e401SEdgar E. Iglesias }
38993f1e401SEdgar E. Iglesias 
390*545129e5SPeter Crosthwaite static inline int axienet_extmcf_enabled(XilinxAXIEnet *s)
39193f1e401SEdgar E. Iglesias {
39293f1e401SEdgar E. Iglesias     return !!(s->regs[R_RAF] & RAF_EMCF_EN);
39393f1e401SEdgar E. Iglesias }
39493f1e401SEdgar E. Iglesias 
395*545129e5SPeter Crosthwaite static inline int axienet_newfunc_enabled(XilinxAXIEnet *s)
39693f1e401SEdgar E. Iglesias {
39793f1e401SEdgar E. Iglesias     return !!(s->regs[R_RAF] & RAF_NEWFUNC_EN);
39893f1e401SEdgar E. Iglesias }
39993f1e401SEdgar E. Iglesias 
400*545129e5SPeter Crosthwaite static void axienet_reset(XilinxAXIEnet *s)
40193f1e401SEdgar E. Iglesias {
40293f1e401SEdgar E. Iglesias     axienet_rx_reset(s);
40393f1e401SEdgar E. Iglesias     axienet_tx_reset(s);
40493f1e401SEdgar E. Iglesias 
40593f1e401SEdgar E. Iglesias     s->regs[R_PPST] = PPST_LINKSTATUS | PPST_PHY_LINKSTATUS;
40693f1e401SEdgar E. Iglesias     s->regs[R_IS] = IS_AUTONEG | IS_RX_DCM_LOCK | IS_MGM_RDY | IS_PHY_RST_DONE;
40793f1e401SEdgar E. Iglesias 
40893f1e401SEdgar E. Iglesias     s->emmc = EMMC_LINKSPEED_100MB;
40993f1e401SEdgar E. Iglesias }
41093f1e401SEdgar E. Iglesias 
411*545129e5SPeter Crosthwaite static void enet_update_irq(XilinxAXIEnet *s)
41293f1e401SEdgar E. Iglesias {
41393f1e401SEdgar E. Iglesias     s->regs[R_IP] = s->regs[R_IS] & s->regs[R_IE];
41493f1e401SEdgar E. Iglesias     qemu_set_irq(s->irq, !!s->regs[R_IP]);
41593f1e401SEdgar E. Iglesias }
41693f1e401SEdgar E. Iglesias 
417a8170e5eSAvi Kivity static uint64_t enet_read(void *opaque, hwaddr addr, unsigned size)
41893f1e401SEdgar E. Iglesias {
419*545129e5SPeter Crosthwaite     XilinxAXIEnet *s = opaque;
42093f1e401SEdgar E. Iglesias     uint32_t r = 0;
42193f1e401SEdgar E. Iglesias     addr >>= 2;
42293f1e401SEdgar E. Iglesias 
42393f1e401SEdgar E. Iglesias     switch (addr) {
42493f1e401SEdgar E. Iglesias         case R_RCW0:
42593f1e401SEdgar E. Iglesias         case R_RCW1:
42693f1e401SEdgar E. Iglesias             r = s->rcw[addr & 1];
42793f1e401SEdgar E. Iglesias             break;
42893f1e401SEdgar E. Iglesias 
42993f1e401SEdgar E. Iglesias         case R_TC:
43093f1e401SEdgar E. Iglesias             r = s->tc;
43193f1e401SEdgar E. Iglesias             break;
43293f1e401SEdgar E. Iglesias 
43393f1e401SEdgar E. Iglesias         case R_EMMC:
43493f1e401SEdgar E. Iglesias             r = s->emmc;
43593f1e401SEdgar E. Iglesias             break;
43693f1e401SEdgar E. Iglesias 
43793f1e401SEdgar E. Iglesias         case R_PHYC:
43893f1e401SEdgar E. Iglesias             r = s->phyc;
43993f1e401SEdgar E. Iglesias             break;
44093f1e401SEdgar E. Iglesias 
44193f1e401SEdgar E. Iglesias         case R_MCR:
44293f1e401SEdgar E. Iglesias             r = s->mii.regs[addr & 3] | (1 << 7); /* Always ready.  */
44393f1e401SEdgar E. Iglesias             break;
44493f1e401SEdgar E. Iglesias 
44593f1e401SEdgar E. Iglesias         case R_STATS_RX_BYTESL:
44693f1e401SEdgar E. Iglesias         case R_STATS_RX_BYTESH:
44793f1e401SEdgar E. Iglesias             r = s->stats.rx_bytes >> (32 * (addr & 1));
44893f1e401SEdgar E. Iglesias             break;
44993f1e401SEdgar E. Iglesias 
45093f1e401SEdgar E. Iglesias         case R_STATS_TX_BYTESL:
45193f1e401SEdgar E. Iglesias         case R_STATS_TX_BYTESH:
45293f1e401SEdgar E. Iglesias             r = s->stats.tx_bytes >> (32 * (addr & 1));
45393f1e401SEdgar E. Iglesias             break;
45493f1e401SEdgar E. Iglesias 
45593f1e401SEdgar E. Iglesias         case R_STATS_RXL:
45693f1e401SEdgar E. Iglesias         case R_STATS_RXH:
45793f1e401SEdgar E. Iglesias             r = s->stats.rx >> (32 * (addr & 1));
45893f1e401SEdgar E. Iglesias             break;
45993f1e401SEdgar E. Iglesias         case R_STATS_RX_BCASTL:
46093f1e401SEdgar E. Iglesias         case R_STATS_RX_BCASTH:
46193f1e401SEdgar E. Iglesias             r = s->stats.rx_bcast >> (32 * (addr & 1));
46293f1e401SEdgar E. Iglesias             break;
46393f1e401SEdgar E. Iglesias         case R_STATS_RX_MCASTL:
46493f1e401SEdgar E. Iglesias         case R_STATS_RX_MCASTH:
46593f1e401SEdgar E. Iglesias             r = s->stats.rx_mcast >> (32 * (addr & 1));
46693f1e401SEdgar E. Iglesias             break;
46793f1e401SEdgar E. Iglesias 
46893f1e401SEdgar E. Iglesias         case R_MC:
46993f1e401SEdgar E. Iglesias         case R_MWD:
47093f1e401SEdgar E. Iglesias         case R_MRD:
47193f1e401SEdgar E. Iglesias             r = s->mii.regs[addr & 3];
47293f1e401SEdgar E. Iglesias             break;
47393f1e401SEdgar E. Iglesias 
47493f1e401SEdgar E. Iglesias         case R_UAW0:
47593f1e401SEdgar E. Iglesias         case R_UAW1:
47693f1e401SEdgar E. Iglesias             r = s->uaw[addr & 1];
47793f1e401SEdgar E. Iglesias             break;
47893f1e401SEdgar E. Iglesias 
47993f1e401SEdgar E. Iglesias         case R_UAWU:
48093f1e401SEdgar E. Iglesias         case R_UAWL:
48193f1e401SEdgar E. Iglesias             r = s->ext_uaw[addr & 1];
48293f1e401SEdgar E. Iglesias             break;
48393f1e401SEdgar E. Iglesias 
48493f1e401SEdgar E. Iglesias         case R_FMI:
48593f1e401SEdgar E. Iglesias             r = s->fmi;
48693f1e401SEdgar E. Iglesias             break;
48793f1e401SEdgar E. Iglesias 
48893f1e401SEdgar E. Iglesias         case R_AF0:
48993f1e401SEdgar E. Iglesias         case R_AF1:
49093f1e401SEdgar E. Iglesias             r = s->maddr[s->fmi & 3][addr & 1];
49193f1e401SEdgar E. Iglesias             break;
49293f1e401SEdgar E. Iglesias 
49393f1e401SEdgar E. Iglesias         case 0x8000 ... 0x83ff:
49493f1e401SEdgar E. Iglesias             r = s->ext_mtable[addr - 0x8000];
49593f1e401SEdgar E. Iglesias             break;
49693f1e401SEdgar E. Iglesias 
49793f1e401SEdgar E. Iglesias         default:
49893f1e401SEdgar E. Iglesias             if (addr < ARRAY_SIZE(s->regs)) {
49993f1e401SEdgar E. Iglesias                 r = s->regs[addr];
50093f1e401SEdgar E. Iglesias             }
50193f1e401SEdgar E. Iglesias             DENET(qemu_log("%s addr=" TARGET_FMT_plx " v=%x\n",
50293f1e401SEdgar E. Iglesias                             __func__, addr * 4, r));
50393f1e401SEdgar E. Iglesias             break;
50493f1e401SEdgar E. Iglesias     }
50593f1e401SEdgar E. Iglesias     return r;
50693f1e401SEdgar E. Iglesias }
50793f1e401SEdgar E. Iglesias 
508a8170e5eSAvi Kivity static void enet_write(void *opaque, hwaddr addr,
5090dc31f3bSAvi Kivity                        uint64_t value, unsigned size)
51093f1e401SEdgar E. Iglesias {
511*545129e5SPeter Crosthwaite     XilinxAXIEnet *s = opaque;
51293f1e401SEdgar E. Iglesias     struct TEMAC *t = &s->TEMAC;
51393f1e401SEdgar E. Iglesias 
51493f1e401SEdgar E. Iglesias     addr >>= 2;
51593f1e401SEdgar E. Iglesias     switch (addr) {
51693f1e401SEdgar E. Iglesias         case R_RCW0:
51793f1e401SEdgar E. Iglesias         case R_RCW1:
51893f1e401SEdgar E. Iglesias             s->rcw[addr & 1] = value;
51993f1e401SEdgar E. Iglesias             if ((addr & 1) && value & RCW1_RST) {
52093f1e401SEdgar E. Iglesias                 axienet_rx_reset(s);
5214dbb9ed3SPeter Crosthwaite             } else {
5224dbb9ed3SPeter Crosthwaite                 qemu_flush_queued_packets(qemu_get_queue(s->nic));
52393f1e401SEdgar E. Iglesias             }
52493f1e401SEdgar E. Iglesias             break;
52593f1e401SEdgar E. Iglesias 
52693f1e401SEdgar E. Iglesias         case R_TC:
52793f1e401SEdgar E. Iglesias             s->tc = value;
52893f1e401SEdgar E. Iglesias             if (value & TC_RST) {
52993f1e401SEdgar E. Iglesias                 axienet_tx_reset(s);
53093f1e401SEdgar E. Iglesias             }
53193f1e401SEdgar E. Iglesias             break;
53293f1e401SEdgar E. Iglesias 
53393f1e401SEdgar E. Iglesias         case R_EMMC:
53493f1e401SEdgar E. Iglesias             s->emmc = value;
53593f1e401SEdgar E. Iglesias             break;
53693f1e401SEdgar E. Iglesias 
53793f1e401SEdgar E. Iglesias         case R_PHYC:
53893f1e401SEdgar E. Iglesias             s->phyc = value;
53993f1e401SEdgar E. Iglesias             break;
54093f1e401SEdgar E. Iglesias 
54193f1e401SEdgar E. Iglesias         case R_MC:
54293f1e401SEdgar E. Iglesias              value &= ((1 < 7) - 1);
54393f1e401SEdgar E. Iglesias 
54493f1e401SEdgar E. Iglesias              /* Enable the MII.  */
54593f1e401SEdgar E. Iglesias              if (value & MC_EN) {
54693f1e401SEdgar E. Iglesias                  unsigned int miiclkdiv = value & ((1 << 6) - 1);
54793f1e401SEdgar E. Iglesias                  if (!miiclkdiv) {
54893f1e401SEdgar E. Iglesias                      qemu_log("AXIENET: MDIO enabled but MDIOCLK is zero!\n");
54993f1e401SEdgar E. Iglesias                  }
55093f1e401SEdgar E. Iglesias              }
55193f1e401SEdgar E. Iglesias              s->mii.mc = value;
55293f1e401SEdgar E. Iglesias              break;
55393f1e401SEdgar E. Iglesias 
55493f1e401SEdgar E. Iglesias         case R_MCR: {
55593f1e401SEdgar E. Iglesias              unsigned int phyaddr = (value >> 24) & 0x1f;
55693f1e401SEdgar E. Iglesias              unsigned int regaddr = (value >> 16) & 0x1f;
55793f1e401SEdgar E. Iglesias              unsigned int op = (value >> 14) & 3;
55893f1e401SEdgar E. Iglesias              unsigned int initiate = (value >> 11) & 1;
55993f1e401SEdgar E. Iglesias 
56093f1e401SEdgar E. Iglesias              if (initiate) {
56193f1e401SEdgar E. Iglesias                  if (op == 1) {
56293f1e401SEdgar E. Iglesias                      mdio_write_req(&t->mdio_bus, phyaddr, regaddr, s->mii.mwd);
56393f1e401SEdgar E. Iglesias                  } else if (op == 2) {
56493f1e401SEdgar E. Iglesias                      s->mii.mrd = mdio_read_req(&t->mdio_bus, phyaddr, regaddr);
56593f1e401SEdgar E. Iglesias                  } else {
56693f1e401SEdgar E. Iglesias                      qemu_log("AXIENET: invalid MDIOBus OP=%d\n", op);
56793f1e401SEdgar E. Iglesias                  }
56893f1e401SEdgar E. Iglesias              }
56993f1e401SEdgar E. Iglesias              s->mii.mcr = value;
57093f1e401SEdgar E. Iglesias              break;
57193f1e401SEdgar E. Iglesias         }
57293f1e401SEdgar E. Iglesias 
57393f1e401SEdgar E. Iglesias         case R_MWD:
57493f1e401SEdgar E. Iglesias         case R_MRD:
57593f1e401SEdgar E. Iglesias              s->mii.regs[addr & 3] = value;
57693f1e401SEdgar E. Iglesias              break;
57793f1e401SEdgar E. Iglesias 
57893f1e401SEdgar E. Iglesias 
57993f1e401SEdgar E. Iglesias         case R_UAW0:
58093f1e401SEdgar E. Iglesias         case R_UAW1:
58193f1e401SEdgar E. Iglesias             s->uaw[addr & 1] = value;
58293f1e401SEdgar E. Iglesias             break;
58393f1e401SEdgar E. Iglesias 
58493f1e401SEdgar E. Iglesias         case R_UAWL:
58593f1e401SEdgar E. Iglesias         case R_UAWU:
58693f1e401SEdgar E. Iglesias             s->ext_uaw[addr & 1] = value;
58793f1e401SEdgar E. Iglesias             break;
58893f1e401SEdgar E. Iglesias 
58993f1e401SEdgar E. Iglesias         case R_FMI:
59093f1e401SEdgar E. Iglesias             s->fmi = value;
59193f1e401SEdgar E. Iglesias             break;
59293f1e401SEdgar E. Iglesias 
59393f1e401SEdgar E. Iglesias         case R_AF0:
59493f1e401SEdgar E. Iglesias         case R_AF1:
59593f1e401SEdgar E. Iglesias             s->maddr[s->fmi & 3][addr & 1] = value;
59693f1e401SEdgar E. Iglesias             break;
59793f1e401SEdgar E. Iglesias 
598d4d230daSPeter Crosthwaite         case R_IS:
599d4d230daSPeter Crosthwaite             s->regs[addr] &= ~value;
600d4d230daSPeter Crosthwaite             break;
601d4d230daSPeter Crosthwaite 
60293f1e401SEdgar E. Iglesias         case 0x8000 ... 0x83ff:
60393f1e401SEdgar E. Iglesias             s->ext_mtable[addr - 0x8000] = value;
60493f1e401SEdgar E. Iglesias             break;
60593f1e401SEdgar E. Iglesias 
60693f1e401SEdgar E. Iglesias         default:
60793f1e401SEdgar E. Iglesias             DENET(qemu_log("%s addr=" TARGET_FMT_plx " v=%x\n",
6080dc31f3bSAvi Kivity                            __func__, addr * 4, (unsigned)value));
60993f1e401SEdgar E. Iglesias             if (addr < ARRAY_SIZE(s->regs)) {
61093f1e401SEdgar E. Iglesias                 s->regs[addr] = value;
61193f1e401SEdgar E. Iglesias             }
61293f1e401SEdgar E. Iglesias             break;
61393f1e401SEdgar E. Iglesias     }
61493f1e401SEdgar E. Iglesias     enet_update_irq(s);
61593f1e401SEdgar E. Iglesias }
61693f1e401SEdgar E. Iglesias 
6170dc31f3bSAvi Kivity static const MemoryRegionOps enet_ops = {
6180dc31f3bSAvi Kivity     .read = enet_read,
6190dc31f3bSAvi Kivity     .write = enet_write,
6200dc31f3bSAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
62193f1e401SEdgar E. Iglesias };
62293f1e401SEdgar E. Iglesias 
6234e68f7a0SStefan Hajnoczi static int eth_can_rx(NetClientState *nc)
62493f1e401SEdgar E. Iglesias {
625*545129e5SPeter Crosthwaite     XilinxAXIEnet *s = qemu_get_nic_opaque(nc);
62693f1e401SEdgar E. Iglesias 
62793f1e401SEdgar E. Iglesias     /* RX enabled?  */
62893f1e401SEdgar E. Iglesias     return !axienet_rx_resetting(s) && axienet_rx_enabled(s);
62993f1e401SEdgar E. Iglesias }
63093f1e401SEdgar E. Iglesias 
63193f1e401SEdgar E. Iglesias static int enet_match_addr(const uint8_t *buf, uint32_t f0, uint32_t f1)
63293f1e401SEdgar E. Iglesias {
63393f1e401SEdgar E. Iglesias     int match = 1;
63493f1e401SEdgar E. Iglesias 
63593f1e401SEdgar E. Iglesias     if (memcmp(buf, &f0, 4)) {
63693f1e401SEdgar E. Iglesias         match = 0;
63793f1e401SEdgar E. Iglesias     }
63893f1e401SEdgar E. Iglesias 
63993f1e401SEdgar E. Iglesias     if (buf[4] != (f1 & 0xff) || buf[5] != ((f1 >> 8) & 0xff)) {
64093f1e401SEdgar E. Iglesias         match = 0;
64193f1e401SEdgar E. Iglesias     }
64293f1e401SEdgar E. Iglesias 
64393f1e401SEdgar E. Iglesias     return match;
64493f1e401SEdgar E. Iglesias }
64593f1e401SEdgar E. Iglesias 
6464e68f7a0SStefan Hajnoczi static ssize_t eth_rx(NetClientState *nc, const uint8_t *buf, size_t size)
64793f1e401SEdgar E. Iglesias {
648*545129e5SPeter Crosthwaite     XilinxAXIEnet *s = qemu_get_nic_opaque(nc);
64993f1e401SEdgar E. Iglesias     static const unsigned char sa_bcast[6] = {0xff, 0xff, 0xff,
65093f1e401SEdgar E. Iglesias                                               0xff, 0xff, 0xff};
65193f1e401SEdgar E. Iglesias     static const unsigned char sa_ipmcast[3] = {0x01, 0x00, 0x52};
65293f1e401SEdgar E. Iglesias     uint32_t app[6] = {0};
65393f1e401SEdgar E. Iglesias     int promisc = s->fmi & (1 << 31);
65493f1e401SEdgar E. Iglesias     int unicast, broadcast, multicast, ip_multicast = 0;
65593f1e401SEdgar E. Iglesias     uint32_t csum32;
65693f1e401SEdgar E. Iglesias     uint16_t csum16;
65793f1e401SEdgar E. Iglesias     int i;
65893f1e401SEdgar E. Iglesias 
65993f1e401SEdgar E. Iglesias     DENET(qemu_log("%s: %zd bytes\n", __func__, size));
66093f1e401SEdgar E. Iglesias 
66193f1e401SEdgar E. Iglesias     unicast = ~buf[0] & 0x1;
66293f1e401SEdgar E. Iglesias     broadcast = memcmp(buf, sa_bcast, 6) == 0;
66393f1e401SEdgar E. Iglesias     multicast = !unicast && !broadcast;
66493f1e401SEdgar E. Iglesias     if (multicast && (memcmp(sa_ipmcast, buf, sizeof sa_ipmcast) == 0)) {
66593f1e401SEdgar E. Iglesias         ip_multicast = 1;
66693f1e401SEdgar E. Iglesias     }
66793f1e401SEdgar E. Iglesias 
66893f1e401SEdgar E. Iglesias     /* Jumbo or vlan sizes ?  */
66993f1e401SEdgar E. Iglesias     if (!(s->rcw[1] & RCW1_JUM)) {
67093f1e401SEdgar E. Iglesias         if (size > 1518 && size <= 1522 && !(s->rcw[1] & RCW1_VLAN)) {
67193f1e401SEdgar E. Iglesias             return size;
67293f1e401SEdgar E. Iglesias         }
67393f1e401SEdgar E. Iglesias     }
67493f1e401SEdgar E. Iglesias 
67593f1e401SEdgar E. Iglesias     /* Basic Address filters.  If you want to use the extended filters
67693f1e401SEdgar E. Iglesias        you'll generally have to place the ethernet mac into promiscuous mode
67793f1e401SEdgar E. Iglesias        to avoid the basic filtering from dropping most frames.  */
67893f1e401SEdgar E. Iglesias     if (!promisc) {
67993f1e401SEdgar E. Iglesias         if (unicast) {
68093f1e401SEdgar E. Iglesias             if (!enet_match_addr(buf, s->uaw[0], s->uaw[1])) {
68193f1e401SEdgar E. Iglesias                 return size;
68293f1e401SEdgar E. Iglesias             }
68393f1e401SEdgar E. Iglesias         } else {
68493f1e401SEdgar E. Iglesias             if (broadcast) {
68593f1e401SEdgar E. Iglesias                 /* Broadcast.  */
68693f1e401SEdgar E. Iglesias                 if (s->regs[R_RAF] & RAF_BCAST_REJ) {
68793f1e401SEdgar E. Iglesias                     return size;
68893f1e401SEdgar E. Iglesias                 }
68993f1e401SEdgar E. Iglesias             } else {
69093f1e401SEdgar E. Iglesias                 int drop = 1;
69193f1e401SEdgar E. Iglesias 
69293f1e401SEdgar E. Iglesias                 /* Multicast.  */
69393f1e401SEdgar E. Iglesias                 if (s->regs[R_RAF] & RAF_MCAST_REJ) {
69493f1e401SEdgar E. Iglesias                     return size;
69593f1e401SEdgar E. Iglesias                 }
69693f1e401SEdgar E. Iglesias 
69793f1e401SEdgar E. Iglesias                 for (i = 0; i < 4; i++) {
69893f1e401SEdgar E. Iglesias                     if (enet_match_addr(buf, s->maddr[i][0], s->maddr[i][1])) {
69993f1e401SEdgar E. Iglesias                         drop = 0;
70093f1e401SEdgar E. Iglesias                         break;
70193f1e401SEdgar E. Iglesias                     }
70293f1e401SEdgar E. Iglesias                 }
70393f1e401SEdgar E. Iglesias 
70493f1e401SEdgar E. Iglesias                 if (drop) {
70593f1e401SEdgar E. Iglesias                     return size;
70693f1e401SEdgar E. Iglesias                 }
70793f1e401SEdgar E. Iglesias             }
70893f1e401SEdgar E. Iglesias         }
70993f1e401SEdgar E. Iglesias     }
71093f1e401SEdgar E. Iglesias 
71193f1e401SEdgar E. Iglesias     /* Extended mcast filtering enabled?  */
71293f1e401SEdgar E. Iglesias     if (axienet_newfunc_enabled(s) && axienet_extmcf_enabled(s)) {
71393f1e401SEdgar E. Iglesias         if (unicast) {
71493f1e401SEdgar E. Iglesias             if (!enet_match_addr(buf, s->ext_uaw[0], s->ext_uaw[1])) {
71593f1e401SEdgar E. Iglesias                 return size;
71693f1e401SEdgar E. Iglesias             }
71793f1e401SEdgar E. Iglesias         } else {
71893f1e401SEdgar E. Iglesias             if (broadcast) {
71993f1e401SEdgar E. Iglesias                 /* Broadcast. ???  */
72093f1e401SEdgar E. Iglesias                 if (s->regs[R_RAF] & RAF_BCAST_REJ) {
72193f1e401SEdgar E. Iglesias                     return size;
72293f1e401SEdgar E. Iglesias                 }
72393f1e401SEdgar E. Iglesias             } else {
72493f1e401SEdgar E. Iglesias                 int idx, bit;
72593f1e401SEdgar E. Iglesias 
72693f1e401SEdgar E. Iglesias                 /* Multicast.  */
72793f1e401SEdgar E. Iglesias                 if (!memcmp(buf, sa_ipmcast, 3)) {
72893f1e401SEdgar E. Iglesias                     return size;
72993f1e401SEdgar E. Iglesias                 }
73093f1e401SEdgar E. Iglesias 
73193f1e401SEdgar E. Iglesias                 idx  = (buf[4] & 0x7f) << 8;
73293f1e401SEdgar E. Iglesias                 idx |= buf[5];
73393f1e401SEdgar E. Iglesias 
73493f1e401SEdgar E. Iglesias                 bit = 1 << (idx & 0x1f);
73593f1e401SEdgar E. Iglesias                 idx >>= 5;
73693f1e401SEdgar E. Iglesias 
73793f1e401SEdgar E. Iglesias                 if (!(s->ext_mtable[idx] & bit)) {
73893f1e401SEdgar E. Iglesias                     return size;
73993f1e401SEdgar E. Iglesias                 }
74093f1e401SEdgar E. Iglesias             }
74193f1e401SEdgar E. Iglesias         }
74293f1e401SEdgar E. Iglesias     }
74393f1e401SEdgar E. Iglesias 
74493f1e401SEdgar E. Iglesias     if (size < 12) {
74593f1e401SEdgar E. Iglesias         s->regs[R_IS] |= IS_RX_REJECT;
74693f1e401SEdgar E. Iglesias         enet_update_irq(s);
74793f1e401SEdgar E. Iglesias         return -1;
74893f1e401SEdgar E. Iglesias     }
74993f1e401SEdgar E. Iglesias 
75093f1e401SEdgar E. Iglesias     if (size > (s->c_rxmem - 4)) {
75193f1e401SEdgar E. Iglesias         size = s->c_rxmem - 4;
75293f1e401SEdgar E. Iglesias     }
75393f1e401SEdgar E. Iglesias 
75493f1e401SEdgar E. Iglesias     memcpy(s->rxmem, buf, size);
75593f1e401SEdgar E. Iglesias     memset(s->rxmem + size, 0, 4); /* Clear the FCS.  */
75693f1e401SEdgar E. Iglesias 
75793f1e401SEdgar E. Iglesias     if (s->rcw[1] & RCW1_FCS) {
75893f1e401SEdgar E. Iglesias         size += 4; /* fcs is inband.  */
75993f1e401SEdgar E. Iglesias     }
76093f1e401SEdgar E. Iglesias 
76193f1e401SEdgar E. Iglesias     app[0] = 5 << 28;
76293f1e401SEdgar E. Iglesias     csum32 = net_checksum_add(size - 14, (uint8_t *)s->rxmem + 14);
76393f1e401SEdgar E. Iglesias     /* Fold it once.  */
76493f1e401SEdgar E. Iglesias     csum32 = (csum32 & 0xffff) + (csum32 >> 16);
76593f1e401SEdgar E. Iglesias     /* And twice to get rid of possible carries.  */
76693f1e401SEdgar E. Iglesias     csum16 = (csum32 & 0xffff) + (csum32 >> 16);
76793f1e401SEdgar E. Iglesias     app[3] = csum16;
76893f1e401SEdgar E. Iglesias     app[4] = size & 0xffff;
76993f1e401SEdgar E. Iglesias 
77093f1e401SEdgar E. Iglesias     s->stats.rx_bytes += size;
77193f1e401SEdgar E. Iglesias     s->stats.rx++;
77293f1e401SEdgar E. Iglesias     if (multicast) {
77393f1e401SEdgar E. Iglesias         s->stats.rx_mcast++;
77493f1e401SEdgar E. Iglesias         app[2] |= 1 | (ip_multicast << 1);
77593f1e401SEdgar E. Iglesias     } else if (broadcast) {
77693f1e401SEdgar E. Iglesias         s->stats.rx_bcast++;
77793f1e401SEdgar E. Iglesias         app[2] |= 1 << 3;
77893f1e401SEdgar E. Iglesias     }
77993f1e401SEdgar E. Iglesias 
78093f1e401SEdgar E. Iglesias     /* Good frame.  */
78193f1e401SEdgar E. Iglesias     app[2] |= 1 << 6;
78293f1e401SEdgar E. Iglesias 
783669b4983SPeter A. G. Crosthwaite     stream_push(s->tx_dev, (void *)s->rxmem, size, app);
78493f1e401SEdgar E. Iglesias 
78593f1e401SEdgar E. Iglesias     s->regs[R_IS] |= IS_RX_COMPLETE;
78693f1e401SEdgar E. Iglesias     enet_update_irq(s);
78793f1e401SEdgar E. Iglesias     return size;
78893f1e401SEdgar E. Iglesias }
78993f1e401SEdgar E. Iglesias 
7904e68f7a0SStefan Hajnoczi static void eth_cleanup(NetClientState *nc)
79193f1e401SEdgar E. Iglesias {
79293f1e401SEdgar E. Iglesias     /* FIXME.  */
793*545129e5SPeter Crosthwaite     XilinxAXIEnet *s = qemu_get_nic_opaque(nc);
7947267c094SAnthony Liguori     g_free(s->rxmem);
7957267c094SAnthony Liguori     g_free(s);
79693f1e401SEdgar E. Iglesias }
79793f1e401SEdgar E. Iglesias 
79893f1e401SEdgar E. Iglesias static void
799669b4983SPeter A. G. Crosthwaite axienet_stream_push(StreamSlave *obj, uint8_t *buf, size_t size, uint32_t *hdr)
80093f1e401SEdgar E. Iglesias {
801*545129e5SPeter Crosthwaite     XilinxAXIEnet *s = FROM_SYSBUS(typeof(*s), SYS_BUS_DEVICE(obj));
80293f1e401SEdgar E. Iglesias 
80393f1e401SEdgar E. Iglesias     /* TX enable ?  */
80493f1e401SEdgar E. Iglesias     if (!(s->tc & TC_TX)) {
80593f1e401SEdgar E. Iglesias         return;
80693f1e401SEdgar E. Iglesias     }
80793f1e401SEdgar E. Iglesias 
80893f1e401SEdgar E. Iglesias     /* Jumbo or vlan sizes ?  */
80993f1e401SEdgar E. Iglesias     if (!(s->tc & TC_JUM)) {
81093f1e401SEdgar E. Iglesias         if (size > 1518 && size <= 1522 && !(s->tc & TC_VLAN)) {
81193f1e401SEdgar E. Iglesias             return;
81293f1e401SEdgar E. Iglesias         }
81393f1e401SEdgar E. Iglesias     }
81493f1e401SEdgar E. Iglesias 
81593f1e401SEdgar E. Iglesias     if (hdr[0] & 1) {
81693f1e401SEdgar E. Iglesias         unsigned int start_off = hdr[1] >> 16;
81793f1e401SEdgar E. Iglesias         unsigned int write_off = hdr[1] & 0xffff;
81893f1e401SEdgar E. Iglesias         uint32_t tmp_csum;
81993f1e401SEdgar E. Iglesias         uint16_t csum;
82093f1e401SEdgar E. Iglesias 
82193f1e401SEdgar E. Iglesias         tmp_csum = net_checksum_add(size - start_off,
82293f1e401SEdgar E. Iglesias                                     (uint8_t *)buf + start_off);
82393f1e401SEdgar E. Iglesias         /* Accumulate the seed.  */
82493f1e401SEdgar E. Iglesias         tmp_csum += hdr[2] & 0xffff;
82593f1e401SEdgar E. Iglesias 
82693f1e401SEdgar E. Iglesias         /* Fold the 32bit partial checksum.  */
82793f1e401SEdgar E. Iglesias         csum = net_checksum_finish(tmp_csum);
82893f1e401SEdgar E. Iglesias 
82993f1e401SEdgar E. Iglesias         /* Writeback.  */
83093f1e401SEdgar E. Iglesias         buf[write_off] = csum >> 8;
83193f1e401SEdgar E. Iglesias         buf[write_off + 1] = csum & 0xff;
83293f1e401SEdgar E. Iglesias     }
83393f1e401SEdgar E. Iglesias 
834b356f76dSJason Wang     qemu_send_packet(qemu_get_queue(s->nic), buf, size);
83593f1e401SEdgar E. Iglesias 
83693f1e401SEdgar E. Iglesias     s->stats.tx_bytes += size;
83793f1e401SEdgar E. Iglesias     s->regs[R_IS] |= IS_TX_COMPLETE;
83893f1e401SEdgar E. Iglesias     enet_update_irq(s);
83993f1e401SEdgar E. Iglesias }
84093f1e401SEdgar E. Iglesias 
84193f1e401SEdgar E. Iglesias static NetClientInfo net_xilinx_enet_info = {
8422be64a68SLaszlo Ersek     .type = NET_CLIENT_OPTIONS_KIND_NIC,
84393f1e401SEdgar E. Iglesias     .size = sizeof(NICState),
84493f1e401SEdgar E. Iglesias     .can_receive = eth_can_rx,
84593f1e401SEdgar E. Iglesias     .receive = eth_rx,
84693f1e401SEdgar E. Iglesias     .cleanup = eth_cleanup,
84793f1e401SEdgar E. Iglesias };
84893f1e401SEdgar E. Iglesias 
84993f1e401SEdgar E. Iglesias static int xilinx_enet_init(SysBusDevice *dev)
85093f1e401SEdgar E. Iglesias {
851*545129e5SPeter Crosthwaite     XilinxAXIEnet *s = FROM_SYSBUS(typeof(*s), dev);
85293f1e401SEdgar E. Iglesias 
85393f1e401SEdgar E. Iglesias     sysbus_init_irq(dev, &s->irq);
85493f1e401SEdgar E. Iglesias 
8550dc31f3bSAvi Kivity     memory_region_init_io(&s->iomem, &enet_ops, s, "enet", 0x40000);
856750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
85793f1e401SEdgar E. Iglesias 
85893f1e401SEdgar E. Iglesias     qemu_macaddr_default_if_unset(&s->conf.macaddr);
85993f1e401SEdgar E. Iglesias     s->nic = qemu_new_nic(&net_xilinx_enet_info, &s->conf,
860f79f2bfcSAnthony Liguori                           object_get_typename(OBJECT(dev)), dev->qdev.id, s);
861b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
86293f1e401SEdgar E. Iglesias 
86393f1e401SEdgar E. Iglesias     tdk_init(&s->TEMAC.phy);
86493f1e401SEdgar E. Iglesias     mdio_attach(&s->TEMAC.mdio_bus, &s->TEMAC.phy, s->c_phyaddr);
86593f1e401SEdgar E. Iglesias 
86693f1e401SEdgar E. Iglesias     s->TEMAC.parent = s;
86793f1e401SEdgar E. Iglesias 
8687267c094SAnthony Liguori     s->rxmem = g_malloc(s->c_rxmem);
86993f1e401SEdgar E. Iglesias     axienet_reset(s);
87093f1e401SEdgar E. Iglesias 
87193f1e401SEdgar E. Iglesias     return 0;
87293f1e401SEdgar E. Iglesias }
87393f1e401SEdgar E. Iglesias 
874669b4983SPeter A. G. Crosthwaite static void xilinx_enet_initfn(Object *obj)
875669b4983SPeter A. G. Crosthwaite {
876*545129e5SPeter Crosthwaite     XilinxAXIEnet *s = FROM_SYSBUS(typeof(*s), SYS_BUS_DEVICE(obj));
877b15aaca4SPeter Crosthwaite     Error *errp = NULL;
878669b4983SPeter A. G. Crosthwaite 
879669b4983SPeter A. G. Crosthwaite     object_property_add_link(obj, "axistream-connected", TYPE_STREAM_SLAVE,
880b15aaca4SPeter Crosthwaite                              (Object **) &s->tx_dev, &errp);
881b15aaca4SPeter Crosthwaite     assert_no_error(errp);
882669b4983SPeter A. G. Crosthwaite }
883669b4983SPeter A. G. Crosthwaite 
884999e12bbSAnthony Liguori static Property xilinx_enet_properties[] = {
885*545129e5SPeter Crosthwaite     DEFINE_PROP_UINT32("phyaddr", XilinxAXIEnet, c_phyaddr, 7),
886*545129e5SPeter Crosthwaite     DEFINE_PROP_UINT32("rxmem", XilinxAXIEnet, c_rxmem, 0x1000),
887*545129e5SPeter Crosthwaite     DEFINE_PROP_UINT32("txmem", XilinxAXIEnet, c_txmem, 0x1000),
888*545129e5SPeter Crosthwaite     DEFINE_NIC_PROPERTIES(XilinxAXIEnet, conf),
88993f1e401SEdgar E. Iglesias     DEFINE_PROP_END_OF_LIST(),
890999e12bbSAnthony Liguori };
891999e12bbSAnthony Liguori 
892999e12bbSAnthony Liguori static void xilinx_enet_class_init(ObjectClass *klass, void *data)
893999e12bbSAnthony Liguori {
89439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
895999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
896669b4983SPeter A. G. Crosthwaite     StreamSlaveClass *ssc = STREAM_SLAVE_CLASS(klass);
897999e12bbSAnthony Liguori 
898999e12bbSAnthony Liguori     k->init = xilinx_enet_init;
89939bffca2SAnthony Liguori     dc->props = xilinx_enet_properties;
900669b4983SPeter A. G. Crosthwaite     ssc->push = axienet_stream_push;
90193f1e401SEdgar E. Iglesias }
902999e12bbSAnthony Liguori 
9038c43a6f0SAndreas Färber static const TypeInfo xilinx_enet_info = {
904cec6f8caSPeter A. G. Crosthwaite     .name          = "xlnx.axi-ethernet",
90539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
906*545129e5SPeter Crosthwaite     .instance_size = sizeof(XilinxAXIEnet),
907999e12bbSAnthony Liguori     .class_init    = xilinx_enet_class_init,
908669b4983SPeter A. G. Crosthwaite     .instance_init = xilinx_enet_initfn,
909669b4983SPeter A. G. Crosthwaite     .interfaces = (InterfaceInfo[]) {
910669b4983SPeter A. G. Crosthwaite             { TYPE_STREAM_SLAVE },
911669b4983SPeter A. G. Crosthwaite             { }
912669b4983SPeter A. G. Crosthwaite     }
91393f1e401SEdgar E. Iglesias };
91483f7d43aSAndreas Färber 
91583f7d43aSAndreas Färber static void xilinx_enet_register_types(void)
91693f1e401SEdgar E. Iglesias {
91739bffca2SAnthony Liguori     type_register_static(&xilinx_enet_info);
91893f1e401SEdgar E. Iglesias }
91993f1e401SEdgar E. Iglesias 
92083f7d43aSAndreas Färber type_init(xilinx_enet_register_types)
921