1661a1799SPaul Brook /* 2661a1799SPaul Brook * QEMU AMD PC-Net II (Am79C970A) PCI emulation 3661a1799SPaul Brook * 4661a1799SPaul Brook * Copyright (c) 2004 Antony T Curtis 5661a1799SPaul Brook * 6661a1799SPaul Brook * Permission is hereby granted, free of charge, to any person obtaining a copy 7661a1799SPaul Brook * of this software and associated documentation files (the "Software"), to deal 8661a1799SPaul Brook * in the Software without restriction, including without limitation the rights 9661a1799SPaul Brook * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10661a1799SPaul Brook * copies of the Software, and to permit persons to whom the Software is 11661a1799SPaul Brook * furnished to do so, subject to the following conditions: 12661a1799SPaul Brook * 13661a1799SPaul Brook * The above copyright notice and this permission notice shall be included in 14661a1799SPaul Brook * all copies or substantial portions of the Software. 15661a1799SPaul Brook * 16661a1799SPaul Brook * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17661a1799SPaul Brook * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18661a1799SPaul Brook * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19661a1799SPaul Brook * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20661a1799SPaul Brook * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21661a1799SPaul Brook * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22661a1799SPaul Brook * THE SOFTWARE. 23661a1799SPaul Brook */ 24661a1799SPaul Brook 25661a1799SPaul Brook /* This software was written to be compatible with the specification: 26661a1799SPaul Brook * AMD Am79C970A PCnet-PCI II Ethernet Controller Data-Sheet 27661a1799SPaul Brook * AMD Publication# 19436 Rev:E Amendment/0 Issue Date: June 2000 28661a1799SPaul Brook */ 29661a1799SPaul Brook 30e8d40465SPeter Maydell #include "qemu/osdep.h" 3183c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 321422e32dSPaolo Bonzini #include "net/net.h" 33*0b8fa32fSMarkus Armbruster #include "qemu/module.h" 341de7afc9SPaolo Bonzini #include "qemu/timer.h" 359c17d615SPaolo Bonzini #include "sysemu/dma.h" 36ea3b3511SGonglei #include "sysemu/sysemu.h" 3732c95249SDon Koch #include "trace.h" 38661a1799SPaul Brook 3947b43a1fSPaolo Bonzini #include "pcnet.h" 40661a1799SPaul Brook 41661a1799SPaul Brook //#define PCNET_DEBUG 42661a1799SPaul Brook //#define PCNET_DEBUG_IO 43661a1799SPaul Brook //#define PCNET_DEBUG_BCR 44661a1799SPaul Brook //#define PCNET_DEBUG_CSR 45661a1799SPaul Brook //#define PCNET_DEBUG_RMD 46661a1799SPaul Brook //#define PCNET_DEBUG_TMD 47661a1799SPaul Brook //#define PCNET_DEBUG_MATCH 48661a1799SPaul Brook 491f8c7946SPeter Crosthwaite #define TYPE_PCI_PCNET "pcnet" 501f8c7946SPeter Crosthwaite 511f8c7946SPeter Crosthwaite #define PCI_PCNET(obj) \ 521f8c7946SPeter Crosthwaite OBJECT_CHECK(PCIPCNetState, (obj), TYPE_PCI_PCNET) 53661a1799SPaul Brook 54661a1799SPaul Brook typedef struct { 551f8c7946SPeter Crosthwaite /*< private >*/ 561f8c7946SPeter Crosthwaite PCIDevice parent_obj; 571f8c7946SPeter Crosthwaite /*< public >*/ 581f8c7946SPeter Crosthwaite 59661a1799SPaul Brook PCNetState state; 60bd8d6f7cSAvi Kivity MemoryRegion io_bar; 61661a1799SPaul Brook } PCIPCNetState; 62661a1799SPaul Brook 63661a1799SPaul Brook static void pcnet_aprom_writeb(void *opaque, uint32_t addr, uint32_t val) 64661a1799SPaul Brook { 65661a1799SPaul Brook PCNetState *s = opaque; 6632c95249SDon Koch 6732c95249SDon Koch trace_pcnet_aprom_writeb(opaque, addr, val); 68488a1a5dSJan Kiszka if (BCR_APROMWE(s)) { 69661a1799SPaul Brook s->prom[addr & 15] = val; 70661a1799SPaul Brook } 71488a1a5dSJan Kiszka } 72661a1799SPaul Brook 73661a1799SPaul Brook static uint32_t pcnet_aprom_readb(void *opaque, uint32_t addr) 74661a1799SPaul Brook { 75661a1799SPaul Brook PCNetState *s = opaque; 76661a1799SPaul Brook uint32_t val = s->prom[addr & 15]; 7732c95249SDon Koch 7832c95249SDon Koch trace_pcnet_aprom_readb(opaque, addr, val); 79661a1799SPaul Brook return val; 80661a1799SPaul Brook } 81661a1799SPaul Brook 82a8170e5eSAvi Kivity static uint64_t pcnet_ioport_read(void *opaque, hwaddr addr, 83bd8d6f7cSAvi Kivity unsigned size) 84661a1799SPaul Brook { 85bd8d6f7cSAvi Kivity PCNetState *d = opaque; 86661a1799SPaul Brook 8732c95249SDon Koch trace_pcnet_ioport_read(opaque, addr, size); 887ba79741SJan Kiszka if (addr < 0x10) { 897ba79741SJan Kiszka if (!BCR_DWIO(d) && size == 1) { 90bd8d6f7cSAvi Kivity return pcnet_aprom_readb(d, addr); 917ba79741SJan Kiszka } else if (!BCR_DWIO(d) && (addr & 1) == 0 && size == 2) { 927ba79741SJan Kiszka return pcnet_aprom_readb(d, addr) | 937ba79741SJan Kiszka (pcnet_aprom_readb(d, addr + 1) << 8); 947ba79741SJan Kiszka } else if (BCR_DWIO(d) && (addr & 3) == 0 && size == 4) { 957ba79741SJan Kiszka return pcnet_aprom_readb(d, addr) | 967ba79741SJan Kiszka (pcnet_aprom_readb(d, addr + 1) << 8) | 977ba79741SJan Kiszka (pcnet_aprom_readb(d, addr + 2) << 16) | 987ba79741SJan Kiszka (pcnet_aprom_readb(d, addr + 3) << 24); 997ba79741SJan Kiszka } 1007ba79741SJan Kiszka } else { 1017ba79741SJan Kiszka if (size == 2) { 102bd8d6f7cSAvi Kivity return pcnet_ioport_readw(d, addr); 1037ba79741SJan Kiszka } else if (size == 4) { 104bd8d6f7cSAvi Kivity return pcnet_ioport_readl(d, addr); 105661a1799SPaul Brook } 1067ba79741SJan Kiszka } 107bd8d6f7cSAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 108bd8d6f7cSAvi Kivity } 109bd8d6f7cSAvi Kivity 110a8170e5eSAvi Kivity static void pcnet_ioport_write(void *opaque, hwaddr addr, 111bd8d6f7cSAvi Kivity uint64_t data, unsigned size) 112bd8d6f7cSAvi Kivity { 113bd8d6f7cSAvi Kivity PCNetState *d = opaque; 114bd8d6f7cSAvi Kivity 11532c95249SDon Koch trace_pcnet_ioport_write(opaque, addr, data, size); 1167ba79741SJan Kiszka if (addr < 0x10) { 1177ba79741SJan Kiszka if (!BCR_DWIO(d) && size == 1) { 1187ba79741SJan Kiszka pcnet_aprom_writeb(d, addr, data); 1197ba79741SJan Kiszka } else if (!BCR_DWIO(d) && (addr & 1) == 0 && size == 2) { 1207ba79741SJan Kiszka pcnet_aprom_writeb(d, addr, data & 0xff); 1217ba79741SJan Kiszka pcnet_aprom_writeb(d, addr + 1, data >> 8); 1227ba79741SJan Kiszka } else if (BCR_DWIO(d) && (addr & 3) == 0 && size == 4) { 1237ba79741SJan Kiszka pcnet_aprom_writeb(d, addr, data & 0xff); 1247ba79741SJan Kiszka pcnet_aprom_writeb(d, addr + 1, (data >> 8) & 0xff); 1257ba79741SJan Kiszka pcnet_aprom_writeb(d, addr + 2, (data >> 16) & 0xff); 1267ba79741SJan Kiszka pcnet_aprom_writeb(d, addr + 3, data >> 24); 1277ba79741SJan Kiszka } 1287ba79741SJan Kiszka } else { 1297ba79741SJan Kiszka if (size == 2) { 1307ba79741SJan Kiszka pcnet_ioport_writew(d, addr, data); 1317ba79741SJan Kiszka } else if (size == 4) { 1327ba79741SJan Kiszka pcnet_ioport_writel(d, addr, data); 1337ba79741SJan Kiszka } 134bd8d6f7cSAvi Kivity } 135bd8d6f7cSAvi Kivity } 136bd8d6f7cSAvi Kivity 137bd8d6f7cSAvi Kivity static const MemoryRegionOps pcnet_io_ops = { 138bd8d6f7cSAvi Kivity .read = pcnet_ioport_read, 139bd8d6f7cSAvi Kivity .write = pcnet_ioport_write, 140a26405b3SAurelien Jarno .endianness = DEVICE_LITTLE_ENDIAN, 141bd8d6f7cSAvi Kivity }; 142661a1799SPaul Brook 143661a1799SPaul Brook static const VMStateDescription vmstate_pci_pcnet = { 144661a1799SPaul Brook .name = "pcnet", 145661a1799SPaul Brook .version_id = 3, 146661a1799SPaul Brook .minimum_version_id = 2, 147661a1799SPaul Brook .fields = (VMStateField[]) { 1481f8c7946SPeter Crosthwaite VMSTATE_PCI_DEVICE(parent_obj, PCIPCNetState), 149661a1799SPaul Brook VMSTATE_STRUCT(state, PCIPCNetState, 0, vmstate_pcnet, PCNetState), 150661a1799SPaul Brook VMSTATE_END_OF_LIST() 151661a1799SPaul Brook } 152661a1799SPaul Brook }; 153661a1799SPaul Brook 154661a1799SPaul Brook /* PCI interface */ 155661a1799SPaul Brook 156bd8d6f7cSAvi Kivity static const MemoryRegionOps pcnet_mmio_ops = { 157b187e20fSPeter Maydell .read = pcnet_ioport_read, 158b187e20fSPeter Maydell .write = pcnet_ioport_write, 1595d026de8SPeter Maydell .valid.min_access_size = 1, 1605d026de8SPeter Maydell .valid.max_access_size = 4, 1615d026de8SPeter Maydell .impl.min_access_size = 1, 1625d026de8SPeter Maydell .impl.max_access_size = 4, 163a26405b3SAurelien Jarno .endianness = DEVICE_LITTLE_ENDIAN, 164661a1799SPaul Brook }; 165661a1799SPaul Brook 166a8170e5eSAvi Kivity static void pci_physical_memory_write(void *dma_opaque, hwaddr addr, 167661a1799SPaul Brook uint8_t *buf, int len, int do_bswap) 168661a1799SPaul Brook { 16914fecf26SEduard - Gabriel Munteanu pci_dma_write(dma_opaque, addr, buf, len); 170661a1799SPaul Brook } 171661a1799SPaul Brook 172a8170e5eSAvi Kivity static void pci_physical_memory_read(void *dma_opaque, hwaddr addr, 173661a1799SPaul Brook uint8_t *buf, int len, int do_bswap) 174661a1799SPaul Brook { 17514fecf26SEduard - Gabriel Munteanu pci_dma_read(dma_opaque, addr, buf, len); 176661a1799SPaul Brook } 177661a1799SPaul Brook 178f90c2bcdSAlex Williamson static void pci_pcnet_uninit(PCIDevice *dev) 179661a1799SPaul Brook { 1801f8c7946SPeter Crosthwaite PCIPCNetState *d = PCI_PCNET(dev); 181661a1799SPaul Brook 1829e64f8a3SMarcel Apfelbaum qemu_free_irq(d->state.irq); 183bc72ad67SAlex Bligh timer_del(d->state.poll_timer); 184bc72ad67SAlex Bligh timer_free(d->state.poll_timer); 185948ecf21SJason Wang qemu_del_nic(d->state.nic); 186661a1799SPaul Brook } 187661a1799SPaul Brook 188661a1799SPaul Brook static NetClientInfo net_pci_pcnet_info = { 189f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 190661a1799SPaul Brook .size = sizeof(NICState), 191661a1799SPaul Brook .receive = pcnet_receive, 192e1c2008aSJan Kiszka .link_status_changed = pcnet_set_link_status, 193661a1799SPaul Brook }; 194661a1799SPaul Brook 195eb1bef94SMarkus Armbruster static void pci_pcnet_realize(PCIDevice *pci_dev, Error **errp) 196661a1799SPaul Brook { 1971f8c7946SPeter Crosthwaite PCIPCNetState *d = PCI_PCNET(pci_dev); 198661a1799SPaul Brook PCNetState *s = &d->state; 199661a1799SPaul Brook uint8_t *pci_conf; 200661a1799SPaul Brook 201661a1799SPaul Brook #if 0 202661a1799SPaul Brook printf("sizeof(RMD)=%d, sizeof(TMD)=%d\n", 203661a1799SPaul Brook sizeof(struct pcnet_RMD), sizeof(struct pcnet_TMD)); 204661a1799SPaul Brook #endif 205661a1799SPaul Brook 206661a1799SPaul Brook pci_conf = pci_dev->config; 207661a1799SPaul Brook 208661a1799SPaul Brook pci_set_word(pci_conf + PCI_STATUS, 209661a1799SPaul Brook PCI_STATUS_FAST_BACK | PCI_STATUS_DEVSEL_MEDIUM); 210661a1799SPaul Brook 211661a1799SPaul Brook pci_set_word(pci_conf + PCI_SUBSYSTEM_VENDOR_ID, 0x0); 212661a1799SPaul Brook pci_set_word(pci_conf + PCI_SUBSYSTEM_ID, 0x0); 213661a1799SPaul Brook 214817e0b6fSMichael S. Tsirkin pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */ 215661a1799SPaul Brook pci_conf[PCI_MIN_GNT] = 0x06; 216661a1799SPaul Brook pci_conf[PCI_MAX_LAT] = 0xff; 217661a1799SPaul Brook 218661a1799SPaul Brook /* Handler for memory-mapped I/O */ 219eedfac6fSPaolo Bonzini memory_region_init_io(&d->state.mmio, OBJECT(d), &pcnet_mmio_ops, s, 220eedfac6fSPaolo Bonzini "pcnet-mmio", PCNET_PNPMMIO_SIZE); 221661a1799SPaul Brook 222eedfac6fSPaolo Bonzini memory_region_init_io(&d->io_bar, OBJECT(d), &pcnet_io_ops, s, "pcnet-io", 223bd8d6f7cSAvi Kivity PCNET_IOPORT_SIZE); 224e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &d->io_bar); 225661a1799SPaul Brook 226e824b2ccSAvi Kivity pci_register_bar(pci_dev, 1, 0, &s->mmio); 227661a1799SPaul Brook 2289e64f8a3SMarcel Apfelbaum s->irq = pci_allocate_irq(pci_dev); 229661a1799SPaul Brook s->phys_mem_read = pci_physical_memory_read; 230661a1799SPaul Brook s->phys_mem_write = pci_physical_memory_write; 23114fecf26SEduard - Gabriel Munteanu s->dma_opaque = pci_dev; 232661a1799SPaul Brook 2334c3b2245SMarkus Armbruster pcnet_common_init(DEVICE(pci_dev), s, &net_pci_pcnet_info); 234661a1799SPaul Brook } 235661a1799SPaul Brook 236661a1799SPaul Brook static void pci_reset(DeviceState *dev) 237661a1799SPaul Brook { 2381f8c7946SPeter Crosthwaite PCIPCNetState *d = PCI_PCNET(dev); 239661a1799SPaul Brook 240661a1799SPaul Brook pcnet_h_reset(&d->state); 241661a1799SPaul Brook } 242661a1799SPaul Brook 243ea3b3511SGonglei static void pcnet_instance_init(Object *obj) 244ea3b3511SGonglei { 245ea3b3511SGonglei PCIPCNetState *d = PCI_PCNET(obj); 246ea3b3511SGonglei PCNetState *s = &d->state; 247ea3b3511SGonglei 248ea3b3511SGonglei device_add_bootindex_property(obj, &s->conf.bootindex, 249ea3b3511SGonglei "bootindex", "/ethernet-phy@0", 250ea3b3511SGonglei DEVICE(obj), NULL); 251ea3b3511SGonglei } 252ea3b3511SGonglei 25340021f08SAnthony Liguori static Property pcnet_properties[] = { 254661a1799SPaul Brook DEFINE_NIC_PROPERTIES(PCIPCNetState, state.conf), 255661a1799SPaul Brook DEFINE_PROP_END_OF_LIST(), 25640021f08SAnthony Liguori }; 25740021f08SAnthony Liguori 25840021f08SAnthony Liguori static void pcnet_class_init(ObjectClass *klass, void *data) 25940021f08SAnthony Liguori { 26039bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 26140021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 26240021f08SAnthony Liguori 263eb1bef94SMarkus Armbruster k->realize = pci_pcnet_realize; 26440021f08SAnthony Liguori k->exit = pci_pcnet_uninit; 265c45e5b5bSGerd Hoffmann k->romfile = "efi-pcnet.rom", 26640021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_AMD; 26740021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_AMD_LANCE; 26840021f08SAnthony Liguori k->revision = 0x10; 26940021f08SAnthony Liguori k->class_id = PCI_CLASS_NETWORK_ETHERNET; 27039bffca2SAnthony Liguori dc->reset = pci_reset; 27139bffca2SAnthony Liguori dc->vmsd = &vmstate_pci_pcnet; 27239bffca2SAnthony Liguori dc->props = pcnet_properties; 273125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 274661a1799SPaul Brook } 27540021f08SAnthony Liguori 2768c43a6f0SAndreas Färber static const TypeInfo pcnet_info = { 2771f8c7946SPeter Crosthwaite .name = TYPE_PCI_PCNET, 27839bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 27939bffca2SAnthony Liguori .instance_size = sizeof(PCIPCNetState), 28040021f08SAnthony Liguori .class_init = pcnet_class_init, 281ea3b3511SGonglei .instance_init = pcnet_instance_init, 282fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 283fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 284fd3b02c8SEduardo Habkost { }, 285fd3b02c8SEduardo Habkost }, 286661a1799SPaul Brook }; 287661a1799SPaul Brook 28883f7d43aSAndreas Färber static void pci_pcnet_register_types(void) 289661a1799SPaul Brook { 29039bffca2SAnthony Liguori type_register_static(&pcnet_info); 291661a1799SPaul Brook } 292661a1799SPaul Brook 29383f7d43aSAndreas Färber type_init(pci_pcnet_register_types) 294