1342407fdSMax Filippov /* 2342407fdSMax Filippov * OpenCores Ethernet MAC 10/100 + subset of 3342407fdSMax Filippov * National Semiconductors DP83848C 10/100 PHY 4342407fdSMax Filippov * 5342407fdSMax Filippov * http://opencores.org/svnget,ethmac?file=%2Ftrunk%2F%2Fdoc%2Feth_speci.pdf 6342407fdSMax Filippov * http://cache.national.com/ds/DP/DP83848C.pdf 7342407fdSMax Filippov * 8342407fdSMax Filippov * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab. 9342407fdSMax Filippov * All rights reserved. 10342407fdSMax Filippov * 11342407fdSMax Filippov * Redistribution and use in source and binary forms, with or without 12342407fdSMax Filippov * modification, are permitted provided that the following conditions are met: 13342407fdSMax Filippov * * Redistributions of source code must retain the above copyright 14342407fdSMax Filippov * notice, this list of conditions and the following disclaimer. 15342407fdSMax Filippov * * Redistributions in binary form must reproduce the above copyright 16342407fdSMax Filippov * notice, this list of conditions and the following disclaimer in the 17342407fdSMax Filippov * documentation and/or other materials provided with the distribution. 18342407fdSMax Filippov * * Neither the name of the Open Source and Linux Lab nor the 19342407fdSMax Filippov * names of its contributors may be used to endorse or promote products 20342407fdSMax Filippov * derived from this software without specific prior written permission. 21342407fdSMax Filippov * 22342407fdSMax Filippov * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 23342407fdSMax Filippov * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24342407fdSMax Filippov * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25342407fdSMax Filippov * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY 26342407fdSMax Filippov * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 27342407fdSMax Filippov * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 28342407fdSMax Filippov * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 29342407fdSMax Filippov * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 30342407fdSMax Filippov * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 31342407fdSMax Filippov * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 32342407fdSMax Filippov */ 33342407fdSMax Filippov 34e8d40465SPeter Maydell #include "qemu/osdep.h" 3564552b6bSMarkus Armbruster #include "hw/irq.h" 36aa8e0ab9SMax Filippov #include "hw/net/mii.h" 37a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 391422e32dSPaolo Bonzini #include "net/net.h" 400b8fa32fSMarkus Armbruster #include "qemu/module.h" 41308913bbSMark Cave-Ayland #include "net/eth.h" 42342407fdSMax Filippov #include "trace.h" 43db1015e9SEduardo Habkost #include "qom/object.h" 44342407fdSMax Filippov 45342407fdSMax Filippov /* RECSMALL is not used because it breaks tap networking in linux: 46342407fdSMax Filippov * incoming ARP responses are too short 47342407fdSMax Filippov */ 48342407fdSMax Filippov #undef USE_RECSMALL 49342407fdSMax Filippov 50342407fdSMax Filippov #define GET_FIELD(v, field) (((v) & (field)) >> (field ## _LBN)) 51342407fdSMax Filippov #define GET_REGBIT(s, reg, field) ((s)->regs[reg] & (reg ## _ ## field)) 52342407fdSMax Filippov #define GET_REGFIELD(s, reg, field) \ 53342407fdSMax Filippov GET_FIELD((s)->regs[reg], reg ## _ ## field) 54342407fdSMax Filippov 55342407fdSMax Filippov #define SET_FIELD(v, field, data) \ 56342407fdSMax Filippov ((v) = (((v) & ~(field)) | (((data) << (field ## _LBN)) & (field)))) 57342407fdSMax Filippov #define SET_REGFIELD(s, reg, field, data) \ 58342407fdSMax Filippov SET_FIELD((s)->regs[reg], reg ## _ ## field, data) 59342407fdSMax Filippov 60342407fdSMax Filippov /* PHY MII registers */ 61342407fdSMax Filippov enum { 62342407fdSMax Filippov MII_REG_MAX = 16, 63342407fdSMax Filippov }; 64342407fdSMax Filippov 65342407fdSMax Filippov typedef struct Mii { 66342407fdSMax Filippov uint16_t regs[MII_REG_MAX]; 67342407fdSMax Filippov bool link_ok; 68342407fdSMax Filippov } Mii; 69342407fdSMax Filippov 70342407fdSMax Filippov static void mii_set_link(Mii *s, bool link_ok) 71342407fdSMax Filippov { 72342407fdSMax Filippov if (link_ok) { 73aa8e0ab9SMax Filippov s->regs[MII_BMSR] |= MII_BMSR_LINK_ST; 74aa8e0ab9SMax Filippov s->regs[MII_ANLPAR] |= MII_ANLPAR_TXFD | MII_ANLPAR_TX | 75aa8e0ab9SMax Filippov MII_ANLPAR_10FD | MII_ANLPAR_10 | MII_ANLPAR_CSMACD; 76342407fdSMax Filippov } else { 77aa8e0ab9SMax Filippov s->regs[MII_BMSR] &= ~MII_BMSR_LINK_ST; 78342407fdSMax Filippov s->regs[MII_ANLPAR] &= 0x01ff; 79342407fdSMax Filippov } 80342407fdSMax Filippov s->link_ok = link_ok; 81342407fdSMax Filippov } 82342407fdSMax Filippov 83342407fdSMax Filippov static void mii_reset(Mii *s) 84342407fdSMax Filippov { 85342407fdSMax Filippov memset(s->regs, 0, sizeof(s->regs)); 86aa8e0ab9SMax Filippov s->regs[MII_BMCR] = MII_BMCR_AUTOEN; 87aa8e0ab9SMax Filippov s->regs[MII_BMSR] = MII_BMSR_100TX_FD | MII_BMSR_100TX_HD | 88aa8e0ab9SMax Filippov MII_BMSR_10T_FD | MII_BMSR_10T_HD | MII_BMSR_MFPS | 89aa8e0ab9SMax Filippov MII_BMSR_AN_COMP | MII_BMSR_AUTONEG; 90aa8e0ab9SMax Filippov s->regs[MII_PHYID1] = 0x2000; 91aa8e0ab9SMax Filippov s->regs[MII_PHYID2] = 0x5c90; 92aa8e0ab9SMax Filippov s->regs[MII_ANAR] = MII_ANAR_TXFD | MII_ANAR_TX | 93aa8e0ab9SMax Filippov MII_ANAR_10FD | MII_ANAR_10 | MII_ANAR_CSMACD; 94342407fdSMax Filippov mii_set_link(s, s->link_ok); 95342407fdSMax Filippov } 96342407fdSMax Filippov 97342407fdSMax Filippov static void mii_ro(Mii *s, uint16_t v) 98342407fdSMax Filippov { 99342407fdSMax Filippov } 100342407fdSMax Filippov 101342407fdSMax Filippov static void mii_write_bmcr(Mii *s, uint16_t v) 102342407fdSMax Filippov { 103aa8e0ab9SMax Filippov if (v & MII_BMCR_RESET) { 104342407fdSMax Filippov mii_reset(s); 105342407fdSMax Filippov } else { 106342407fdSMax Filippov s->regs[MII_BMCR] = v; 107342407fdSMax Filippov } 108342407fdSMax Filippov } 109342407fdSMax Filippov 110342407fdSMax Filippov static void mii_write_host(Mii *s, unsigned idx, uint16_t v) 111342407fdSMax Filippov { 112342407fdSMax Filippov static void (*reg_write[MII_REG_MAX])(Mii *s, uint16_t v) = { 113342407fdSMax Filippov [MII_BMCR] = mii_write_bmcr, 114342407fdSMax Filippov [MII_BMSR] = mii_ro, 115aa8e0ab9SMax Filippov [MII_PHYID1] = mii_ro, 116aa8e0ab9SMax Filippov [MII_PHYID2] = mii_ro, 117342407fdSMax Filippov }; 118342407fdSMax Filippov 119342407fdSMax Filippov if (idx < MII_REG_MAX) { 120342407fdSMax Filippov trace_open_eth_mii_write(idx, v); 121342407fdSMax Filippov if (reg_write[idx]) { 122342407fdSMax Filippov reg_write[idx](s, v); 123342407fdSMax Filippov } else { 124342407fdSMax Filippov s->regs[idx] = v; 125342407fdSMax Filippov } 126342407fdSMax Filippov } 127342407fdSMax Filippov } 128342407fdSMax Filippov 129342407fdSMax Filippov static uint16_t mii_read_host(Mii *s, unsigned idx) 130342407fdSMax Filippov { 131342407fdSMax Filippov trace_open_eth_mii_read(idx, s->regs[idx]); 132342407fdSMax Filippov return s->regs[idx]; 133342407fdSMax Filippov } 134342407fdSMax Filippov 135342407fdSMax Filippov /* OpenCores Ethernet registers */ 136342407fdSMax Filippov enum { 137342407fdSMax Filippov MODER, 138342407fdSMax Filippov INT_SOURCE, 139342407fdSMax Filippov INT_MASK, 140342407fdSMax Filippov IPGT, 141342407fdSMax Filippov IPGR1, 142342407fdSMax Filippov IPGR2, 143342407fdSMax Filippov PACKETLEN, 144342407fdSMax Filippov COLLCONF, 145342407fdSMax Filippov TX_BD_NUM, 146342407fdSMax Filippov CTRLMODER, 147342407fdSMax Filippov MIIMODER, 148342407fdSMax Filippov MIICOMMAND, 149342407fdSMax Filippov MIIADDRESS, 150342407fdSMax Filippov MIITX_DATA, 151342407fdSMax Filippov MIIRX_DATA, 152342407fdSMax Filippov MIISTATUS, 153342407fdSMax Filippov MAC_ADDR0, 154342407fdSMax Filippov MAC_ADDR1, 155342407fdSMax Filippov HASH0, 156342407fdSMax Filippov HASH1, 157342407fdSMax Filippov TXCTRL, 158342407fdSMax Filippov REG_MAX, 159342407fdSMax Filippov }; 160342407fdSMax Filippov 161342407fdSMax Filippov enum { 162342407fdSMax Filippov MODER_RECSMALL = 0x10000, 163342407fdSMax Filippov MODER_PAD = 0x8000, 164342407fdSMax Filippov MODER_HUGEN = 0x4000, 165342407fdSMax Filippov MODER_RST = 0x800, 166342407fdSMax Filippov MODER_LOOPBCK = 0x80, 167342407fdSMax Filippov MODER_PRO = 0x20, 168342407fdSMax Filippov MODER_IAM = 0x10, 169342407fdSMax Filippov MODER_BRO = 0x8, 170342407fdSMax Filippov MODER_TXEN = 0x2, 171342407fdSMax Filippov MODER_RXEN = 0x1, 172342407fdSMax Filippov }; 173342407fdSMax Filippov 174342407fdSMax Filippov enum { 175b807b5ffSMax Filippov INT_SOURCE_BUSY = 0x10, 176342407fdSMax Filippov INT_SOURCE_RXB = 0x4, 177342407fdSMax Filippov INT_SOURCE_TXB = 0x1, 178342407fdSMax Filippov }; 179342407fdSMax Filippov 180342407fdSMax Filippov enum { 181342407fdSMax Filippov PACKETLEN_MINFL = 0xffff0000, 182342407fdSMax Filippov PACKETLEN_MINFL_LBN = 16, 183342407fdSMax Filippov PACKETLEN_MAXFL = 0xffff, 184342407fdSMax Filippov PACKETLEN_MAXFL_LBN = 0, 185342407fdSMax Filippov }; 186342407fdSMax Filippov 187342407fdSMax Filippov enum { 188342407fdSMax Filippov MIICOMMAND_WCTRLDATA = 0x4, 189342407fdSMax Filippov MIICOMMAND_RSTAT = 0x2, 190342407fdSMax Filippov MIICOMMAND_SCANSTAT = 0x1, 191342407fdSMax Filippov }; 192342407fdSMax Filippov 193342407fdSMax Filippov enum { 194342407fdSMax Filippov MIIADDRESS_RGAD = 0x1f00, 195342407fdSMax Filippov MIIADDRESS_RGAD_LBN = 8, 196342407fdSMax Filippov MIIADDRESS_FIAD = 0x1f, 197342407fdSMax Filippov MIIADDRESS_FIAD_LBN = 0, 198342407fdSMax Filippov }; 199342407fdSMax Filippov 200342407fdSMax Filippov enum { 201342407fdSMax Filippov MIITX_DATA_CTRLDATA = 0xffff, 202342407fdSMax Filippov MIITX_DATA_CTRLDATA_LBN = 0, 203342407fdSMax Filippov }; 204342407fdSMax Filippov 205342407fdSMax Filippov enum { 206342407fdSMax Filippov MIIRX_DATA_PRSD = 0xffff, 207342407fdSMax Filippov MIIRX_DATA_PRSD_LBN = 0, 208342407fdSMax Filippov }; 209342407fdSMax Filippov 210342407fdSMax Filippov enum { 211342407fdSMax Filippov MIISTATUS_LINKFAIL = 0x1, 212342407fdSMax Filippov MIISTATUS_LINKFAIL_LBN = 0, 213342407fdSMax Filippov }; 214342407fdSMax Filippov 215342407fdSMax Filippov enum { 216342407fdSMax Filippov MAC_ADDR0_BYTE2 = 0xff000000, 217342407fdSMax Filippov MAC_ADDR0_BYTE2_LBN = 24, 218342407fdSMax Filippov MAC_ADDR0_BYTE3 = 0xff0000, 219342407fdSMax Filippov MAC_ADDR0_BYTE3_LBN = 16, 220342407fdSMax Filippov MAC_ADDR0_BYTE4 = 0xff00, 221342407fdSMax Filippov MAC_ADDR0_BYTE4_LBN = 8, 222342407fdSMax Filippov MAC_ADDR0_BYTE5 = 0xff, 223342407fdSMax Filippov MAC_ADDR0_BYTE5_LBN = 0, 224342407fdSMax Filippov }; 225342407fdSMax Filippov 226342407fdSMax Filippov enum { 227342407fdSMax Filippov MAC_ADDR1_BYTE0 = 0xff00, 228342407fdSMax Filippov MAC_ADDR1_BYTE0_LBN = 8, 229342407fdSMax Filippov MAC_ADDR1_BYTE1 = 0xff, 230342407fdSMax Filippov MAC_ADDR1_BYTE1_LBN = 0, 231342407fdSMax Filippov }; 232342407fdSMax Filippov 233342407fdSMax Filippov enum { 234342407fdSMax Filippov TXD_LEN = 0xffff0000, 235342407fdSMax Filippov TXD_LEN_LBN = 16, 236342407fdSMax Filippov TXD_RD = 0x8000, 237342407fdSMax Filippov TXD_IRQ = 0x4000, 238342407fdSMax Filippov TXD_WR = 0x2000, 239342407fdSMax Filippov TXD_PAD = 0x1000, 240342407fdSMax Filippov TXD_CRC = 0x800, 241342407fdSMax Filippov TXD_UR = 0x100, 242342407fdSMax Filippov TXD_RTRY = 0xf0, 243342407fdSMax Filippov TXD_RTRY_LBN = 4, 244342407fdSMax Filippov TXD_RL = 0x8, 245342407fdSMax Filippov TXD_LC = 0x4, 246342407fdSMax Filippov TXD_DF = 0x2, 247342407fdSMax Filippov TXD_CS = 0x1, 248342407fdSMax Filippov }; 249342407fdSMax Filippov 250342407fdSMax Filippov enum { 251342407fdSMax Filippov RXD_LEN = 0xffff0000, 252342407fdSMax Filippov RXD_LEN_LBN = 16, 253342407fdSMax Filippov RXD_E = 0x8000, 254342407fdSMax Filippov RXD_IRQ = 0x4000, 255342407fdSMax Filippov RXD_WRAP = 0x2000, 256342407fdSMax Filippov RXD_CF = 0x100, 257342407fdSMax Filippov RXD_M = 0x80, 258342407fdSMax Filippov RXD_OR = 0x40, 259342407fdSMax Filippov RXD_IS = 0x20, 260342407fdSMax Filippov RXD_DN = 0x10, 261342407fdSMax Filippov RXD_TL = 0x8, 262342407fdSMax Filippov RXD_SF = 0x4, 263342407fdSMax Filippov RXD_CRC = 0x2, 264342407fdSMax Filippov RXD_LC = 0x1, 265342407fdSMax Filippov }; 266342407fdSMax Filippov 267342407fdSMax Filippov typedef struct desc { 268342407fdSMax Filippov uint32_t len_flags; 269342407fdSMax Filippov uint32_t buf_ptr; 270342407fdSMax Filippov } desc; 271342407fdSMax Filippov 272342407fdSMax Filippov #define DEFAULT_PHY 1 273342407fdSMax Filippov 2744632cf2dSAndreas Färber #define TYPE_OPEN_ETH "open_eth" 2758063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(OpenEthState, OPEN_ETH) 2764632cf2dSAndreas Färber 277db1015e9SEduardo Habkost struct OpenEthState { 2784632cf2dSAndreas Färber SysBusDevice parent_obj; 2794632cf2dSAndreas Färber 280342407fdSMax Filippov NICState *nic; 281342407fdSMax Filippov NICConf conf; 282342407fdSMax Filippov MemoryRegion reg_io; 283342407fdSMax Filippov MemoryRegion desc_io; 284342407fdSMax Filippov qemu_irq irq; 285342407fdSMax Filippov 286342407fdSMax Filippov Mii mii; 287342407fdSMax Filippov uint32_t regs[REG_MAX]; 288342407fdSMax Filippov unsigned tx_desc; 289342407fdSMax Filippov unsigned rx_desc; 290342407fdSMax Filippov desc desc[128]; 291db1015e9SEduardo Habkost }; 292342407fdSMax Filippov 293342407fdSMax Filippov static desc *rx_desc(OpenEthState *s) 294342407fdSMax Filippov { 295342407fdSMax Filippov return s->desc + s->rx_desc; 296342407fdSMax Filippov } 297342407fdSMax Filippov 298342407fdSMax Filippov static desc *tx_desc(OpenEthState *s) 299342407fdSMax Filippov { 300342407fdSMax Filippov return s->desc + s->tx_desc; 301342407fdSMax Filippov } 302342407fdSMax Filippov 303342407fdSMax Filippov static void open_eth_update_irq(OpenEthState *s, 304342407fdSMax Filippov uint32_t old, uint32_t new) 305342407fdSMax Filippov { 306342407fdSMax Filippov if (!old != !new) { 307342407fdSMax Filippov trace_open_eth_update_irq(new); 308342407fdSMax Filippov qemu_set_irq(s->irq, new); 309342407fdSMax Filippov } 310342407fdSMax Filippov } 311342407fdSMax Filippov 312342407fdSMax Filippov static void open_eth_int_source_write(OpenEthState *s, 313342407fdSMax Filippov uint32_t val) 314342407fdSMax Filippov { 315342407fdSMax Filippov uint32_t old_val = s->regs[INT_SOURCE]; 316342407fdSMax Filippov 317342407fdSMax Filippov s->regs[INT_SOURCE] = val; 318342407fdSMax Filippov open_eth_update_irq(s, old_val & s->regs[INT_MASK], 319342407fdSMax Filippov s->regs[INT_SOURCE] & s->regs[INT_MASK]); 320342407fdSMax Filippov } 321342407fdSMax Filippov 3224e68f7a0SStefan Hajnoczi static void open_eth_set_link_status(NetClientState *nc) 323342407fdSMax Filippov { 324cc1f0f45SJason Wang OpenEthState *s = qemu_get_nic_opaque(nc); 325342407fdSMax Filippov 326342407fdSMax Filippov if (GET_REGBIT(s, MIICOMMAND, SCANSTAT)) { 327342407fdSMax Filippov SET_REGFIELD(s, MIISTATUS, LINKFAIL, nc->link_down); 328342407fdSMax Filippov } 329342407fdSMax Filippov mii_set_link(&s->mii, !nc->link_down); 330342407fdSMax Filippov } 331342407fdSMax Filippov 332342407fdSMax Filippov static void open_eth_reset(void *opaque) 333342407fdSMax Filippov { 334342407fdSMax Filippov OpenEthState *s = opaque; 335342407fdSMax Filippov 336342407fdSMax Filippov memset(s->regs, 0, sizeof(s->regs)); 337342407fdSMax Filippov s->regs[MODER] = 0xa000; 338342407fdSMax Filippov s->regs[IPGT] = 0x12; 339342407fdSMax Filippov s->regs[IPGR1] = 0xc; 340342407fdSMax Filippov s->regs[IPGR2] = 0x12; 341342407fdSMax Filippov s->regs[PACKETLEN] = 0x400600; 342342407fdSMax Filippov s->regs[COLLCONF] = 0xf003f; 343342407fdSMax Filippov s->regs[TX_BD_NUM] = 0x40; 344342407fdSMax Filippov s->regs[MIIMODER] = 0x64; 345342407fdSMax Filippov 346342407fdSMax Filippov s->tx_desc = 0; 347342407fdSMax Filippov s->rx_desc = 0x40; 348342407fdSMax Filippov 349342407fdSMax Filippov mii_reset(&s->mii); 350b356f76dSJason Wang open_eth_set_link_status(qemu_get_queue(s->nic)); 351342407fdSMax Filippov } 352342407fdSMax Filippov 353b8c4b67eSPhilippe Mathieu-Daudé static bool open_eth_can_receive(NetClientState *nc) 354342407fdSMax Filippov { 355cc1f0f45SJason Wang OpenEthState *s = qemu_get_nic_opaque(nc); 356342407fdSMax Filippov 357b8c4b67eSPhilippe Mathieu-Daudé return GET_REGBIT(s, MODER, RXEN) && (s->regs[TX_BD_NUM] < 0x80); 358342407fdSMax Filippov } 359342407fdSMax Filippov 3604e68f7a0SStefan Hajnoczi static ssize_t open_eth_receive(NetClientState *nc, 361342407fdSMax Filippov const uint8_t *buf, size_t size) 362342407fdSMax Filippov { 363cc1f0f45SJason Wang OpenEthState *s = qemu_get_nic_opaque(nc); 364342407fdSMax Filippov size_t maxfl = GET_REGFIELD(s, PACKETLEN, MAXFL); 365342407fdSMax Filippov size_t minfl = GET_REGFIELD(s, PACKETLEN, MINFL); 36690ea59feSMax Filippov size_t fcsl = 4; 367342407fdSMax Filippov bool miss = true; 368342407fdSMax Filippov 369342407fdSMax Filippov trace_open_eth_receive((unsigned)size); 370342407fdSMax Filippov 371342407fdSMax Filippov if (size >= 6) { 372342407fdSMax Filippov static const uint8_t bcast_addr[] = { 373342407fdSMax Filippov 0xff, 0xff, 0xff, 0xff, 0xff, 0xff 374342407fdSMax Filippov }; 375342407fdSMax Filippov if (memcmp(buf, bcast_addr, sizeof(bcast_addr)) == 0) { 376342407fdSMax Filippov miss = GET_REGBIT(s, MODER, BRO); 377342407fdSMax Filippov } else if ((buf[0] & 0x1) || GET_REGBIT(s, MODER, IAM)) { 378308913bbSMark Cave-Ayland unsigned mcast_idx = net_crc32(buf, ETH_ALEN) >> 26; 379342407fdSMax Filippov miss = !(s->regs[HASH0 + mcast_idx / 32] & 380342407fdSMax Filippov (1 << (mcast_idx % 32))); 381342407fdSMax Filippov trace_open_eth_receive_mcast( 382342407fdSMax Filippov mcast_idx, s->regs[HASH0], s->regs[HASH1]); 383342407fdSMax Filippov } else { 384342407fdSMax Filippov miss = GET_REGFIELD(s, MAC_ADDR1, BYTE0) != buf[0] || 385342407fdSMax Filippov GET_REGFIELD(s, MAC_ADDR1, BYTE1) != buf[1] || 386342407fdSMax Filippov GET_REGFIELD(s, MAC_ADDR0, BYTE2) != buf[2] || 387342407fdSMax Filippov GET_REGFIELD(s, MAC_ADDR0, BYTE3) != buf[3] || 388342407fdSMax Filippov GET_REGFIELD(s, MAC_ADDR0, BYTE4) != buf[4] || 389342407fdSMax Filippov GET_REGFIELD(s, MAC_ADDR0, BYTE5) != buf[5]; 390342407fdSMax Filippov } 391342407fdSMax Filippov } 392342407fdSMax Filippov 393342407fdSMax Filippov if (miss && !GET_REGBIT(s, MODER, PRO)) { 394342407fdSMax Filippov trace_open_eth_receive_reject(); 395342407fdSMax Filippov return size; 396342407fdSMax Filippov } 397342407fdSMax Filippov 398342407fdSMax Filippov #ifdef USE_RECSMALL 399342407fdSMax Filippov if (GET_REGBIT(s, MODER, RECSMALL) || size >= minfl) { 400342407fdSMax Filippov #else 401342407fdSMax Filippov { 402342407fdSMax Filippov #endif 40390ea59feSMax Filippov static const uint8_t zero[64] = {0}; 404342407fdSMax Filippov desc *desc = rx_desc(s); 405342407fdSMax Filippov size_t copy_size = GET_REGBIT(s, MODER, HUGEN) ? 65536 : maxfl; 406342407fdSMax Filippov 407b807b5ffSMax Filippov if (!(desc->len_flags & RXD_E)) { 408b807b5ffSMax Filippov open_eth_int_source_write(s, 409b807b5ffSMax Filippov s->regs[INT_SOURCE] | INT_SOURCE_BUSY); 410b807b5ffSMax Filippov return size; 411b807b5ffSMax Filippov } 412b807b5ffSMax Filippov 413342407fdSMax Filippov desc->len_flags &= ~(RXD_CF | RXD_M | RXD_OR | 414342407fdSMax Filippov RXD_IS | RXD_DN | RXD_TL | RXD_SF | RXD_CRC | RXD_LC); 415342407fdSMax Filippov 416342407fdSMax Filippov if (copy_size > size) { 417342407fdSMax Filippov copy_size = size; 41890ea59feSMax Filippov } else { 41990ea59feSMax Filippov fcsl = 0; 420342407fdSMax Filippov } 421342407fdSMax Filippov if (miss) { 422342407fdSMax Filippov desc->len_flags |= RXD_M; 423342407fdSMax Filippov } 42490ea59feSMax Filippov if (GET_REGBIT(s, MODER, HUGEN) && size > maxfl) { 425342407fdSMax Filippov desc->len_flags |= RXD_TL; 426342407fdSMax Filippov } 427342407fdSMax Filippov #ifdef USE_RECSMALL 428342407fdSMax Filippov if (size < minfl) { 429342407fdSMax Filippov desc->len_flags |= RXD_SF; 430342407fdSMax Filippov } 431342407fdSMax Filippov #endif 432342407fdSMax Filippov 433342407fdSMax Filippov cpu_physical_memory_write(desc->buf_ptr, buf, copy_size); 434342407fdSMax Filippov 435342407fdSMax Filippov if (GET_REGBIT(s, MODER, PAD) && copy_size < minfl) { 43690ea59feSMax Filippov if (minfl - copy_size > fcsl) { 43790ea59feSMax Filippov fcsl = 0; 43890ea59feSMax Filippov } else { 43990ea59feSMax Filippov fcsl -= minfl - copy_size; 44090ea59feSMax Filippov } 44190ea59feSMax Filippov while (copy_size < minfl) { 44290ea59feSMax Filippov size_t zero_sz = minfl - copy_size < sizeof(zero) ? 44390ea59feSMax Filippov minfl - copy_size : sizeof(zero); 444342407fdSMax Filippov 445342407fdSMax Filippov cpu_physical_memory_write(desc->buf_ptr + copy_size, 44690ea59feSMax Filippov zero, zero_sz); 44790ea59feSMax Filippov copy_size += zero_sz; 448342407fdSMax Filippov } 44990ea59feSMax Filippov } 45090ea59feSMax Filippov 45190ea59feSMax Filippov /* There's no FCS in the frames handed to us by the QEMU, zero fill it. 45290ea59feSMax Filippov * Don't do it if the frame is cut at the MAXFL or padded with 4 or 45390ea59feSMax Filippov * more bytes to the MINFL. 45490ea59feSMax Filippov */ 45590ea59feSMax Filippov cpu_physical_memory_write(desc->buf_ptr + copy_size, zero, fcsl); 45690ea59feSMax Filippov copy_size += fcsl; 457342407fdSMax Filippov 458342407fdSMax Filippov SET_FIELD(desc->len_flags, RXD_LEN, copy_size); 459342407fdSMax Filippov 460342407fdSMax Filippov if ((desc->len_flags & RXD_WRAP) || s->rx_desc == 0x7f) { 461342407fdSMax Filippov s->rx_desc = s->regs[TX_BD_NUM]; 462342407fdSMax Filippov } else { 463342407fdSMax Filippov ++s->rx_desc; 464342407fdSMax Filippov } 465342407fdSMax Filippov desc->len_flags &= ~RXD_E; 466342407fdSMax Filippov 467342407fdSMax Filippov trace_open_eth_receive_desc(desc->buf_ptr, desc->len_flags); 468342407fdSMax Filippov 469342407fdSMax Filippov if (desc->len_flags & RXD_IRQ) { 470342407fdSMax Filippov open_eth_int_source_write(s, 471342407fdSMax Filippov s->regs[INT_SOURCE] | INT_SOURCE_RXB); 472342407fdSMax Filippov } 473342407fdSMax Filippov } 474342407fdSMax Filippov return size; 475342407fdSMax Filippov } 476342407fdSMax Filippov 477342407fdSMax Filippov static NetClientInfo net_open_eth_info = { 478f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 479342407fdSMax Filippov .size = sizeof(NICState), 480342407fdSMax Filippov .can_receive = open_eth_can_receive, 481342407fdSMax Filippov .receive = open_eth_receive, 482342407fdSMax Filippov .link_status_changed = open_eth_set_link_status, 483342407fdSMax Filippov }; 484342407fdSMax Filippov 485342407fdSMax Filippov static void open_eth_start_xmit(OpenEthState *s, desc *tx) 486342407fdSMax Filippov { 487ea4d8241SZhou Jie uint8_t *buf = NULL; 488ea4d8241SZhou Jie uint8_t buffer[0x600]; 489342407fdSMax Filippov unsigned len = GET_FIELD(tx->len_flags, TXD_LEN); 490342407fdSMax Filippov unsigned tx_len = len; 491342407fdSMax Filippov 492342407fdSMax Filippov if ((tx->len_flags & TXD_PAD) && 493342407fdSMax Filippov tx_len < GET_REGFIELD(s, PACKETLEN, MINFL)) { 494342407fdSMax Filippov tx_len = GET_REGFIELD(s, PACKETLEN, MINFL); 495342407fdSMax Filippov } 496342407fdSMax Filippov if (!GET_REGBIT(s, MODER, HUGEN) && 497342407fdSMax Filippov tx_len > GET_REGFIELD(s, PACKETLEN, MAXFL)) { 498342407fdSMax Filippov tx_len = GET_REGFIELD(s, PACKETLEN, MAXFL); 499342407fdSMax Filippov } 500342407fdSMax Filippov 501342407fdSMax Filippov trace_open_eth_start_xmit(tx->buf_ptr, len, tx_len); 502342407fdSMax Filippov 503ea4d8241SZhou Jie if (tx_len > sizeof(buffer)) { 504ea4d8241SZhou Jie buf = g_new(uint8_t, tx_len); 505ea4d8241SZhou Jie } else { 506ea4d8241SZhou Jie buf = buffer; 507ea4d8241SZhou Jie } 508342407fdSMax Filippov if (len > tx_len) { 509342407fdSMax Filippov len = tx_len; 510342407fdSMax Filippov } 511342407fdSMax Filippov cpu_physical_memory_read(tx->buf_ptr, buf, len); 512342407fdSMax Filippov if (tx_len > len) { 513342407fdSMax Filippov memset(buf + len, 0, tx_len - len); 514342407fdSMax Filippov } 515b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), buf, tx_len); 516ea4d8241SZhou Jie if (tx_len > sizeof(buffer)) { 517ea4d8241SZhou Jie g_free(buf); 518ea4d8241SZhou Jie } 519342407fdSMax Filippov 520342407fdSMax Filippov if (tx->len_flags & TXD_WR) { 521342407fdSMax Filippov s->tx_desc = 0; 522342407fdSMax Filippov } else { 523342407fdSMax Filippov ++s->tx_desc; 524342407fdSMax Filippov if (s->tx_desc >= s->regs[TX_BD_NUM]) { 525342407fdSMax Filippov s->tx_desc = 0; 526342407fdSMax Filippov } 527342407fdSMax Filippov } 528342407fdSMax Filippov tx->len_flags &= ~(TXD_RD | TXD_UR | 529342407fdSMax Filippov TXD_RTRY | TXD_RL | TXD_LC | TXD_DF | TXD_CS); 530342407fdSMax Filippov if (tx->len_flags & TXD_IRQ) { 531342407fdSMax Filippov open_eth_int_source_write(s, s->regs[INT_SOURCE] | INT_SOURCE_TXB); 532342407fdSMax Filippov } 533342407fdSMax Filippov 534342407fdSMax Filippov } 535342407fdSMax Filippov 536342407fdSMax Filippov static void open_eth_check_start_xmit(OpenEthState *s) 537342407fdSMax Filippov { 538342407fdSMax Filippov desc *tx = tx_desc(s); 539342407fdSMax Filippov if (GET_REGBIT(s, MODER, TXEN) && s->regs[TX_BD_NUM] > 0 && 540342407fdSMax Filippov (tx->len_flags & TXD_RD) && 541342407fdSMax Filippov GET_FIELD(tx->len_flags, TXD_LEN) > 4) { 542342407fdSMax Filippov open_eth_start_xmit(s, tx); 543342407fdSMax Filippov } 544342407fdSMax Filippov } 545342407fdSMax Filippov 546342407fdSMax Filippov static uint64_t open_eth_reg_read(void *opaque, 547a8170e5eSAvi Kivity hwaddr addr, unsigned int size) 548342407fdSMax Filippov { 549342407fdSMax Filippov static uint32_t (*reg_read[REG_MAX])(OpenEthState *s) = { 550342407fdSMax Filippov }; 551342407fdSMax Filippov OpenEthState *s = opaque; 552342407fdSMax Filippov unsigned idx = addr / 4; 553342407fdSMax Filippov uint64_t v = 0; 554342407fdSMax Filippov 555342407fdSMax Filippov if (idx < REG_MAX) { 556342407fdSMax Filippov if (reg_read[idx]) { 557342407fdSMax Filippov v = reg_read[idx](s); 558342407fdSMax Filippov } else { 559342407fdSMax Filippov v = s->regs[idx]; 560342407fdSMax Filippov } 561342407fdSMax Filippov } 562342407fdSMax Filippov trace_open_eth_reg_read((uint32_t)addr, (uint32_t)v); 563342407fdSMax Filippov return v; 564342407fdSMax Filippov } 565342407fdSMax Filippov 566b807b5ffSMax Filippov static void open_eth_notify_can_receive(OpenEthState *s) 567b807b5ffSMax Filippov { 568b807b5ffSMax Filippov NetClientState *nc = qemu_get_queue(s->nic); 569b807b5ffSMax Filippov 570b807b5ffSMax Filippov if (open_eth_can_receive(nc)) { 571b807b5ffSMax Filippov qemu_flush_queued_packets(nc); 572b807b5ffSMax Filippov } 573b807b5ffSMax Filippov } 574b807b5ffSMax Filippov 575342407fdSMax Filippov static void open_eth_ro(OpenEthState *s, uint32_t val) 576342407fdSMax Filippov { 577342407fdSMax Filippov } 578342407fdSMax Filippov 579342407fdSMax Filippov static void open_eth_moder_host_write(OpenEthState *s, uint32_t val) 580342407fdSMax Filippov { 581342407fdSMax Filippov uint32_t set = val & ~s->regs[MODER]; 582342407fdSMax Filippov 583342407fdSMax Filippov if (set & MODER_RST) { 584342407fdSMax Filippov open_eth_reset(s); 585342407fdSMax Filippov } 586342407fdSMax Filippov 587342407fdSMax Filippov s->regs[MODER] = val; 588342407fdSMax Filippov 589342407fdSMax Filippov if (set & MODER_RXEN) { 590342407fdSMax Filippov s->rx_desc = s->regs[TX_BD_NUM]; 591b807b5ffSMax Filippov open_eth_notify_can_receive(s); 592342407fdSMax Filippov } 593342407fdSMax Filippov if (set & MODER_TXEN) { 594342407fdSMax Filippov s->tx_desc = 0; 595342407fdSMax Filippov open_eth_check_start_xmit(s); 596342407fdSMax Filippov } 597342407fdSMax Filippov } 598342407fdSMax Filippov 599342407fdSMax Filippov static void open_eth_int_source_host_write(OpenEthState *s, uint32_t val) 600342407fdSMax Filippov { 601342407fdSMax Filippov uint32_t old = s->regs[INT_SOURCE]; 602342407fdSMax Filippov 603342407fdSMax Filippov s->regs[INT_SOURCE] &= ~val; 604342407fdSMax Filippov open_eth_update_irq(s, old & s->regs[INT_MASK], 605342407fdSMax Filippov s->regs[INT_SOURCE] & s->regs[INT_MASK]); 606342407fdSMax Filippov } 607342407fdSMax Filippov 608342407fdSMax Filippov static void open_eth_int_mask_host_write(OpenEthState *s, uint32_t val) 609342407fdSMax Filippov { 610342407fdSMax Filippov uint32_t old = s->regs[INT_MASK]; 611342407fdSMax Filippov 612342407fdSMax Filippov s->regs[INT_MASK] = val; 613342407fdSMax Filippov open_eth_update_irq(s, s->regs[INT_SOURCE] & old, 614342407fdSMax Filippov s->regs[INT_SOURCE] & s->regs[INT_MASK]); 615342407fdSMax Filippov } 616342407fdSMax Filippov 617b807b5ffSMax Filippov static void open_eth_tx_bd_num_host_write(OpenEthState *s, uint32_t val) 618b807b5ffSMax Filippov { 619b807b5ffSMax Filippov if (val < 0x80) { 620b807b5ffSMax Filippov bool enable = s->regs[TX_BD_NUM] == 0x80; 621b807b5ffSMax Filippov 622b807b5ffSMax Filippov s->regs[TX_BD_NUM] = val; 623b807b5ffSMax Filippov if (enable) { 624b807b5ffSMax Filippov open_eth_notify_can_receive(s); 625b807b5ffSMax Filippov } 626b807b5ffSMax Filippov } 627b807b5ffSMax Filippov } 628b807b5ffSMax Filippov 629342407fdSMax Filippov static void open_eth_mii_command_host_write(OpenEthState *s, uint32_t val) 630342407fdSMax Filippov { 631342407fdSMax Filippov unsigned fiad = GET_REGFIELD(s, MIIADDRESS, FIAD); 632342407fdSMax Filippov unsigned rgad = GET_REGFIELD(s, MIIADDRESS, RGAD); 633342407fdSMax Filippov 634342407fdSMax Filippov if (val & MIICOMMAND_WCTRLDATA) { 635342407fdSMax Filippov if (fiad == DEFAULT_PHY) { 636342407fdSMax Filippov mii_write_host(&s->mii, rgad, 637342407fdSMax Filippov GET_REGFIELD(s, MIITX_DATA, CTRLDATA)); 638342407fdSMax Filippov } 639342407fdSMax Filippov } 640342407fdSMax Filippov if (val & MIICOMMAND_RSTAT) { 641342407fdSMax Filippov if (fiad == DEFAULT_PHY) { 642342407fdSMax Filippov SET_REGFIELD(s, MIIRX_DATA, PRSD, 643342407fdSMax Filippov mii_read_host(&s->mii, rgad)); 644342407fdSMax Filippov } else { 645342407fdSMax Filippov s->regs[MIIRX_DATA] = 0xffff; 646342407fdSMax Filippov } 647b356f76dSJason Wang SET_REGFIELD(s, MIISTATUS, LINKFAIL, qemu_get_queue(s->nic)->link_down); 648342407fdSMax Filippov } 649342407fdSMax Filippov } 650342407fdSMax Filippov 651342407fdSMax Filippov static void open_eth_mii_tx_host_write(OpenEthState *s, uint32_t val) 652342407fdSMax Filippov { 653342407fdSMax Filippov SET_REGFIELD(s, MIITX_DATA, CTRLDATA, val); 654342407fdSMax Filippov if (GET_REGFIELD(s, MIIADDRESS, FIAD) == DEFAULT_PHY) { 655342407fdSMax Filippov mii_write_host(&s->mii, GET_REGFIELD(s, MIIADDRESS, RGAD), 656342407fdSMax Filippov GET_REGFIELD(s, MIITX_DATA, CTRLDATA)); 657342407fdSMax Filippov } 658342407fdSMax Filippov } 659342407fdSMax Filippov 660342407fdSMax Filippov static void open_eth_reg_write(void *opaque, 661a8170e5eSAvi Kivity hwaddr addr, uint64_t val, unsigned int size) 662342407fdSMax Filippov { 663342407fdSMax Filippov static void (*reg_write[REG_MAX])(OpenEthState *s, uint32_t val) = { 664342407fdSMax Filippov [MODER] = open_eth_moder_host_write, 665342407fdSMax Filippov [INT_SOURCE] = open_eth_int_source_host_write, 666342407fdSMax Filippov [INT_MASK] = open_eth_int_mask_host_write, 667b807b5ffSMax Filippov [TX_BD_NUM] = open_eth_tx_bd_num_host_write, 668342407fdSMax Filippov [MIICOMMAND] = open_eth_mii_command_host_write, 669342407fdSMax Filippov [MIITX_DATA] = open_eth_mii_tx_host_write, 670342407fdSMax Filippov [MIISTATUS] = open_eth_ro, 671342407fdSMax Filippov }; 672342407fdSMax Filippov OpenEthState *s = opaque; 673342407fdSMax Filippov unsigned idx = addr / 4; 674342407fdSMax Filippov 675342407fdSMax Filippov if (idx < REG_MAX) { 676342407fdSMax Filippov trace_open_eth_reg_write((uint32_t)addr, (uint32_t)val); 677342407fdSMax Filippov if (reg_write[idx]) { 678342407fdSMax Filippov reg_write[idx](s, val); 679342407fdSMax Filippov } else { 680342407fdSMax Filippov s->regs[idx] = val; 681342407fdSMax Filippov } 682342407fdSMax Filippov } 683342407fdSMax Filippov } 684342407fdSMax Filippov 685342407fdSMax Filippov static uint64_t open_eth_desc_read(void *opaque, 686a8170e5eSAvi Kivity hwaddr addr, unsigned int size) 687342407fdSMax Filippov { 688342407fdSMax Filippov OpenEthState *s = opaque; 689342407fdSMax Filippov uint64_t v = 0; 690342407fdSMax Filippov 691342407fdSMax Filippov addr &= 0x3ff; 692342407fdSMax Filippov memcpy(&v, (uint8_t *)s->desc + addr, size); 693342407fdSMax Filippov trace_open_eth_desc_read((uint32_t)addr, (uint32_t)v); 694342407fdSMax Filippov return v; 695342407fdSMax Filippov } 696342407fdSMax Filippov 697342407fdSMax Filippov static void open_eth_desc_write(void *opaque, 698a8170e5eSAvi Kivity hwaddr addr, uint64_t val, unsigned int size) 699342407fdSMax Filippov { 700342407fdSMax Filippov OpenEthState *s = opaque; 701342407fdSMax Filippov 702342407fdSMax Filippov addr &= 0x3ff; 703342407fdSMax Filippov trace_open_eth_desc_write((uint32_t)addr, (uint32_t)val); 704342407fdSMax Filippov memcpy((uint8_t *)s->desc + addr, &val, size); 705342407fdSMax Filippov open_eth_check_start_xmit(s); 706342407fdSMax Filippov } 707342407fdSMax Filippov 708342407fdSMax Filippov 709a348f108SStefan Weil static const MemoryRegionOps open_eth_reg_ops = { 710342407fdSMax Filippov .read = open_eth_reg_read, 711342407fdSMax Filippov .write = open_eth_reg_write, 712342407fdSMax Filippov }; 713342407fdSMax Filippov 714a348f108SStefan Weil static const MemoryRegionOps open_eth_desc_ops = { 715342407fdSMax Filippov .read = open_eth_desc_read, 716342407fdSMax Filippov .write = open_eth_desc_write, 717342407fdSMax Filippov }; 718342407fdSMax Filippov 719842fac8eSCédric Le Goater static void sysbus_open_eth_realize(DeviceState *dev, Error **errp) 720342407fdSMax Filippov { 721842fac8eSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 7224632cf2dSAndreas Färber OpenEthState *s = OPEN_ETH(dev); 723342407fdSMax Filippov 724eedfac6fSPaolo Bonzini memory_region_init_io(&s->reg_io, OBJECT(dev), &open_eth_reg_ops, s, 725342407fdSMax Filippov "open_eth.regs", 0x54); 7264632cf2dSAndreas Färber sysbus_init_mmio(sbd, &s->reg_io); 727342407fdSMax Filippov 728eedfac6fSPaolo Bonzini memory_region_init_io(&s->desc_io, OBJECT(dev), &open_eth_desc_ops, s, 729342407fdSMax Filippov "open_eth.desc", 0x400); 7304632cf2dSAndreas Färber sysbus_init_mmio(sbd, &s->desc_io); 731342407fdSMax Filippov 7324632cf2dSAndreas Färber sysbus_init_irq(sbd, &s->irq); 733342407fdSMax Filippov 734342407fdSMax Filippov s->nic = qemu_new_nic(&net_open_eth_info, &s->conf, 7357d0fefdfSAkihiko Odaki object_get_typename(OBJECT(s)), dev->id, 7367d0fefdfSAkihiko Odaki &dev->mem_reentrancy_guard, s); 737342407fdSMax Filippov } 738342407fdSMax Filippov 739342407fdSMax Filippov static void qdev_open_eth_reset(DeviceState *dev) 740342407fdSMax Filippov { 7414632cf2dSAndreas Färber OpenEthState *d = OPEN_ETH(dev); 7424632cf2dSAndreas Färber 743342407fdSMax Filippov open_eth_reset(d); 744342407fdSMax Filippov } 745342407fdSMax Filippov 746*e732f00fSRichard Henderson static const Property open_eth_properties[] = { 747342407fdSMax Filippov DEFINE_NIC_PROPERTIES(OpenEthState, conf), 748342407fdSMax Filippov DEFINE_PROP_END_OF_LIST(), 749999e12bbSAnthony Liguori }; 750999e12bbSAnthony Liguori 751999e12bbSAnthony Liguori static void open_eth_class_init(ObjectClass *klass, void *data) 752999e12bbSAnthony Liguori { 75339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 754999e12bbSAnthony Liguori 755842fac8eSCédric Le Goater dc->realize = sysbus_open_eth_realize; 756125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 75739bffca2SAnthony Liguori dc->desc = "Opencores 10/100 Mbit Ethernet"; 758e3d08143SPeter Maydell device_class_set_legacy_reset(dc, qdev_open_eth_reset); 7594f67d30bSMarc-André Lureau device_class_set_props(dc, open_eth_properties); 760342407fdSMax Filippov } 761999e12bbSAnthony Liguori 7628c43a6f0SAndreas Färber static const TypeInfo open_eth_info = { 7634632cf2dSAndreas Färber .name = TYPE_OPEN_ETH, 76439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 76539bffca2SAnthony Liguori .instance_size = sizeof(OpenEthState), 766999e12bbSAnthony Liguori .class_init = open_eth_class_init, 767342407fdSMax Filippov }; 768342407fdSMax Filippov 76983f7d43aSAndreas Färber static void open_eth_register_types(void) 770342407fdSMax Filippov { 77139bffca2SAnthony Liguori type_register_static(&open_eth_info); 772342407fdSMax Filippov } 773342407fdSMax Filippov 77483f7d43aSAndreas Färber type_init(open_eth_register_types) 775