xref: /qemu/hw/net/ne2000.c (revision e8d40465592716cb209f0ae5de6b4cbe9ea2f8ba)
180cabfadSbellard /*
280cabfadSbellard  * QEMU NE2000 emulation
380cabfadSbellard  *
480cabfadSbellard  * Copyright (c) 2003-2004 Fabrice Bellard
580cabfadSbellard  *
680cabfadSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
780cabfadSbellard  * of this software and associated documentation files (the "Software"), to deal
880cabfadSbellard  * in the Software without restriction, including without limitation the rights
980cabfadSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1080cabfadSbellard  * copies of the Software, and to permit persons to whom the Software is
1180cabfadSbellard  * furnished to do so, subject to the following conditions:
1280cabfadSbellard  *
1380cabfadSbellard  * The above copyright notice and this permission notice shall be included in
1480cabfadSbellard  * all copies or substantial portions of the Software.
1580cabfadSbellard  *
1680cabfadSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1780cabfadSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1880cabfadSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1980cabfadSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2080cabfadSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2180cabfadSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2280cabfadSbellard  * THE SOFTWARE.
2380cabfadSbellard  */
24*e8d40465SPeter Maydell #include "qemu/osdep.h"
2583c9f4caSPaolo Bonzini #include "hw/hw.h"
2683c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
271422e32dSPaolo Bonzini #include "net/net.h"
2847b43a1fSPaolo Bonzini #include "ne2000.h"
2983c9f4caSPaolo Bonzini #include "hw/loader.h"
309c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3180cabfadSbellard 
3280cabfadSbellard /* debug NE2000 card */
3380cabfadSbellard //#define DEBUG_NE2000
3480cabfadSbellard 
35b41a2cd1Sbellard #define MAX_ETH_FRAME_SIZE 1514
3680cabfadSbellard 
3780cabfadSbellard #define E8390_CMD	0x00  /* The command register (for all pages) */
3880cabfadSbellard /* Page 0 register offsets. */
3980cabfadSbellard #define EN0_CLDALO	0x01	/* Low byte of current local dma addr  RD */
4080cabfadSbellard #define EN0_STARTPG	0x01	/* Starting page of ring bfr WR */
4180cabfadSbellard #define EN0_CLDAHI	0x02	/* High byte of current local dma addr  RD */
4280cabfadSbellard #define EN0_STOPPG	0x02	/* Ending page +1 of ring bfr WR */
4380cabfadSbellard #define EN0_BOUNDARY	0x03	/* Boundary page of ring bfr RD WR */
4480cabfadSbellard #define EN0_TSR		0x04	/* Transmit status reg RD */
4580cabfadSbellard #define EN0_TPSR	0x04	/* Transmit starting page WR */
4680cabfadSbellard #define EN0_NCR		0x05	/* Number of collision reg RD */
4780cabfadSbellard #define EN0_TCNTLO	0x05	/* Low  byte of tx byte count WR */
4880cabfadSbellard #define EN0_FIFO	0x06	/* FIFO RD */
4980cabfadSbellard #define EN0_TCNTHI	0x06	/* High byte of tx byte count WR */
5080cabfadSbellard #define EN0_ISR		0x07	/* Interrupt status reg RD WR */
5180cabfadSbellard #define EN0_CRDALO	0x08	/* low byte of current remote dma address RD */
5280cabfadSbellard #define EN0_RSARLO	0x08	/* Remote start address reg 0 */
5380cabfadSbellard #define EN0_CRDAHI	0x09	/* high byte, current remote dma address RD */
5480cabfadSbellard #define EN0_RSARHI	0x09	/* Remote start address reg 1 */
5580cabfadSbellard #define EN0_RCNTLO	0x0a	/* Remote byte count reg WR */
56089af991Sbellard #define EN0_RTL8029ID0	0x0a	/* Realtek ID byte #1 RD */
5780cabfadSbellard #define EN0_RCNTHI	0x0b	/* Remote byte count reg WR */
58089af991Sbellard #define EN0_RTL8029ID1	0x0b	/* Realtek ID byte #2 RD */
5980cabfadSbellard #define EN0_RSR		0x0c	/* rx status reg RD */
6080cabfadSbellard #define EN0_RXCR	0x0c	/* RX configuration reg WR */
6180cabfadSbellard #define EN0_TXCR	0x0d	/* TX configuration reg WR */
6280cabfadSbellard #define EN0_COUNTER0	0x0d	/* Rcv alignment error counter RD */
6380cabfadSbellard #define EN0_DCFG	0x0e	/* Data configuration reg WR */
6480cabfadSbellard #define EN0_COUNTER1	0x0e	/* Rcv CRC error counter RD */
6580cabfadSbellard #define EN0_IMR		0x0f	/* Interrupt mask reg WR */
6680cabfadSbellard #define EN0_COUNTER2	0x0f	/* Rcv missed frame error counter RD */
6780cabfadSbellard 
6880cabfadSbellard #define EN1_PHYS        0x11
6980cabfadSbellard #define EN1_CURPAG      0x17
7080cabfadSbellard #define EN1_MULT        0x18
7180cabfadSbellard 
72a343df16Sbellard #define EN2_STARTPG	0x21	/* Starting page of ring bfr RD */
73a343df16Sbellard #define EN2_STOPPG	0x22	/* Ending page +1 of ring bfr RD */
74a343df16Sbellard 
75089af991Sbellard #define EN3_CONFIG0	0x33
76089af991Sbellard #define EN3_CONFIG1	0x34
77089af991Sbellard #define EN3_CONFIG2	0x35
78089af991Sbellard #define EN3_CONFIG3	0x36
79089af991Sbellard 
8080cabfadSbellard /*  Register accessed at EN_CMD, the 8390 base addr.  */
8180cabfadSbellard #define E8390_STOP	0x01	/* Stop and reset the chip */
8280cabfadSbellard #define E8390_START	0x02	/* Start the chip, clear reset */
8380cabfadSbellard #define E8390_TRANS	0x04	/* Transmit a frame */
8480cabfadSbellard #define E8390_RREAD	0x08	/* Remote read */
8580cabfadSbellard #define E8390_RWRITE	0x10	/* Remote write  */
8680cabfadSbellard #define E8390_NODMA	0x20	/* Remote DMA */
8780cabfadSbellard #define E8390_PAGE0	0x00	/* Select page chip registers */
8880cabfadSbellard #define E8390_PAGE1	0x40	/* using the two high-order bits */
8980cabfadSbellard #define E8390_PAGE2	0x80	/* Page 3 is invalid. */
9080cabfadSbellard 
9180cabfadSbellard /* Bits in EN0_ISR - Interrupt status register */
9280cabfadSbellard #define ENISR_RX	0x01	/* Receiver, no error */
9380cabfadSbellard #define ENISR_TX	0x02	/* Transmitter, no error */
9480cabfadSbellard #define ENISR_RX_ERR	0x04	/* Receiver, with error */
9580cabfadSbellard #define ENISR_TX_ERR	0x08	/* Transmitter, with error */
9680cabfadSbellard #define ENISR_OVER	0x10	/* Receiver overwrote the ring */
9780cabfadSbellard #define ENISR_COUNTERS	0x20	/* Counters need emptying */
9880cabfadSbellard #define ENISR_RDC	0x40	/* remote dma complete */
9980cabfadSbellard #define ENISR_RESET	0x80	/* Reset completed */
10080cabfadSbellard #define ENISR_ALL	0x3f	/* Interrupts we will enable */
10180cabfadSbellard 
10280cabfadSbellard /* Bits in received packet status byte and EN0_RSR*/
10380cabfadSbellard #define ENRSR_RXOK	0x01	/* Received a good packet */
10480cabfadSbellard #define ENRSR_CRC	0x02	/* CRC error */
10580cabfadSbellard #define ENRSR_FAE	0x04	/* frame alignment error */
10680cabfadSbellard #define ENRSR_FO	0x08	/* FIFO overrun */
10780cabfadSbellard #define ENRSR_MPA	0x10	/* missed pkt */
10880cabfadSbellard #define ENRSR_PHY	0x20	/* physical/multicast address */
10980cabfadSbellard #define ENRSR_DIS	0x40	/* receiver disable. set in monitor mode */
11080cabfadSbellard #define ENRSR_DEF	0x80	/* deferring */
11180cabfadSbellard 
11280cabfadSbellard /* Transmitted packet status, EN0_TSR. */
11380cabfadSbellard #define ENTSR_PTX 0x01	/* Packet transmitted without error */
11480cabfadSbellard #define ENTSR_ND  0x02	/* The transmit wasn't deferred. */
11580cabfadSbellard #define ENTSR_COL 0x04	/* The transmit collided at least once. */
11680cabfadSbellard #define ENTSR_ABT 0x08  /* The transmit collided 16 times, and was deferred. */
11780cabfadSbellard #define ENTSR_CRS 0x10	/* The carrier sense was lost. */
11880cabfadSbellard #define ENTSR_FU  0x20  /* A "FIFO underrun" occurred during transmit. */
11980cabfadSbellard #define ENTSR_CDH 0x40	/* The collision detect "heartbeat" signal was lost. */
12080cabfadSbellard #define ENTSR_OWC 0x80  /* There was an out-of-window collision. */
12180cabfadSbellard 
1222b7a050aSJuan Quintela typedef struct PCINE2000State {
1232b7a050aSJuan Quintela     PCIDevice dev;
1242b7a050aSJuan Quintela     NE2000State ne2000;
1252b7a050aSJuan Quintela } PCINE2000State;
1262b7a050aSJuan Quintela 
1279453c5bcSGerd Hoffmann void ne2000_reset(NE2000State *s)
12880cabfadSbellard {
12980cabfadSbellard     int i;
13080cabfadSbellard 
13180cabfadSbellard     s->isr = ENISR_RESET;
13293db6685SGerd Hoffmann     memcpy(s->mem, &s->c.macaddr, 6);
13380cabfadSbellard     s->mem[14] = 0x57;
13480cabfadSbellard     s->mem[15] = 0x57;
13580cabfadSbellard 
13680cabfadSbellard     /* duplicate prom data */
13780cabfadSbellard     for(i = 15;i >= 0; i--) {
13880cabfadSbellard         s->mem[2 * i] = s->mem[i];
13980cabfadSbellard         s->mem[2 * i + 1] = s->mem[i];
14080cabfadSbellard     }
14180cabfadSbellard }
14280cabfadSbellard 
14380cabfadSbellard static void ne2000_update_irq(NE2000State *s)
14480cabfadSbellard {
14580cabfadSbellard     int isr;
146a343df16Sbellard     isr = (s->isr & s->imr) & 0x7f;
147a541f297Sbellard #if defined(DEBUG_NE2000)
148d537cf6cSpbrook     printf("NE2000: Set IRQ to %d (%02x %02x)\n",
149d537cf6cSpbrook 	   isr ? 1 : 0, s->isr, s->imr);
150a541f297Sbellard #endif
151d537cf6cSpbrook     qemu_set_irq(s->irq, (isr != 0));
15280cabfadSbellard }
15380cabfadSbellard 
154d861b05eSpbrook static int ne2000_buffer_full(NE2000State *s)
15580cabfadSbellard {
15680cabfadSbellard     int avail, index, boundary;
15780cabfadSbellard 
15880cabfadSbellard     index = s->curpag << 8;
15980cabfadSbellard     boundary = s->boundary << 8;
16028c1c656Sths     if (index < boundary)
16180cabfadSbellard         avail = boundary - index;
16280cabfadSbellard     else
16380cabfadSbellard         avail = (s->stop - s->start) - (index - boundary);
16480cabfadSbellard     if (avail < (MAX_ETH_FRAME_SIZE + 4))
165d861b05eSpbrook         return 1;
16680cabfadSbellard     return 0;
167d861b05eSpbrook }
168d861b05eSpbrook 
169b41a2cd1Sbellard #define MIN_BUF_SIZE 60
170b41a2cd1Sbellard 
1714e68f7a0SStefan Hajnoczi ssize_t ne2000_receive(NetClientState *nc, const uint8_t *buf, size_t size_)
17280cabfadSbellard {
173cc1f0f45SJason Wang     NE2000State *s = qemu_get_nic_opaque(nc);
1744f1c942bSMark McLoughlin     int size = size_;
17580cabfadSbellard     uint8_t *p;
1760ae045aeSths     unsigned int total_len, next, avail, len, index, mcast_idx;
177b41a2cd1Sbellard     uint8_t buf1[60];
1787c9d8e07Sbellard     static const uint8_t broadcast_macaddr[6] =
1797c9d8e07Sbellard         { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
18080cabfadSbellard 
18180cabfadSbellard #if defined(DEBUG_NE2000)
18280cabfadSbellard     printf("NE2000: received len=%d\n", size);
18380cabfadSbellard #endif
18480cabfadSbellard 
185d861b05eSpbrook     if (s->cmd & E8390_STOP || ne2000_buffer_full(s))
1864f1c942bSMark McLoughlin         return -1;
1877c9d8e07Sbellard 
1887c9d8e07Sbellard     /* XXX: check this */
1897c9d8e07Sbellard     if (s->rxcr & 0x10) {
1907c9d8e07Sbellard         /* promiscuous: receive all */
1917c9d8e07Sbellard     } else {
1927c9d8e07Sbellard         if (!memcmp(buf,  broadcast_macaddr, 6)) {
1937c9d8e07Sbellard             /* broadcast address */
1947c9d8e07Sbellard             if (!(s->rxcr & 0x04))
1954f1c942bSMark McLoughlin                 return size;
1967c9d8e07Sbellard         } else if (buf[0] & 0x01) {
1977c9d8e07Sbellard             /* multicast */
1987c9d8e07Sbellard             if (!(s->rxcr & 0x08))
1994f1c942bSMark McLoughlin                 return size;
2007c9d8e07Sbellard             mcast_idx = compute_mcast_idx(buf);
2017c9d8e07Sbellard             if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))))
2024f1c942bSMark McLoughlin                 return size;
2037c9d8e07Sbellard         } else if (s->mem[0] == buf[0] &&
2047c9d8e07Sbellard                    s->mem[2] == buf[1] &&
2057c9d8e07Sbellard                    s->mem[4] == buf[2] &&
2067c9d8e07Sbellard                    s->mem[6] == buf[3] &&
2077c9d8e07Sbellard                    s->mem[8] == buf[4] &&
2087c9d8e07Sbellard                    s->mem[10] == buf[5]) {
2097c9d8e07Sbellard             /* match */
2107c9d8e07Sbellard         } else {
2114f1c942bSMark McLoughlin             return size;
2127c9d8e07Sbellard         }
2137c9d8e07Sbellard     }
2147c9d8e07Sbellard 
2157c9d8e07Sbellard 
216b41a2cd1Sbellard     /* if too small buffer, then expand it */
217b41a2cd1Sbellard     if (size < MIN_BUF_SIZE) {
218b41a2cd1Sbellard         memcpy(buf1, buf, size);
219b41a2cd1Sbellard         memset(buf1 + size, 0, MIN_BUF_SIZE - size);
220b41a2cd1Sbellard         buf = buf1;
221b41a2cd1Sbellard         size = MIN_BUF_SIZE;
222b41a2cd1Sbellard     }
223b41a2cd1Sbellard 
22480cabfadSbellard     index = s->curpag << 8;
2259bbdbc66SP J P     if (index >= NE2000_PMEM_END) {
2269bbdbc66SP J P         index = s->start;
2279bbdbc66SP J P     }
22880cabfadSbellard     /* 4 bytes for header */
22980cabfadSbellard     total_len = size + 4;
23080cabfadSbellard     /* address for next packet (4 bytes for CRC) */
23180cabfadSbellard     next = index + ((total_len + 4 + 255) & ~0xff);
23280cabfadSbellard     if (next >= s->stop)
23380cabfadSbellard         next -= (s->stop - s->start);
23480cabfadSbellard     /* prepare packet header */
23580cabfadSbellard     p = s->mem + index;
2368d6c7eb8Sbellard     s->rsr = ENRSR_RXOK; /* receive status */
2378d6c7eb8Sbellard     /* XXX: check this */
2388d6c7eb8Sbellard     if (buf[0] & 0x01)
2398d6c7eb8Sbellard         s->rsr |= ENRSR_PHY;
2408d6c7eb8Sbellard     p[0] = s->rsr;
24180cabfadSbellard     p[1] = next >> 8;
24280cabfadSbellard     p[2] = total_len;
24380cabfadSbellard     p[3] = total_len >> 8;
24480cabfadSbellard     index += 4;
24580cabfadSbellard 
24680cabfadSbellard     /* write packet data */
24780cabfadSbellard     while (size > 0) {
2480ae045aeSths         if (index <= s->stop)
24980cabfadSbellard             avail = s->stop - index;
2500ae045aeSths         else
251737d2b3cSP J P             break;
25280cabfadSbellard         len = size;
25380cabfadSbellard         if (len > avail)
25480cabfadSbellard             len = avail;
25580cabfadSbellard         memcpy(s->mem + index, buf, len);
25680cabfadSbellard         buf += len;
25780cabfadSbellard         index += len;
25880cabfadSbellard         if (index == s->stop)
25980cabfadSbellard             index = s->start;
26080cabfadSbellard         size -= len;
26180cabfadSbellard     }
26280cabfadSbellard     s->curpag = next >> 8;
26380cabfadSbellard 
2649f083493Sths     /* now we can signal we have received something */
26580cabfadSbellard     s->isr |= ENISR_RX;
26680cabfadSbellard     ne2000_update_irq(s);
2674f1c942bSMark McLoughlin 
2684f1c942bSMark McLoughlin     return size_;
26980cabfadSbellard }
27080cabfadSbellard 
2711ec4e1ddSAvi Kivity static void ne2000_ioport_write(void *opaque, uint32_t addr, uint32_t val)
27280cabfadSbellard {
273b41a2cd1Sbellard     NE2000State *s = opaque;
27440545f84Sbellard     int offset, page, index;
27580cabfadSbellard 
27680cabfadSbellard     addr &= 0xf;
27780cabfadSbellard #ifdef DEBUG_NE2000
27880cabfadSbellard     printf("NE2000: write addr=0x%x val=0x%02x\n", addr, val);
27980cabfadSbellard #endif
28080cabfadSbellard     if (addr == E8390_CMD) {
28180cabfadSbellard         /* control register */
28280cabfadSbellard         s->cmd = val;
283a343df16Sbellard         if (!(val & E8390_STOP)) { /* START bit makes no sense on RTL8029... */
284ee9dbb29Sbellard             s->isr &= ~ENISR_RESET;
285e91c8a77Sths             /* test specific case: zero length transfer */
28680cabfadSbellard             if ((val & (E8390_RREAD | E8390_RWRITE)) &&
28780cabfadSbellard                 s->rcnt == 0) {
28880cabfadSbellard                 s->isr |= ENISR_RDC;
28980cabfadSbellard                 ne2000_update_irq(s);
29080cabfadSbellard             }
29180cabfadSbellard             if (val & E8390_TRANS) {
29240545f84Sbellard                 index = (s->tpsr << 8);
29340545f84Sbellard                 /* XXX: next 2 lines are a hack to make netware 3.11 work */
29440545f84Sbellard                 if (index >= NE2000_PMEM_END)
29540545f84Sbellard                     index -= NE2000_PMEM_SIZE;
29640545f84Sbellard                 /* fail safe: check range on the transmitted length  */
29740545f84Sbellard                 if (index + s->tcnt <= NE2000_PMEM_END) {
298b356f76dSJason Wang                     qemu_send_packet(qemu_get_queue(s->nic), s->mem + index,
299b356f76dSJason Wang                                      s->tcnt);
30040545f84Sbellard                 }
301e91c8a77Sths                 /* signal end of transfer */
30280cabfadSbellard                 s->tsr = ENTSR_PTX;
30380cabfadSbellard                 s->isr |= ENISR_TX;
30440545f84Sbellard                 s->cmd &= ~E8390_TRANS;
30580cabfadSbellard                 ne2000_update_irq(s);
30680cabfadSbellard             }
30780cabfadSbellard         }
30880cabfadSbellard     } else {
30980cabfadSbellard         page = s->cmd >> 6;
31080cabfadSbellard         offset = addr | (page << 4);
31180cabfadSbellard         switch(offset) {
31280cabfadSbellard         case EN0_STARTPG:
3139bbdbc66SP J P             if (val << 8 <= NE2000_PMEM_END) {
31480cabfadSbellard                 s->start = val << 8;
3159bbdbc66SP J P             }
31680cabfadSbellard             break;
31780cabfadSbellard         case EN0_STOPPG:
3189bbdbc66SP J P             if (val << 8 <= NE2000_PMEM_END) {
31980cabfadSbellard                 s->stop = val << 8;
3209bbdbc66SP J P             }
32180cabfadSbellard             break;
32280cabfadSbellard         case EN0_BOUNDARY:
3239bbdbc66SP J P             if (val << 8 < NE2000_PMEM_END) {
32480cabfadSbellard                 s->boundary = val;
3259bbdbc66SP J P             }
32680cabfadSbellard             break;
32780cabfadSbellard         case EN0_IMR:
32880cabfadSbellard             s->imr = val;
32980cabfadSbellard             ne2000_update_irq(s);
33080cabfadSbellard             break;
33180cabfadSbellard         case EN0_TPSR:
33280cabfadSbellard             s->tpsr = val;
33380cabfadSbellard             break;
33480cabfadSbellard         case EN0_TCNTLO:
33580cabfadSbellard             s->tcnt = (s->tcnt & 0xff00) | val;
33680cabfadSbellard             break;
33780cabfadSbellard         case EN0_TCNTHI:
33880cabfadSbellard             s->tcnt = (s->tcnt & 0x00ff) | (val << 8);
33980cabfadSbellard             break;
34080cabfadSbellard         case EN0_RSARLO:
34180cabfadSbellard             s->rsar = (s->rsar & 0xff00) | val;
34280cabfadSbellard             break;
34380cabfadSbellard         case EN0_RSARHI:
34480cabfadSbellard             s->rsar = (s->rsar & 0x00ff) | (val << 8);
34580cabfadSbellard             break;
34680cabfadSbellard         case EN0_RCNTLO:
34780cabfadSbellard             s->rcnt = (s->rcnt & 0xff00) | val;
34880cabfadSbellard             break;
34980cabfadSbellard         case EN0_RCNTHI:
35080cabfadSbellard             s->rcnt = (s->rcnt & 0x00ff) | (val << 8);
35180cabfadSbellard             break;
3527c9d8e07Sbellard         case EN0_RXCR:
3537c9d8e07Sbellard             s->rxcr = val;
3547c9d8e07Sbellard             break;
35580cabfadSbellard         case EN0_DCFG:
35680cabfadSbellard             s->dcfg = val;
35780cabfadSbellard             break;
35880cabfadSbellard         case EN0_ISR:
359ee9dbb29Sbellard             s->isr &= ~(val & 0x7f);
36080cabfadSbellard             ne2000_update_irq(s);
36180cabfadSbellard             break;
36280cabfadSbellard         case EN1_PHYS ... EN1_PHYS + 5:
36380cabfadSbellard             s->phys[offset - EN1_PHYS] = val;
36480cabfadSbellard             break;
36580cabfadSbellard         case EN1_CURPAG:
3669bbdbc66SP J P             if (val << 8 < NE2000_PMEM_END) {
36780cabfadSbellard                 s->curpag = val;
3689bbdbc66SP J P             }
36980cabfadSbellard             break;
37080cabfadSbellard         case EN1_MULT ... EN1_MULT + 7:
37180cabfadSbellard             s->mult[offset - EN1_MULT] = val;
37280cabfadSbellard             break;
37380cabfadSbellard         }
37480cabfadSbellard     }
37580cabfadSbellard }
37680cabfadSbellard 
3771ec4e1ddSAvi Kivity static uint32_t ne2000_ioport_read(void *opaque, uint32_t addr)
37880cabfadSbellard {
379b41a2cd1Sbellard     NE2000State *s = opaque;
38080cabfadSbellard     int offset, page, ret;
38180cabfadSbellard 
38280cabfadSbellard     addr &= 0xf;
38380cabfadSbellard     if (addr == E8390_CMD) {
38480cabfadSbellard         ret = s->cmd;
38580cabfadSbellard     } else {
38680cabfadSbellard         page = s->cmd >> 6;
38780cabfadSbellard         offset = addr | (page << 4);
38880cabfadSbellard         switch(offset) {
38980cabfadSbellard         case EN0_TSR:
39080cabfadSbellard             ret = s->tsr;
39180cabfadSbellard             break;
39280cabfadSbellard         case EN0_BOUNDARY:
39380cabfadSbellard             ret = s->boundary;
39480cabfadSbellard             break;
39580cabfadSbellard         case EN0_ISR:
39680cabfadSbellard             ret = s->isr;
39780cabfadSbellard             break;
398ee9dbb29Sbellard 	case EN0_RSARLO:
399ee9dbb29Sbellard 	    ret = s->rsar & 0x00ff;
400ee9dbb29Sbellard 	    break;
401ee9dbb29Sbellard 	case EN0_RSARHI:
402ee9dbb29Sbellard 	    ret = s->rsar >> 8;
403ee9dbb29Sbellard 	    break;
40480cabfadSbellard         case EN1_PHYS ... EN1_PHYS + 5:
40580cabfadSbellard             ret = s->phys[offset - EN1_PHYS];
40680cabfadSbellard             break;
40780cabfadSbellard         case EN1_CURPAG:
40880cabfadSbellard             ret = s->curpag;
40980cabfadSbellard             break;
41080cabfadSbellard         case EN1_MULT ... EN1_MULT + 7:
41180cabfadSbellard             ret = s->mult[offset - EN1_MULT];
41280cabfadSbellard             break;
4138d6c7eb8Sbellard         case EN0_RSR:
4148d6c7eb8Sbellard             ret = s->rsr;
4158d6c7eb8Sbellard             break;
416a343df16Sbellard         case EN2_STARTPG:
417a343df16Sbellard             ret = s->start >> 8;
418a343df16Sbellard             break;
419a343df16Sbellard         case EN2_STOPPG:
420a343df16Sbellard             ret = s->stop >> 8;
421a343df16Sbellard             break;
422089af991Sbellard 	case EN0_RTL8029ID0:
423089af991Sbellard 	    ret = 0x50;
424089af991Sbellard 	    break;
425089af991Sbellard 	case EN0_RTL8029ID1:
426089af991Sbellard 	    ret = 0x43;
427089af991Sbellard 	    break;
428089af991Sbellard 	case EN3_CONFIG0:
429089af991Sbellard 	    ret = 0;		/* 10baseT media */
430089af991Sbellard 	    break;
431089af991Sbellard 	case EN3_CONFIG2:
432089af991Sbellard 	    ret = 0x40;		/* 10baseT active */
433089af991Sbellard 	    break;
434089af991Sbellard 	case EN3_CONFIG3:
435089af991Sbellard 	    ret = 0x40;		/* Full duplex */
436089af991Sbellard 	    break;
43780cabfadSbellard         default:
43880cabfadSbellard             ret = 0x00;
43980cabfadSbellard             break;
44080cabfadSbellard         }
44180cabfadSbellard     }
44280cabfadSbellard #ifdef DEBUG_NE2000
44380cabfadSbellard     printf("NE2000: read addr=0x%x val=%02x\n", addr, ret);
44480cabfadSbellard #endif
44580cabfadSbellard     return ret;
44680cabfadSbellard }
44780cabfadSbellard 
448ee9dbb29Sbellard static inline void ne2000_mem_writeb(NE2000State *s, uint32_t addr,
449ee9dbb29Sbellard                                      uint32_t val)
450ee9dbb29Sbellard {
451ee9dbb29Sbellard     if (addr < 32 ||
452ee9dbb29Sbellard         (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
453ee9dbb29Sbellard         s->mem[addr] = val;
454ee9dbb29Sbellard     }
455ee9dbb29Sbellard }
456ee9dbb29Sbellard 
457ee9dbb29Sbellard static inline void ne2000_mem_writew(NE2000State *s, uint32_t addr,
458ee9dbb29Sbellard                                      uint32_t val)
459ee9dbb29Sbellard {
460ee9dbb29Sbellard     addr &= ~1; /* XXX: check exact behaviour if not even */
461ee9dbb29Sbellard     if (addr < 32 ||
462ee9dbb29Sbellard         (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
46369b91039Sbellard         *(uint16_t *)(s->mem + addr) = cpu_to_le16(val);
46469b91039Sbellard     }
46569b91039Sbellard }
46669b91039Sbellard 
46769b91039Sbellard static inline void ne2000_mem_writel(NE2000State *s, uint32_t addr,
46869b91039Sbellard                                      uint32_t val)
46969b91039Sbellard {
47057ccbabeSbellard     addr &= ~1; /* XXX: check exact behaviour if not even */
471aa7f9966SPrasad J Pandit     if (addr < 32
472aa7f9966SPrasad J Pandit         || (addr >= NE2000_PMEM_START
473aa7f9966SPrasad J Pandit             && addr + sizeof(uint32_t) <= NE2000_MEM_SIZE)) {
4746e931878SPeter Maydell         stl_le_p(s->mem + addr, val);
475ee9dbb29Sbellard     }
476ee9dbb29Sbellard }
477ee9dbb29Sbellard 
478ee9dbb29Sbellard static inline uint32_t ne2000_mem_readb(NE2000State *s, uint32_t addr)
479ee9dbb29Sbellard {
480ee9dbb29Sbellard     if (addr < 32 ||
481ee9dbb29Sbellard         (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
482ee9dbb29Sbellard         return s->mem[addr];
483ee9dbb29Sbellard     } else {
484ee9dbb29Sbellard         return 0xff;
485ee9dbb29Sbellard     }
486ee9dbb29Sbellard }
487ee9dbb29Sbellard 
488ee9dbb29Sbellard static inline uint32_t ne2000_mem_readw(NE2000State *s, uint32_t addr)
489ee9dbb29Sbellard {
490ee9dbb29Sbellard     addr &= ~1; /* XXX: check exact behaviour if not even */
491ee9dbb29Sbellard     if (addr < 32 ||
492ee9dbb29Sbellard         (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
49369b91039Sbellard         return le16_to_cpu(*(uint16_t *)(s->mem + addr));
494ee9dbb29Sbellard     } else {
495ee9dbb29Sbellard         return 0xffff;
496ee9dbb29Sbellard     }
497ee9dbb29Sbellard }
498ee9dbb29Sbellard 
49969b91039Sbellard static inline uint32_t ne2000_mem_readl(NE2000State *s, uint32_t addr)
50069b91039Sbellard {
50157ccbabeSbellard     addr &= ~1; /* XXX: check exact behaviour if not even */
502aa7f9966SPrasad J Pandit     if (addr < 32
503aa7f9966SPrasad J Pandit         || (addr >= NE2000_PMEM_START
504aa7f9966SPrasad J Pandit             && addr + sizeof(uint32_t) <= NE2000_MEM_SIZE)) {
505f567656aSPeter Maydell         return ldl_le_p(s->mem + addr);
50669b91039Sbellard     } else {
50769b91039Sbellard         return 0xffffffff;
50869b91039Sbellard     }
50969b91039Sbellard }
51069b91039Sbellard 
5113df3f6fdSbellard static inline void ne2000_dma_update(NE2000State *s, int len)
5123df3f6fdSbellard {
5133df3f6fdSbellard     s->rsar += len;
5143df3f6fdSbellard     /* wrap */
5153df3f6fdSbellard     /* XXX: check what to do if rsar > stop */
5163df3f6fdSbellard     if (s->rsar == s->stop)
5173df3f6fdSbellard         s->rsar = s->start;
5183df3f6fdSbellard 
5193df3f6fdSbellard     if (s->rcnt <= len) {
5203df3f6fdSbellard         s->rcnt = 0;
521e91c8a77Sths         /* signal end of transfer */
5223df3f6fdSbellard         s->isr |= ENISR_RDC;
5233df3f6fdSbellard         ne2000_update_irq(s);
5243df3f6fdSbellard     } else {
5253df3f6fdSbellard         s->rcnt -= len;
5263df3f6fdSbellard     }
5273df3f6fdSbellard }
5283df3f6fdSbellard 
5291ec4e1ddSAvi Kivity static void ne2000_asic_ioport_write(void *opaque, uint32_t addr, uint32_t val)
53080cabfadSbellard {
531b41a2cd1Sbellard     NE2000State *s = opaque;
53280cabfadSbellard 
53380cabfadSbellard #ifdef DEBUG_NE2000
53480cabfadSbellard     printf("NE2000: asic write val=0x%04x\n", val);
53580cabfadSbellard #endif
536ee9dbb29Sbellard     if (s->rcnt == 0)
537ee9dbb29Sbellard         return;
53880cabfadSbellard     if (s->dcfg & 0x01) {
53980cabfadSbellard         /* 16 bit access */
540ee9dbb29Sbellard         ne2000_mem_writew(s, s->rsar, val);
5413df3f6fdSbellard         ne2000_dma_update(s, 2);
54280cabfadSbellard     } else {
54380cabfadSbellard         /* 8 bit access */
544ee9dbb29Sbellard         ne2000_mem_writeb(s, s->rsar, val);
5453df3f6fdSbellard         ne2000_dma_update(s, 1);
54680cabfadSbellard     }
54780cabfadSbellard }
54880cabfadSbellard 
5491ec4e1ddSAvi Kivity static uint32_t ne2000_asic_ioport_read(void *opaque, uint32_t addr)
55080cabfadSbellard {
551b41a2cd1Sbellard     NE2000State *s = opaque;
55280cabfadSbellard     int ret;
55380cabfadSbellard 
55480cabfadSbellard     if (s->dcfg & 0x01) {
55580cabfadSbellard         /* 16 bit access */
556ee9dbb29Sbellard         ret = ne2000_mem_readw(s, s->rsar);
5573df3f6fdSbellard         ne2000_dma_update(s, 2);
55880cabfadSbellard     } else {
55980cabfadSbellard         /* 8 bit access */
560ee9dbb29Sbellard         ret = ne2000_mem_readb(s, s->rsar);
5613df3f6fdSbellard         ne2000_dma_update(s, 1);
56280cabfadSbellard     }
56380cabfadSbellard #ifdef DEBUG_NE2000
56480cabfadSbellard     printf("NE2000: asic read val=0x%04x\n", ret);
56580cabfadSbellard #endif
56680cabfadSbellard     return ret;
56780cabfadSbellard }
56880cabfadSbellard 
56969b91039Sbellard static void ne2000_asic_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
57069b91039Sbellard {
57169b91039Sbellard     NE2000State *s = opaque;
57269b91039Sbellard 
57369b91039Sbellard #ifdef DEBUG_NE2000
57469b91039Sbellard     printf("NE2000: asic writel val=0x%04x\n", val);
57569b91039Sbellard #endif
57669b91039Sbellard     if (s->rcnt == 0)
57769b91039Sbellard         return;
57869b91039Sbellard     /* 32 bit access */
57969b91039Sbellard     ne2000_mem_writel(s, s->rsar, val);
5803df3f6fdSbellard     ne2000_dma_update(s, 4);
58169b91039Sbellard }
58269b91039Sbellard 
58369b91039Sbellard static uint32_t ne2000_asic_ioport_readl(void *opaque, uint32_t addr)
58469b91039Sbellard {
58569b91039Sbellard     NE2000State *s = opaque;
58669b91039Sbellard     int ret;
58769b91039Sbellard 
58869b91039Sbellard     /* 32 bit access */
58969b91039Sbellard     ret = ne2000_mem_readl(s, s->rsar);
5903df3f6fdSbellard     ne2000_dma_update(s, 4);
59169b91039Sbellard #ifdef DEBUG_NE2000
59269b91039Sbellard     printf("NE2000: asic readl val=0x%04x\n", ret);
59369b91039Sbellard #endif
59469b91039Sbellard     return ret;
59569b91039Sbellard }
59669b91039Sbellard 
5971ec4e1ddSAvi Kivity static void ne2000_reset_ioport_write(void *opaque, uint32_t addr, uint32_t val)
59880cabfadSbellard {
59980cabfadSbellard     /* nothing to do (end of reset pulse) */
60080cabfadSbellard }
60180cabfadSbellard 
6021ec4e1ddSAvi Kivity static uint32_t ne2000_reset_ioport_read(void *opaque, uint32_t addr)
60380cabfadSbellard {
604b41a2cd1Sbellard     NE2000State *s = opaque;
60580cabfadSbellard     ne2000_reset(s);
60680cabfadSbellard     return 0;
60780cabfadSbellard }
60880cabfadSbellard 
6097c131dd5SJuan Quintela static int ne2000_post_load(void* opaque, int version_id)
61030ca2aabSbellard {
611a10fcec6SJuan Quintela     NE2000State* s = opaque;
61230ca2aabSbellard 
6137c131dd5SJuan Quintela     if (version_id < 2) {
6141941d19cSbellard         s->rxcr = 0x0c;
615acff9df6Sbellard     }
61630ca2aabSbellard     return 0;
61730ca2aabSbellard }
61830ca2aabSbellard 
6197c131dd5SJuan Quintela const VMStateDescription vmstate_ne2000 = {
6207c131dd5SJuan Quintela     .name = "ne2000",
6217c131dd5SJuan Quintela     .version_id = 2,
6227c131dd5SJuan Quintela     .minimum_version_id = 0,
6237c131dd5SJuan Quintela     .post_load = ne2000_post_load,
6247c131dd5SJuan Quintela     .fields = (VMStateField[]) {
6257c131dd5SJuan Quintela         VMSTATE_UINT8_V(rxcr, NE2000State, 2),
6267c131dd5SJuan Quintela         VMSTATE_UINT8(cmd, NE2000State),
6277c131dd5SJuan Quintela         VMSTATE_UINT32(start, NE2000State),
6287c131dd5SJuan Quintela         VMSTATE_UINT32(stop, NE2000State),
6297c131dd5SJuan Quintela         VMSTATE_UINT8(boundary, NE2000State),
6307c131dd5SJuan Quintela         VMSTATE_UINT8(tsr, NE2000State),
6317c131dd5SJuan Quintela         VMSTATE_UINT8(tpsr, NE2000State),
6327c131dd5SJuan Quintela         VMSTATE_UINT16(tcnt, NE2000State),
6337c131dd5SJuan Quintela         VMSTATE_UINT16(rcnt, NE2000State),
6347c131dd5SJuan Quintela         VMSTATE_UINT32(rsar, NE2000State),
6357c131dd5SJuan Quintela         VMSTATE_UINT8(rsr, NE2000State),
6367c131dd5SJuan Quintela         VMSTATE_UINT8(isr, NE2000State),
6377c131dd5SJuan Quintela         VMSTATE_UINT8(dcfg, NE2000State),
6387c131dd5SJuan Quintela         VMSTATE_UINT8(imr, NE2000State),
6397c131dd5SJuan Quintela         VMSTATE_BUFFER(phys, NE2000State),
6407c131dd5SJuan Quintela         VMSTATE_UINT8(curpag, NE2000State),
6417c131dd5SJuan Quintela         VMSTATE_BUFFER(mult, NE2000State),
6427c131dd5SJuan Quintela         VMSTATE_UNUSED(4), /* was irq */
6437c131dd5SJuan Quintela         VMSTATE_BUFFER(mem, NE2000State),
6447c131dd5SJuan Quintela         VMSTATE_END_OF_LIST()
645a60380a5SJuan Quintela     }
6467c131dd5SJuan Quintela };
647a60380a5SJuan Quintela 
648d05ac8faSBlue Swirl static const VMStateDescription vmstate_pci_ne2000 = {
6497c131dd5SJuan Quintela     .name = "ne2000",
6507c131dd5SJuan Quintela     .version_id = 3,
6517c131dd5SJuan Quintela     .minimum_version_id = 3,
6527c131dd5SJuan Quintela     .fields = (VMStateField[]) {
6537c131dd5SJuan Quintela         VMSTATE_PCI_DEVICE(dev, PCINE2000State),
6547c131dd5SJuan Quintela         VMSTATE_STRUCT(ne2000, PCINE2000State, 0, vmstate_ne2000, NE2000State),
6557c131dd5SJuan Quintela         VMSTATE_END_OF_LIST()
656a60380a5SJuan Quintela     }
6577c131dd5SJuan Quintela };
658a60380a5SJuan Quintela 
659a8170e5eSAvi Kivity static uint64_t ne2000_read(void *opaque, hwaddr addr,
6601ec4e1ddSAvi Kivity                             unsigned size)
6611ec4e1ddSAvi Kivity {
6621ec4e1ddSAvi Kivity     NE2000State *s = opaque;
6631ec4e1ddSAvi Kivity 
6641ec4e1ddSAvi Kivity     if (addr < 0x10 && size == 1) {
6651ec4e1ddSAvi Kivity         return ne2000_ioport_read(s, addr);
6661ec4e1ddSAvi Kivity     } else if (addr == 0x10) {
6671ec4e1ddSAvi Kivity         if (size <= 2) {
6681ec4e1ddSAvi Kivity             return ne2000_asic_ioport_read(s, addr);
6691ec4e1ddSAvi Kivity         } else {
6701ec4e1ddSAvi Kivity             return ne2000_asic_ioport_readl(s, addr);
6711ec4e1ddSAvi Kivity         }
6721ec4e1ddSAvi Kivity     } else if (addr == 0x1f && size == 1) {
6731ec4e1ddSAvi Kivity         return ne2000_reset_ioport_read(s, addr);
6741ec4e1ddSAvi Kivity     }
6751ec4e1ddSAvi Kivity     return ((uint64_t)1 << (size * 8)) - 1;
6761ec4e1ddSAvi Kivity }
6771ec4e1ddSAvi Kivity 
678a8170e5eSAvi Kivity static void ne2000_write(void *opaque, hwaddr addr,
6791ec4e1ddSAvi Kivity                          uint64_t data, unsigned size)
6801ec4e1ddSAvi Kivity {
6811ec4e1ddSAvi Kivity     NE2000State *s = opaque;
6821ec4e1ddSAvi Kivity 
6831ec4e1ddSAvi Kivity     if (addr < 0x10 && size == 1) {
6840ed8b6f6SBlue Swirl         ne2000_ioport_write(s, addr, data);
6851ec4e1ddSAvi Kivity     } else if (addr == 0x10) {
6861ec4e1ddSAvi Kivity         if (size <= 2) {
6870ed8b6f6SBlue Swirl             ne2000_asic_ioport_write(s, addr, data);
6881ec4e1ddSAvi Kivity         } else {
6890ed8b6f6SBlue Swirl             ne2000_asic_ioport_writel(s, addr, data);
6901ec4e1ddSAvi Kivity         }
6911ec4e1ddSAvi Kivity     } else if (addr == 0x1f && size == 1) {
6920ed8b6f6SBlue Swirl         ne2000_reset_ioport_write(s, addr, data);
6931ec4e1ddSAvi Kivity     }
6941ec4e1ddSAvi Kivity }
6951ec4e1ddSAvi Kivity 
6961ec4e1ddSAvi Kivity static const MemoryRegionOps ne2000_ops = {
6971ec4e1ddSAvi Kivity     .read = ne2000_read,
6981ec4e1ddSAvi Kivity     .write = ne2000_write,
69945d883dcSAurelien Jarno     .endianness = DEVICE_LITTLE_ENDIAN,
7001ec4e1ddSAvi Kivity };
7011ec4e1ddSAvi Kivity 
70269b91039Sbellard /***********************************************************/
70369b91039Sbellard /* PCI NE2000 definitions */
70469b91039Sbellard 
705dcb117bfSPaolo Bonzini void ne2000_setup_io(NE2000State *s, DeviceState *dev, unsigned size)
70669b91039Sbellard {
707dcb117bfSPaolo Bonzini     memory_region_init_io(&s->io, OBJECT(dev), &ne2000_ops, s, "ne2000", size);
70869b91039Sbellard }
70969b91039Sbellard 
7101c2045b5SMark McLoughlin static NetClientInfo net_ne2000_info = {
7112be64a68SLaszlo Ersek     .type = NET_CLIENT_OPTIONS_KIND_NIC,
7121c2045b5SMark McLoughlin     .size = sizeof(NICState),
7131c2045b5SMark McLoughlin     .receive = ne2000_receive,
7141c2045b5SMark McLoughlin };
7151c2045b5SMark McLoughlin 
7169af21dbeSMarkus Armbruster static void pci_ne2000_realize(PCIDevice *pci_dev, Error **errp)
71769b91039Sbellard {
718377a7f06SJuan Quintela     PCINE2000State *d = DO_UPCAST(PCINE2000State, dev, pci_dev);
71969b91039Sbellard     NE2000State *s;
72069b91039Sbellard     uint8_t *pci_conf;
72169b91039Sbellard 
72269b91039Sbellard     pci_conf = d->dev.config;
723817e0b6fSMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
72469b91039Sbellard 
72569b91039Sbellard     s = &d->ne2000;
726dcb117bfSPaolo Bonzini     ne2000_setup_io(s, DEVICE(pci_dev), 0x100);
727e824b2ccSAvi Kivity     pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io);
7289e64f8a3SMarcel Apfelbaum     s->irq = pci_allocate_irq(&d->dev);
7297c9d8e07Sbellard 
730a783cc3eSGerd Hoffmann     qemu_macaddr_default_if_unset(&s->c.macaddr);
731a783cc3eSGerd Hoffmann     ne2000_reset(s);
7321c2045b5SMark McLoughlin 
7331c2045b5SMark McLoughlin     s->nic = qemu_new_nic(&net_ne2000_info, &s->c,
734f79f2bfcSAnthony Liguori                           object_get_typename(OBJECT(pci_dev)), pci_dev->qdev.id, s);
735b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->c.macaddr.a);
73669b91039Sbellard }
7379d07d757SPaul Brook 
738f90c2bcdSAlex Williamson static void pci_ne2000_exit(PCIDevice *pci_dev)
739a783cc3eSGerd Hoffmann {
740a783cc3eSGerd Hoffmann     PCINE2000State *d = DO_UPCAST(PCINE2000State, dev, pci_dev);
741a783cc3eSGerd Hoffmann     NE2000State *s = &d->ne2000;
742a783cc3eSGerd Hoffmann 
743948ecf21SJason Wang     qemu_del_nic(s->nic);
7449e64f8a3SMarcel Apfelbaum     qemu_free_irq(s->irq);
745a783cc3eSGerd Hoffmann }
746a783cc3eSGerd Hoffmann 
7476cb0851dSGonglei static void ne2000_instance_init(Object *obj)
7486cb0851dSGonglei {
7496cb0851dSGonglei     PCIDevice *pci_dev = PCI_DEVICE(obj);
7506cb0851dSGonglei     PCINE2000State *d = DO_UPCAST(PCINE2000State, dev, pci_dev);
7516cb0851dSGonglei     NE2000State *s = &d->ne2000;
7526cb0851dSGonglei 
7536cb0851dSGonglei     device_add_bootindex_property(obj, &s->c.bootindex,
7546cb0851dSGonglei                                   "bootindex", "/ethernet-phy@0",
7556cb0851dSGonglei                                   &pci_dev->qdev, NULL);
7566cb0851dSGonglei }
7576cb0851dSGonglei 
75840021f08SAnthony Liguori static Property ne2000_properties[] = {
759a783cc3eSGerd Hoffmann     DEFINE_NIC_PROPERTIES(PCINE2000State, ne2000.c),
760a783cc3eSGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
76140021f08SAnthony Liguori };
76240021f08SAnthony Liguori 
76340021f08SAnthony Liguori static void ne2000_class_init(ObjectClass *klass, void *data)
76440021f08SAnthony Liguori {
76539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
76640021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
76740021f08SAnthony Liguori 
7689af21dbeSMarkus Armbruster     k->realize = pci_ne2000_realize;
76940021f08SAnthony Liguori     k->exit = pci_ne2000_exit;
770c45e5b5bSGerd Hoffmann     k->romfile = "efi-ne2k_pci.rom",
77140021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_REALTEK;
77240021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_REALTEK_8029;
77340021f08SAnthony Liguori     k->class_id = PCI_CLASS_NETWORK_ETHERNET;
77439bffca2SAnthony Liguori     dc->vmsd = &vmstate_pci_ne2000;
77539bffca2SAnthony Liguori     dc->props = ne2000_properties;
776125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
777a783cc3eSGerd Hoffmann }
77840021f08SAnthony Liguori 
7798c43a6f0SAndreas Färber static const TypeInfo ne2000_info = {
78040021f08SAnthony Liguori     .name          = "ne2k_pci",
78139bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
78239bffca2SAnthony Liguori     .instance_size = sizeof(PCINE2000State),
78340021f08SAnthony Liguori     .class_init    = ne2000_class_init,
7846cb0851dSGonglei     .instance_init = ne2000_instance_init,
7850aab0d3aSGerd Hoffmann };
7860aab0d3aSGerd Hoffmann 
78783f7d43aSAndreas Färber static void ne2000_register_types(void)
7889d07d757SPaul Brook {
78939bffca2SAnthony Liguori     type_register_static(&ne2000_info);
7909d07d757SPaul Brook }
7919d07d757SPaul Brook 
79283f7d43aSAndreas Färber type_init(ne2000_register_types)
793