xref: /qemu/hw/net/ne2000.c (revision d6454270575da1f16a8923c7cb240e46ef243f72)
180cabfadSbellard /*
280cabfadSbellard  * QEMU NE2000 emulation
380cabfadSbellard  *
480cabfadSbellard  * Copyright (c) 2003-2004 Fabrice Bellard
580cabfadSbellard  *
680cabfadSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
780cabfadSbellard  * of this software and associated documentation files (the "Software"), to deal
880cabfadSbellard  * in the Software without restriction, including without limitation the rights
980cabfadSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1080cabfadSbellard  * copies of the Software, and to permit persons to whom the Software is
1180cabfadSbellard  * furnished to do so, subject to the following conditions:
1280cabfadSbellard  *
1380cabfadSbellard  * The above copyright notice and this permission notice shall be included in
1480cabfadSbellard  * all copies or substantial portions of the Software.
1580cabfadSbellard  *
1680cabfadSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1780cabfadSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1880cabfadSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1980cabfadSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2080cabfadSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2180cabfadSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2280cabfadSbellard  * THE SOFTWARE.
2380cabfadSbellard  */
240b8fa32fSMarkus Armbruster 
25e8d40465SPeter Maydell #include "qemu/osdep.h"
26084e2b11SMark Cave-Ayland #include "net/eth.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
2864552b6bSMarkus Armbruster #include "hw/irq.h"
29*d6454270SMarkus Armbruster #include "migration/vmstate.h"
3047b43a1fSPaolo Bonzini #include "ne2000.h"
319c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
32cd4479a9SPhilippe Mathieu-Daudé #include "trace.h"
3380cabfadSbellard 
3480cabfadSbellard /* debug NE2000 card */
3580cabfadSbellard //#define DEBUG_NE2000
3680cabfadSbellard 
37b41a2cd1Sbellard #define MAX_ETH_FRAME_SIZE 1514
3880cabfadSbellard 
3980cabfadSbellard #define E8390_CMD	0x00  /* The command register (for all pages) */
4080cabfadSbellard /* Page 0 register offsets. */
4180cabfadSbellard #define EN0_CLDALO	0x01	/* Low byte of current local dma addr  RD */
4280cabfadSbellard #define EN0_STARTPG	0x01	/* Starting page of ring bfr WR */
4380cabfadSbellard #define EN0_CLDAHI	0x02	/* High byte of current local dma addr  RD */
4480cabfadSbellard #define EN0_STOPPG	0x02	/* Ending page +1 of ring bfr WR */
4580cabfadSbellard #define EN0_BOUNDARY	0x03	/* Boundary page of ring bfr RD WR */
4680cabfadSbellard #define EN0_TSR		0x04	/* Transmit status reg RD */
4780cabfadSbellard #define EN0_TPSR	0x04	/* Transmit starting page WR */
4880cabfadSbellard #define EN0_NCR		0x05	/* Number of collision reg RD */
4980cabfadSbellard #define EN0_TCNTLO	0x05	/* Low  byte of tx byte count WR */
5080cabfadSbellard #define EN0_FIFO	0x06	/* FIFO RD */
5180cabfadSbellard #define EN0_TCNTHI	0x06	/* High byte of tx byte count WR */
5280cabfadSbellard #define EN0_ISR		0x07	/* Interrupt status reg RD WR */
5380cabfadSbellard #define EN0_CRDALO	0x08	/* low byte of current remote dma address RD */
5480cabfadSbellard #define EN0_RSARLO	0x08	/* Remote start address reg 0 */
5580cabfadSbellard #define EN0_CRDAHI	0x09	/* high byte, current remote dma address RD */
5680cabfadSbellard #define EN0_RSARHI	0x09	/* Remote start address reg 1 */
5780cabfadSbellard #define EN0_RCNTLO	0x0a	/* Remote byte count reg WR */
58089af991Sbellard #define EN0_RTL8029ID0	0x0a	/* Realtek ID byte #1 RD */
5980cabfadSbellard #define EN0_RCNTHI	0x0b	/* Remote byte count reg WR */
60089af991Sbellard #define EN0_RTL8029ID1	0x0b	/* Realtek ID byte #2 RD */
6180cabfadSbellard #define EN0_RSR		0x0c	/* rx status reg RD */
6280cabfadSbellard #define EN0_RXCR	0x0c	/* RX configuration reg WR */
6380cabfadSbellard #define EN0_TXCR	0x0d	/* TX configuration reg WR */
6480cabfadSbellard #define EN0_COUNTER0	0x0d	/* Rcv alignment error counter RD */
6580cabfadSbellard #define EN0_DCFG	0x0e	/* Data configuration reg WR */
6680cabfadSbellard #define EN0_COUNTER1	0x0e	/* Rcv CRC error counter RD */
6780cabfadSbellard #define EN0_IMR		0x0f	/* Interrupt mask reg WR */
6880cabfadSbellard #define EN0_COUNTER2	0x0f	/* Rcv missed frame error counter RD */
6980cabfadSbellard 
7080cabfadSbellard #define EN1_PHYS        0x11
7180cabfadSbellard #define EN1_CURPAG      0x17
7280cabfadSbellard #define EN1_MULT        0x18
7380cabfadSbellard 
74a343df16Sbellard #define EN2_STARTPG	0x21	/* Starting page of ring bfr RD */
75a343df16Sbellard #define EN2_STOPPG	0x22	/* Ending page +1 of ring bfr RD */
76a343df16Sbellard 
77089af991Sbellard #define EN3_CONFIG0	0x33
78089af991Sbellard #define EN3_CONFIG1	0x34
79089af991Sbellard #define EN3_CONFIG2	0x35
80089af991Sbellard #define EN3_CONFIG3	0x36
81089af991Sbellard 
8280cabfadSbellard /*  Register accessed at EN_CMD, the 8390 base addr.  */
8380cabfadSbellard #define E8390_STOP	0x01	/* Stop and reset the chip */
8480cabfadSbellard #define E8390_START	0x02	/* Start the chip, clear reset */
8580cabfadSbellard #define E8390_TRANS	0x04	/* Transmit a frame */
8680cabfadSbellard #define E8390_RREAD	0x08	/* Remote read */
8780cabfadSbellard #define E8390_RWRITE	0x10	/* Remote write  */
8880cabfadSbellard #define E8390_NODMA	0x20	/* Remote DMA */
8980cabfadSbellard #define E8390_PAGE0	0x00	/* Select page chip registers */
9080cabfadSbellard #define E8390_PAGE1	0x40	/* using the two high-order bits */
9180cabfadSbellard #define E8390_PAGE2	0x80	/* Page 3 is invalid. */
9280cabfadSbellard 
9380cabfadSbellard /* Bits in EN0_ISR - Interrupt status register */
9480cabfadSbellard #define ENISR_RX	0x01	/* Receiver, no error */
9580cabfadSbellard #define ENISR_TX	0x02	/* Transmitter, no error */
9680cabfadSbellard #define ENISR_RX_ERR	0x04	/* Receiver, with error */
9780cabfadSbellard #define ENISR_TX_ERR	0x08	/* Transmitter, with error */
9880cabfadSbellard #define ENISR_OVER	0x10	/* Receiver overwrote the ring */
9980cabfadSbellard #define ENISR_COUNTERS	0x20	/* Counters need emptying */
10080cabfadSbellard #define ENISR_RDC	0x40	/* remote dma complete */
10180cabfadSbellard #define ENISR_RESET	0x80	/* Reset completed */
10280cabfadSbellard #define ENISR_ALL	0x3f	/* Interrupts we will enable */
10380cabfadSbellard 
10480cabfadSbellard /* Bits in received packet status byte and EN0_RSR*/
10580cabfadSbellard #define ENRSR_RXOK	0x01	/* Received a good packet */
10680cabfadSbellard #define ENRSR_CRC	0x02	/* CRC error */
10780cabfadSbellard #define ENRSR_FAE	0x04	/* frame alignment error */
10880cabfadSbellard #define ENRSR_FO	0x08	/* FIFO overrun */
10980cabfadSbellard #define ENRSR_MPA	0x10	/* missed pkt */
11080cabfadSbellard #define ENRSR_PHY	0x20	/* physical/multicast address */
11180cabfadSbellard #define ENRSR_DIS	0x40	/* receiver disable. set in monitor mode */
11280cabfadSbellard #define ENRSR_DEF	0x80	/* deferring */
11380cabfadSbellard 
11480cabfadSbellard /* Transmitted packet status, EN0_TSR. */
11580cabfadSbellard #define ENTSR_PTX 0x01	/* Packet transmitted without error */
11680cabfadSbellard #define ENTSR_ND  0x02	/* The transmit wasn't deferred. */
11780cabfadSbellard #define ENTSR_COL 0x04	/* The transmit collided at least once. */
11880cabfadSbellard #define ENTSR_ABT 0x08  /* The transmit collided 16 times, and was deferred. */
11980cabfadSbellard #define ENTSR_CRS 0x10	/* The carrier sense was lost. */
12080cabfadSbellard #define ENTSR_FU  0x20  /* A "FIFO underrun" occurred during transmit. */
12180cabfadSbellard #define ENTSR_CDH 0x40	/* The collision detect "heartbeat" signal was lost. */
12280cabfadSbellard #define ENTSR_OWC 0x80  /* There was an out-of-window collision. */
12380cabfadSbellard 
1249453c5bcSGerd Hoffmann void ne2000_reset(NE2000State *s)
12580cabfadSbellard {
12680cabfadSbellard     int i;
12780cabfadSbellard 
12880cabfadSbellard     s->isr = ENISR_RESET;
12993db6685SGerd Hoffmann     memcpy(s->mem, &s->c.macaddr, 6);
13080cabfadSbellard     s->mem[14] = 0x57;
13180cabfadSbellard     s->mem[15] = 0x57;
13280cabfadSbellard 
13380cabfadSbellard     /* duplicate prom data */
13480cabfadSbellard     for(i = 15;i >= 0; i--) {
13580cabfadSbellard         s->mem[2 * i] = s->mem[i];
13680cabfadSbellard         s->mem[2 * i + 1] = s->mem[i];
13780cabfadSbellard     }
13880cabfadSbellard }
13980cabfadSbellard 
14080cabfadSbellard static void ne2000_update_irq(NE2000State *s)
14180cabfadSbellard {
14280cabfadSbellard     int isr;
143a343df16Sbellard     isr = (s->isr & s->imr) & 0x7f;
144a541f297Sbellard #if defined(DEBUG_NE2000)
145d537cf6cSpbrook     printf("NE2000: Set IRQ to %d (%02x %02x)\n",
146d537cf6cSpbrook            isr ? 1 : 0, s->isr, s->imr);
147a541f297Sbellard #endif
148d537cf6cSpbrook     qemu_set_irq(s->irq, (isr != 0));
14980cabfadSbellard }
15080cabfadSbellard 
151d861b05eSpbrook static int ne2000_buffer_full(NE2000State *s)
15280cabfadSbellard {
15380cabfadSbellard     int avail, index, boundary;
15480cabfadSbellard 
155415ab35aSPrasad J Pandit     if (s->stop <= s->start) {
156415ab35aSPrasad J Pandit         return 1;
157415ab35aSPrasad J Pandit     }
158415ab35aSPrasad J Pandit 
15980cabfadSbellard     index = s->curpag << 8;
16080cabfadSbellard     boundary = s->boundary << 8;
16128c1c656Sths     if (index < boundary)
16280cabfadSbellard         avail = boundary - index;
16380cabfadSbellard     else
16480cabfadSbellard         avail = (s->stop - s->start) - (index - boundary);
16580cabfadSbellard     if (avail < (MAX_ETH_FRAME_SIZE + 4))
166d861b05eSpbrook         return 1;
16780cabfadSbellard     return 0;
168d861b05eSpbrook }
169d861b05eSpbrook 
170b41a2cd1Sbellard #define MIN_BUF_SIZE 60
171b41a2cd1Sbellard 
1724e68f7a0SStefan Hajnoczi ssize_t ne2000_receive(NetClientState *nc, const uint8_t *buf, size_t size_)
17380cabfadSbellard {
174cc1f0f45SJason Wang     NE2000State *s = qemu_get_nic_opaque(nc);
175fdc89e90SJason Wang     size_t size = size_;
17680cabfadSbellard     uint8_t *p;
1770ae045aeSths     unsigned int total_len, next, avail, len, index, mcast_idx;
178b41a2cd1Sbellard     uint8_t buf1[60];
1797c9d8e07Sbellard     static const uint8_t broadcast_macaddr[6] =
1807c9d8e07Sbellard         { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
18180cabfadSbellard 
18280cabfadSbellard #if defined(DEBUG_NE2000)
183fdc89e90SJason Wang     printf("NE2000: received len=%zu\n", size);
18480cabfadSbellard #endif
18580cabfadSbellard 
186d861b05eSpbrook     if (s->cmd & E8390_STOP || ne2000_buffer_full(s))
1874f1c942bSMark McLoughlin         return -1;
1887c9d8e07Sbellard 
1897c9d8e07Sbellard     /* XXX: check this */
1907c9d8e07Sbellard     if (s->rxcr & 0x10) {
1917c9d8e07Sbellard         /* promiscuous: receive all */
1927c9d8e07Sbellard     } else {
1937c9d8e07Sbellard         if (!memcmp(buf,  broadcast_macaddr, 6)) {
1947c9d8e07Sbellard             /* broadcast address */
1957c9d8e07Sbellard             if (!(s->rxcr & 0x04))
1964f1c942bSMark McLoughlin                 return size;
1977c9d8e07Sbellard         } else if (buf[0] & 0x01) {
1987c9d8e07Sbellard             /* multicast */
1997c9d8e07Sbellard             if (!(s->rxcr & 0x08))
2004f1c942bSMark McLoughlin                 return size;
201084e2b11SMark Cave-Ayland             mcast_idx = net_crc32(buf, ETH_ALEN) >> 26;
2027c9d8e07Sbellard             if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))))
2034f1c942bSMark McLoughlin                 return size;
2047c9d8e07Sbellard         } else if (s->mem[0] == buf[0] &&
2057c9d8e07Sbellard                    s->mem[2] == buf[1] &&
2067c9d8e07Sbellard                    s->mem[4] == buf[2] &&
2077c9d8e07Sbellard                    s->mem[6] == buf[3] &&
2087c9d8e07Sbellard                    s->mem[8] == buf[4] &&
2097c9d8e07Sbellard                    s->mem[10] == buf[5]) {
2107c9d8e07Sbellard             /* match */
2117c9d8e07Sbellard         } else {
2124f1c942bSMark McLoughlin             return size;
2137c9d8e07Sbellard         }
2147c9d8e07Sbellard     }
2157c9d8e07Sbellard 
2167c9d8e07Sbellard 
217b41a2cd1Sbellard     /* if too small buffer, then expand it */
218b41a2cd1Sbellard     if (size < MIN_BUF_SIZE) {
219b41a2cd1Sbellard         memcpy(buf1, buf, size);
220b41a2cd1Sbellard         memset(buf1 + size, 0, MIN_BUF_SIZE - size);
221b41a2cd1Sbellard         buf = buf1;
222b41a2cd1Sbellard         size = MIN_BUF_SIZE;
223b41a2cd1Sbellard     }
224b41a2cd1Sbellard 
22580cabfadSbellard     index = s->curpag << 8;
2269bbdbc66SP J P     if (index >= NE2000_PMEM_END) {
2279bbdbc66SP J P         index = s->start;
2289bbdbc66SP J P     }
22980cabfadSbellard     /* 4 bytes for header */
23080cabfadSbellard     total_len = size + 4;
23180cabfadSbellard     /* address for next packet (4 bytes for CRC) */
23280cabfadSbellard     next = index + ((total_len + 4 + 255) & ~0xff);
23380cabfadSbellard     if (next >= s->stop)
23480cabfadSbellard         next -= (s->stop - s->start);
23580cabfadSbellard     /* prepare packet header */
23680cabfadSbellard     p = s->mem + index;
2378d6c7eb8Sbellard     s->rsr = ENRSR_RXOK; /* receive status */
2388d6c7eb8Sbellard     /* XXX: check this */
2398d6c7eb8Sbellard     if (buf[0] & 0x01)
2408d6c7eb8Sbellard         s->rsr |= ENRSR_PHY;
2418d6c7eb8Sbellard     p[0] = s->rsr;
24280cabfadSbellard     p[1] = next >> 8;
24380cabfadSbellard     p[2] = total_len;
24480cabfadSbellard     p[3] = total_len >> 8;
24580cabfadSbellard     index += 4;
24680cabfadSbellard 
24780cabfadSbellard     /* write packet data */
24880cabfadSbellard     while (size > 0) {
2490ae045aeSths         if (index <= s->stop)
25080cabfadSbellard             avail = s->stop - index;
2510ae045aeSths         else
252737d2b3cSP J P             break;
25380cabfadSbellard         len = size;
25480cabfadSbellard         if (len > avail)
25580cabfadSbellard             len = avail;
25680cabfadSbellard         memcpy(s->mem + index, buf, len);
25780cabfadSbellard         buf += len;
25880cabfadSbellard         index += len;
25980cabfadSbellard         if (index == s->stop)
26080cabfadSbellard             index = s->start;
26180cabfadSbellard         size -= len;
26280cabfadSbellard     }
26380cabfadSbellard     s->curpag = next >> 8;
26480cabfadSbellard 
2659f083493Sths     /* now we can signal we have received something */
26680cabfadSbellard     s->isr |= ENISR_RX;
26780cabfadSbellard     ne2000_update_irq(s);
2684f1c942bSMark McLoughlin 
2694f1c942bSMark McLoughlin     return size_;
27080cabfadSbellard }
27180cabfadSbellard 
2721ec4e1ddSAvi Kivity static void ne2000_ioport_write(void *opaque, uint32_t addr, uint32_t val)
27380cabfadSbellard {
274b41a2cd1Sbellard     NE2000State *s = opaque;
27540545f84Sbellard     int offset, page, index;
27680cabfadSbellard 
27780cabfadSbellard     addr &= 0xf;
278a816b625SPhilippe Mathieu-Daudé     trace_ne2000_ioport_write(addr, val);
27980cabfadSbellard     if (addr == E8390_CMD) {
28080cabfadSbellard         /* control register */
28180cabfadSbellard         s->cmd = val;
282a343df16Sbellard         if (!(val & E8390_STOP)) { /* START bit makes no sense on RTL8029... */
283ee9dbb29Sbellard             s->isr &= ~ENISR_RESET;
284e91c8a77Sths             /* test specific case: zero length transfer */
28580cabfadSbellard             if ((val & (E8390_RREAD | E8390_RWRITE)) &&
28680cabfadSbellard                 s->rcnt == 0) {
28780cabfadSbellard                 s->isr |= ENISR_RDC;
28880cabfadSbellard                 ne2000_update_irq(s);
28980cabfadSbellard             }
29080cabfadSbellard             if (val & E8390_TRANS) {
29140545f84Sbellard                 index = (s->tpsr << 8);
29240545f84Sbellard                 /* XXX: next 2 lines are a hack to make netware 3.11 work */
29340545f84Sbellard                 if (index >= NE2000_PMEM_END)
29440545f84Sbellard                     index -= NE2000_PMEM_SIZE;
29540545f84Sbellard                 /* fail safe: check range on the transmitted length  */
29640545f84Sbellard                 if (index + s->tcnt <= NE2000_PMEM_END) {
297b356f76dSJason Wang                     qemu_send_packet(qemu_get_queue(s->nic), s->mem + index,
298b356f76dSJason Wang                                      s->tcnt);
29940545f84Sbellard                 }
300e91c8a77Sths                 /* signal end of transfer */
30180cabfadSbellard                 s->tsr = ENTSR_PTX;
30280cabfadSbellard                 s->isr |= ENISR_TX;
30340545f84Sbellard                 s->cmd &= ~E8390_TRANS;
30480cabfadSbellard                 ne2000_update_irq(s);
30580cabfadSbellard             }
30680cabfadSbellard         }
30780cabfadSbellard     } else {
30880cabfadSbellard         page = s->cmd >> 6;
30980cabfadSbellard         offset = addr | (page << 4);
31080cabfadSbellard         switch(offset) {
31180cabfadSbellard         case EN0_STARTPG:
3129bbdbc66SP J P             if (val << 8 <= NE2000_PMEM_END) {
31380cabfadSbellard                 s->start = val << 8;
3149bbdbc66SP J P             }
31580cabfadSbellard             break;
31680cabfadSbellard         case EN0_STOPPG:
3179bbdbc66SP J P             if (val << 8 <= NE2000_PMEM_END) {
31880cabfadSbellard                 s->stop = val << 8;
3199bbdbc66SP J P             }
32080cabfadSbellard             break;
32180cabfadSbellard         case EN0_BOUNDARY:
3229bbdbc66SP J P             if (val << 8 < NE2000_PMEM_END) {
32380cabfadSbellard                 s->boundary = val;
3249bbdbc66SP J P             }
32580cabfadSbellard             break;
32680cabfadSbellard         case EN0_IMR:
32780cabfadSbellard             s->imr = val;
32880cabfadSbellard             ne2000_update_irq(s);
32980cabfadSbellard             break;
33080cabfadSbellard         case EN0_TPSR:
33180cabfadSbellard             s->tpsr = val;
33280cabfadSbellard             break;
33380cabfadSbellard         case EN0_TCNTLO:
33480cabfadSbellard             s->tcnt = (s->tcnt & 0xff00) | val;
33580cabfadSbellard             break;
33680cabfadSbellard         case EN0_TCNTHI:
33780cabfadSbellard             s->tcnt = (s->tcnt & 0x00ff) | (val << 8);
33880cabfadSbellard             break;
33980cabfadSbellard         case EN0_RSARLO:
34080cabfadSbellard             s->rsar = (s->rsar & 0xff00) | val;
34180cabfadSbellard             break;
34280cabfadSbellard         case EN0_RSARHI:
34380cabfadSbellard             s->rsar = (s->rsar & 0x00ff) | (val << 8);
34480cabfadSbellard             break;
34580cabfadSbellard         case EN0_RCNTLO:
34680cabfadSbellard             s->rcnt = (s->rcnt & 0xff00) | val;
34780cabfadSbellard             break;
34880cabfadSbellard         case EN0_RCNTHI:
34980cabfadSbellard             s->rcnt = (s->rcnt & 0x00ff) | (val << 8);
35080cabfadSbellard             break;
3517c9d8e07Sbellard         case EN0_RXCR:
3527c9d8e07Sbellard             s->rxcr = val;
3537c9d8e07Sbellard             break;
35480cabfadSbellard         case EN0_DCFG:
35580cabfadSbellard             s->dcfg = val;
35680cabfadSbellard             break;
35780cabfadSbellard         case EN0_ISR:
358ee9dbb29Sbellard             s->isr &= ~(val & 0x7f);
35980cabfadSbellard             ne2000_update_irq(s);
36080cabfadSbellard             break;
36180cabfadSbellard         case EN1_PHYS ... EN1_PHYS + 5:
36280cabfadSbellard             s->phys[offset - EN1_PHYS] = val;
36380cabfadSbellard             break;
36480cabfadSbellard         case EN1_CURPAG:
3659bbdbc66SP J P             if (val << 8 < NE2000_PMEM_END) {
36680cabfadSbellard                 s->curpag = val;
3679bbdbc66SP J P             }
36880cabfadSbellard             break;
36980cabfadSbellard         case EN1_MULT ... EN1_MULT + 7:
37080cabfadSbellard             s->mult[offset - EN1_MULT] = val;
37180cabfadSbellard             break;
37280cabfadSbellard         }
37380cabfadSbellard     }
37480cabfadSbellard }
37580cabfadSbellard 
3761ec4e1ddSAvi Kivity static uint32_t ne2000_ioport_read(void *opaque, uint32_t addr)
37780cabfadSbellard {
378b41a2cd1Sbellard     NE2000State *s = opaque;
37980cabfadSbellard     int offset, page, ret;
38080cabfadSbellard 
38180cabfadSbellard     addr &= 0xf;
38280cabfadSbellard     if (addr == E8390_CMD) {
38380cabfadSbellard         ret = s->cmd;
38480cabfadSbellard     } else {
38580cabfadSbellard         page = s->cmd >> 6;
38680cabfadSbellard         offset = addr | (page << 4);
38780cabfadSbellard         switch(offset) {
38880cabfadSbellard         case EN0_TSR:
38980cabfadSbellard             ret = s->tsr;
39080cabfadSbellard             break;
39180cabfadSbellard         case EN0_BOUNDARY:
39280cabfadSbellard             ret = s->boundary;
39380cabfadSbellard             break;
39480cabfadSbellard         case EN0_ISR:
39580cabfadSbellard             ret = s->isr;
39680cabfadSbellard             break;
397ee9dbb29Sbellard         case EN0_RSARLO:
398ee9dbb29Sbellard             ret = s->rsar & 0x00ff;
399ee9dbb29Sbellard             break;
400ee9dbb29Sbellard         case EN0_RSARHI:
401ee9dbb29Sbellard             ret = s->rsar >> 8;
402ee9dbb29Sbellard             break;
40380cabfadSbellard         case EN1_PHYS ... EN1_PHYS + 5:
40480cabfadSbellard             ret = s->phys[offset - EN1_PHYS];
40580cabfadSbellard             break;
40680cabfadSbellard         case EN1_CURPAG:
40780cabfadSbellard             ret = s->curpag;
40880cabfadSbellard             break;
40980cabfadSbellard         case EN1_MULT ... EN1_MULT + 7:
41080cabfadSbellard             ret = s->mult[offset - EN1_MULT];
41180cabfadSbellard             break;
4128d6c7eb8Sbellard         case EN0_RSR:
4138d6c7eb8Sbellard             ret = s->rsr;
4148d6c7eb8Sbellard             break;
415a343df16Sbellard         case EN2_STARTPG:
416a343df16Sbellard             ret = s->start >> 8;
417a343df16Sbellard             break;
418a343df16Sbellard         case EN2_STOPPG:
419a343df16Sbellard             ret = s->stop >> 8;
420a343df16Sbellard             break;
421089af991Sbellard         case EN0_RTL8029ID0:
422089af991Sbellard             ret = 0x50;
423089af991Sbellard             break;
424089af991Sbellard         case EN0_RTL8029ID1:
425089af991Sbellard             ret = 0x43;
426089af991Sbellard             break;
427089af991Sbellard         case EN3_CONFIG0:
428089af991Sbellard             ret = 0;		/* 10baseT media */
429089af991Sbellard             break;
430089af991Sbellard         case EN3_CONFIG2:
431089af991Sbellard             ret = 0x40;		/* 10baseT active */
432089af991Sbellard             break;
433089af991Sbellard         case EN3_CONFIG3:
434089af991Sbellard             ret = 0x40;		/* Full duplex */
435089af991Sbellard             break;
43680cabfadSbellard         default:
43780cabfadSbellard             ret = 0x00;
43880cabfadSbellard             break;
43980cabfadSbellard         }
44080cabfadSbellard     }
441a816b625SPhilippe Mathieu-Daudé     trace_ne2000_ioport_read(addr, ret);
44280cabfadSbellard     return ret;
44380cabfadSbellard }
44480cabfadSbellard 
445ee9dbb29Sbellard static inline void ne2000_mem_writeb(NE2000State *s, uint32_t addr,
446ee9dbb29Sbellard                                      uint32_t val)
447ee9dbb29Sbellard {
448ee9dbb29Sbellard     if (addr < 32 ||
449ee9dbb29Sbellard         (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
450ee9dbb29Sbellard         s->mem[addr] = val;
451ee9dbb29Sbellard     }
452ee9dbb29Sbellard }
453ee9dbb29Sbellard 
454ee9dbb29Sbellard static inline void ne2000_mem_writew(NE2000State *s, uint32_t addr,
455ee9dbb29Sbellard                                      uint32_t val)
456ee9dbb29Sbellard {
457ee9dbb29Sbellard     addr &= ~1; /* XXX: check exact behaviour if not even */
458ee9dbb29Sbellard     if (addr < 32 ||
459ee9dbb29Sbellard         (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
46069b91039Sbellard         *(uint16_t *)(s->mem + addr) = cpu_to_le16(val);
46169b91039Sbellard     }
46269b91039Sbellard }
46369b91039Sbellard 
46469b91039Sbellard static inline void ne2000_mem_writel(NE2000State *s, uint32_t addr,
46569b91039Sbellard                                      uint32_t val)
46669b91039Sbellard {
46757ccbabeSbellard     addr &= ~1; /* XXX: check exact behaviour if not even */
468aa7f9966SPrasad J Pandit     if (addr < 32
469aa7f9966SPrasad J Pandit         || (addr >= NE2000_PMEM_START
470aa7f9966SPrasad J Pandit             && addr + sizeof(uint32_t) <= NE2000_MEM_SIZE)) {
4716e931878SPeter Maydell         stl_le_p(s->mem + addr, val);
472ee9dbb29Sbellard     }
473ee9dbb29Sbellard }
474ee9dbb29Sbellard 
475ee9dbb29Sbellard static inline uint32_t ne2000_mem_readb(NE2000State *s, uint32_t addr)
476ee9dbb29Sbellard {
477ee9dbb29Sbellard     if (addr < 32 ||
478ee9dbb29Sbellard         (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
479ee9dbb29Sbellard         return s->mem[addr];
480ee9dbb29Sbellard     } else {
481ee9dbb29Sbellard         return 0xff;
482ee9dbb29Sbellard     }
483ee9dbb29Sbellard }
484ee9dbb29Sbellard 
485ee9dbb29Sbellard static inline uint32_t ne2000_mem_readw(NE2000State *s, uint32_t addr)
486ee9dbb29Sbellard {
487ee9dbb29Sbellard     addr &= ~1; /* XXX: check exact behaviour if not even */
488ee9dbb29Sbellard     if (addr < 32 ||
489ee9dbb29Sbellard         (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) {
49069b91039Sbellard         return le16_to_cpu(*(uint16_t *)(s->mem + addr));
491ee9dbb29Sbellard     } else {
492ee9dbb29Sbellard         return 0xffff;
493ee9dbb29Sbellard     }
494ee9dbb29Sbellard }
495ee9dbb29Sbellard 
49669b91039Sbellard static inline uint32_t ne2000_mem_readl(NE2000State *s, uint32_t addr)
49769b91039Sbellard {
49857ccbabeSbellard     addr &= ~1; /* XXX: check exact behaviour if not even */
499aa7f9966SPrasad J Pandit     if (addr < 32
500aa7f9966SPrasad J Pandit         || (addr >= NE2000_PMEM_START
501aa7f9966SPrasad J Pandit             && addr + sizeof(uint32_t) <= NE2000_MEM_SIZE)) {
502f567656aSPeter Maydell         return ldl_le_p(s->mem + addr);
50369b91039Sbellard     } else {
50469b91039Sbellard         return 0xffffffff;
50569b91039Sbellard     }
50669b91039Sbellard }
50769b91039Sbellard 
5083df3f6fdSbellard static inline void ne2000_dma_update(NE2000State *s, int len)
5093df3f6fdSbellard {
5103df3f6fdSbellard     s->rsar += len;
5113df3f6fdSbellard     /* wrap */
5123df3f6fdSbellard     /* XXX: check what to do if rsar > stop */
5133df3f6fdSbellard     if (s->rsar == s->stop)
5143df3f6fdSbellard         s->rsar = s->start;
5153df3f6fdSbellard 
5163df3f6fdSbellard     if (s->rcnt <= len) {
5173df3f6fdSbellard         s->rcnt = 0;
518e91c8a77Sths         /* signal end of transfer */
5193df3f6fdSbellard         s->isr |= ENISR_RDC;
5203df3f6fdSbellard         ne2000_update_irq(s);
5213df3f6fdSbellard     } else {
5223df3f6fdSbellard         s->rcnt -= len;
5233df3f6fdSbellard     }
5243df3f6fdSbellard }
5253df3f6fdSbellard 
5261ec4e1ddSAvi Kivity static void ne2000_asic_ioport_write(void *opaque, uint32_t addr, uint32_t val)
52780cabfadSbellard {
528b41a2cd1Sbellard     NE2000State *s = opaque;
52980cabfadSbellard 
53080cabfadSbellard #ifdef DEBUG_NE2000
53180cabfadSbellard     printf("NE2000: asic write val=0x%04x\n", val);
53280cabfadSbellard #endif
533ee9dbb29Sbellard     if (s->rcnt == 0)
534ee9dbb29Sbellard         return;
53580cabfadSbellard     if (s->dcfg & 0x01) {
53680cabfadSbellard         /* 16 bit access */
537ee9dbb29Sbellard         ne2000_mem_writew(s, s->rsar, val);
5383df3f6fdSbellard         ne2000_dma_update(s, 2);
53980cabfadSbellard     } else {
54080cabfadSbellard         /* 8 bit access */
541ee9dbb29Sbellard         ne2000_mem_writeb(s, s->rsar, val);
5423df3f6fdSbellard         ne2000_dma_update(s, 1);
54380cabfadSbellard     }
54480cabfadSbellard }
54580cabfadSbellard 
5461ec4e1ddSAvi Kivity static uint32_t ne2000_asic_ioport_read(void *opaque, uint32_t addr)
54780cabfadSbellard {
548b41a2cd1Sbellard     NE2000State *s = opaque;
54980cabfadSbellard     int ret;
55080cabfadSbellard 
55180cabfadSbellard     if (s->dcfg & 0x01) {
55280cabfadSbellard         /* 16 bit access */
553ee9dbb29Sbellard         ret = ne2000_mem_readw(s, s->rsar);
5543df3f6fdSbellard         ne2000_dma_update(s, 2);
55580cabfadSbellard     } else {
55680cabfadSbellard         /* 8 bit access */
557ee9dbb29Sbellard         ret = ne2000_mem_readb(s, s->rsar);
5583df3f6fdSbellard         ne2000_dma_update(s, 1);
55980cabfadSbellard     }
56080cabfadSbellard #ifdef DEBUG_NE2000
56180cabfadSbellard     printf("NE2000: asic read val=0x%04x\n", ret);
56280cabfadSbellard #endif
56380cabfadSbellard     return ret;
56480cabfadSbellard }
56580cabfadSbellard 
56669b91039Sbellard static void ne2000_asic_ioport_writel(void *opaque, uint32_t addr, uint32_t val)
56769b91039Sbellard {
56869b91039Sbellard     NE2000State *s = opaque;
56969b91039Sbellard 
57069b91039Sbellard #ifdef DEBUG_NE2000
57169b91039Sbellard     printf("NE2000: asic writel val=0x%04x\n", val);
57269b91039Sbellard #endif
57369b91039Sbellard     if (s->rcnt == 0)
57469b91039Sbellard         return;
57569b91039Sbellard     /* 32 bit access */
57669b91039Sbellard     ne2000_mem_writel(s, s->rsar, val);
5773df3f6fdSbellard     ne2000_dma_update(s, 4);
57869b91039Sbellard }
57969b91039Sbellard 
58069b91039Sbellard static uint32_t ne2000_asic_ioport_readl(void *opaque, uint32_t addr)
58169b91039Sbellard {
58269b91039Sbellard     NE2000State *s = opaque;
58369b91039Sbellard     int ret;
58469b91039Sbellard 
58569b91039Sbellard     /* 32 bit access */
58669b91039Sbellard     ret = ne2000_mem_readl(s, s->rsar);
5873df3f6fdSbellard     ne2000_dma_update(s, 4);
58869b91039Sbellard #ifdef DEBUG_NE2000
58969b91039Sbellard     printf("NE2000: asic readl val=0x%04x\n", ret);
59069b91039Sbellard #endif
59169b91039Sbellard     return ret;
59269b91039Sbellard }
59369b91039Sbellard 
5941ec4e1ddSAvi Kivity static void ne2000_reset_ioport_write(void *opaque, uint32_t addr, uint32_t val)
59580cabfadSbellard {
59680cabfadSbellard     /* nothing to do (end of reset pulse) */
59780cabfadSbellard }
59880cabfadSbellard 
5991ec4e1ddSAvi Kivity static uint32_t ne2000_reset_ioport_read(void *opaque, uint32_t addr)
60080cabfadSbellard {
601b41a2cd1Sbellard     NE2000State *s = opaque;
60280cabfadSbellard     ne2000_reset(s);
60380cabfadSbellard     return 0;
60480cabfadSbellard }
60580cabfadSbellard 
6067c131dd5SJuan Quintela static int ne2000_post_load(void* opaque, int version_id)
60730ca2aabSbellard {
608a10fcec6SJuan Quintela     NE2000State* s = opaque;
60930ca2aabSbellard 
6107c131dd5SJuan Quintela     if (version_id < 2) {
6111941d19cSbellard         s->rxcr = 0x0c;
612acff9df6Sbellard     }
61330ca2aabSbellard     return 0;
61430ca2aabSbellard }
61530ca2aabSbellard 
6167c131dd5SJuan Quintela const VMStateDescription vmstate_ne2000 = {
6177c131dd5SJuan Quintela     .name = "ne2000",
6187c131dd5SJuan Quintela     .version_id = 2,
6197c131dd5SJuan Quintela     .minimum_version_id = 0,
6207c131dd5SJuan Quintela     .post_load = ne2000_post_load,
6217c131dd5SJuan Quintela     .fields = (VMStateField[]) {
6227c131dd5SJuan Quintela         VMSTATE_UINT8_V(rxcr, NE2000State, 2),
6237c131dd5SJuan Quintela         VMSTATE_UINT8(cmd, NE2000State),
6247c131dd5SJuan Quintela         VMSTATE_UINT32(start, NE2000State),
6257c131dd5SJuan Quintela         VMSTATE_UINT32(stop, NE2000State),
6267c131dd5SJuan Quintela         VMSTATE_UINT8(boundary, NE2000State),
6277c131dd5SJuan Quintela         VMSTATE_UINT8(tsr, NE2000State),
6287c131dd5SJuan Quintela         VMSTATE_UINT8(tpsr, NE2000State),
6297c131dd5SJuan Quintela         VMSTATE_UINT16(tcnt, NE2000State),
6307c131dd5SJuan Quintela         VMSTATE_UINT16(rcnt, NE2000State),
6317c131dd5SJuan Quintela         VMSTATE_UINT32(rsar, NE2000State),
6327c131dd5SJuan Quintela         VMSTATE_UINT8(rsr, NE2000State),
6337c131dd5SJuan Quintela         VMSTATE_UINT8(isr, NE2000State),
6347c131dd5SJuan Quintela         VMSTATE_UINT8(dcfg, NE2000State),
6357c131dd5SJuan Quintela         VMSTATE_UINT8(imr, NE2000State),
6367c131dd5SJuan Quintela         VMSTATE_BUFFER(phys, NE2000State),
6377c131dd5SJuan Quintela         VMSTATE_UINT8(curpag, NE2000State),
6387c131dd5SJuan Quintela         VMSTATE_BUFFER(mult, NE2000State),
6397c131dd5SJuan Quintela         VMSTATE_UNUSED(4), /* was irq */
6407c131dd5SJuan Quintela         VMSTATE_BUFFER(mem, NE2000State),
6417c131dd5SJuan Quintela         VMSTATE_END_OF_LIST()
642a60380a5SJuan Quintela     }
6437c131dd5SJuan Quintela };
644a60380a5SJuan Quintela 
645a8170e5eSAvi Kivity static uint64_t ne2000_read(void *opaque, hwaddr addr,
6461ec4e1ddSAvi Kivity                             unsigned size)
6471ec4e1ddSAvi Kivity {
6481ec4e1ddSAvi Kivity     NE2000State *s = opaque;
649cd4479a9SPhilippe Mathieu-Daudé     uint64_t val;
6501ec4e1ddSAvi Kivity 
6511ec4e1ddSAvi Kivity     if (addr < 0x10 && size == 1) {
652cd4479a9SPhilippe Mathieu-Daudé         val = ne2000_ioport_read(s, addr);
6531ec4e1ddSAvi Kivity     } else if (addr == 0x10) {
6541ec4e1ddSAvi Kivity         if (size <= 2) {
655cd4479a9SPhilippe Mathieu-Daudé             val = ne2000_asic_ioport_read(s, addr);
6561ec4e1ddSAvi Kivity         } else {
657cd4479a9SPhilippe Mathieu-Daudé             val = ne2000_asic_ioport_readl(s, addr);
6581ec4e1ddSAvi Kivity         }
6591ec4e1ddSAvi Kivity     } else if (addr == 0x1f && size == 1) {
660cd4479a9SPhilippe Mathieu-Daudé         val = ne2000_reset_ioport_read(s, addr);
661cd4479a9SPhilippe Mathieu-Daudé     } else {
662cd4479a9SPhilippe Mathieu-Daudé         val = ((uint64_t)1 << (size * 8)) - 1;
6631ec4e1ddSAvi Kivity     }
664cd4479a9SPhilippe Mathieu-Daudé     trace_ne2000_read(addr, val);
665cd4479a9SPhilippe Mathieu-Daudé 
666cd4479a9SPhilippe Mathieu-Daudé     return val;
6671ec4e1ddSAvi Kivity }
6681ec4e1ddSAvi Kivity 
669a8170e5eSAvi Kivity static void ne2000_write(void *opaque, hwaddr addr,
6701ec4e1ddSAvi Kivity                          uint64_t data, unsigned size)
6711ec4e1ddSAvi Kivity {
6721ec4e1ddSAvi Kivity     NE2000State *s = opaque;
6731ec4e1ddSAvi Kivity 
674cd4479a9SPhilippe Mathieu-Daudé     trace_ne2000_write(addr, data);
6751ec4e1ddSAvi Kivity     if (addr < 0x10 && size == 1) {
6760ed8b6f6SBlue Swirl         ne2000_ioport_write(s, addr, data);
6771ec4e1ddSAvi Kivity     } else if (addr == 0x10) {
6781ec4e1ddSAvi Kivity         if (size <= 2) {
6790ed8b6f6SBlue Swirl             ne2000_asic_ioport_write(s, addr, data);
6801ec4e1ddSAvi Kivity         } else {
6810ed8b6f6SBlue Swirl             ne2000_asic_ioport_writel(s, addr, data);
6821ec4e1ddSAvi Kivity         }
6831ec4e1ddSAvi Kivity     } else if (addr == 0x1f && size == 1) {
6840ed8b6f6SBlue Swirl         ne2000_reset_ioport_write(s, addr, data);
6851ec4e1ddSAvi Kivity     }
6861ec4e1ddSAvi Kivity }
6871ec4e1ddSAvi Kivity 
6881ec4e1ddSAvi Kivity static const MemoryRegionOps ne2000_ops = {
6891ec4e1ddSAvi Kivity     .read = ne2000_read,
6901ec4e1ddSAvi Kivity     .write = ne2000_write,
69145d883dcSAurelien Jarno     .endianness = DEVICE_LITTLE_ENDIAN,
6921ec4e1ddSAvi Kivity };
6931ec4e1ddSAvi Kivity 
69469b91039Sbellard /***********************************************************/
69569b91039Sbellard /* PCI NE2000 definitions */
69669b91039Sbellard 
697dcb117bfSPaolo Bonzini void ne2000_setup_io(NE2000State *s, DeviceState *dev, unsigned size)
69869b91039Sbellard {
699dcb117bfSPaolo Bonzini     memory_region_init_io(&s->io, OBJECT(dev), &ne2000_ops, s, "ne2000", size);
70069b91039Sbellard }
701