180cabfadSbellard /* 280cabfadSbellard * QEMU NE2000 emulation 380cabfadSbellard * 480cabfadSbellard * Copyright (c) 2003-2004 Fabrice Bellard 580cabfadSbellard * 680cabfadSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 780cabfadSbellard * of this software and associated documentation files (the "Software"), to deal 880cabfadSbellard * in the Software without restriction, including without limitation the rights 980cabfadSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1080cabfadSbellard * copies of the Software, and to permit persons to whom the Software is 1180cabfadSbellard * furnished to do so, subject to the following conditions: 1280cabfadSbellard * 1380cabfadSbellard * The above copyright notice and this permission notice shall be included in 1480cabfadSbellard * all copies or substantial portions of the Software. 1580cabfadSbellard * 1680cabfadSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1780cabfadSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1880cabfadSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1980cabfadSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2080cabfadSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2180cabfadSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2280cabfadSbellard * THE SOFTWARE. 2380cabfadSbellard */ 2483c9f4caSPaolo Bonzini #include "hw/hw.h" 2583c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 261422e32dSPaolo Bonzini #include "net/net.h" 2747b43a1fSPaolo Bonzini #include "ne2000.h" 2883c9f4caSPaolo Bonzini #include "hw/loader.h" 299c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3080cabfadSbellard 3180cabfadSbellard /* debug NE2000 card */ 3280cabfadSbellard //#define DEBUG_NE2000 3380cabfadSbellard 34b41a2cd1Sbellard #define MAX_ETH_FRAME_SIZE 1514 3580cabfadSbellard 3680cabfadSbellard #define E8390_CMD 0x00 /* The command register (for all pages) */ 3780cabfadSbellard /* Page 0 register offsets. */ 3880cabfadSbellard #define EN0_CLDALO 0x01 /* Low byte of current local dma addr RD */ 3980cabfadSbellard #define EN0_STARTPG 0x01 /* Starting page of ring bfr WR */ 4080cabfadSbellard #define EN0_CLDAHI 0x02 /* High byte of current local dma addr RD */ 4180cabfadSbellard #define EN0_STOPPG 0x02 /* Ending page +1 of ring bfr WR */ 4280cabfadSbellard #define EN0_BOUNDARY 0x03 /* Boundary page of ring bfr RD WR */ 4380cabfadSbellard #define EN0_TSR 0x04 /* Transmit status reg RD */ 4480cabfadSbellard #define EN0_TPSR 0x04 /* Transmit starting page WR */ 4580cabfadSbellard #define EN0_NCR 0x05 /* Number of collision reg RD */ 4680cabfadSbellard #define EN0_TCNTLO 0x05 /* Low byte of tx byte count WR */ 4780cabfadSbellard #define EN0_FIFO 0x06 /* FIFO RD */ 4880cabfadSbellard #define EN0_TCNTHI 0x06 /* High byte of tx byte count WR */ 4980cabfadSbellard #define EN0_ISR 0x07 /* Interrupt status reg RD WR */ 5080cabfadSbellard #define EN0_CRDALO 0x08 /* low byte of current remote dma address RD */ 5180cabfadSbellard #define EN0_RSARLO 0x08 /* Remote start address reg 0 */ 5280cabfadSbellard #define EN0_CRDAHI 0x09 /* high byte, current remote dma address RD */ 5380cabfadSbellard #define EN0_RSARHI 0x09 /* Remote start address reg 1 */ 5480cabfadSbellard #define EN0_RCNTLO 0x0a /* Remote byte count reg WR */ 55089af991Sbellard #define EN0_RTL8029ID0 0x0a /* Realtek ID byte #1 RD */ 5680cabfadSbellard #define EN0_RCNTHI 0x0b /* Remote byte count reg WR */ 57089af991Sbellard #define EN0_RTL8029ID1 0x0b /* Realtek ID byte #2 RD */ 5880cabfadSbellard #define EN0_RSR 0x0c /* rx status reg RD */ 5980cabfadSbellard #define EN0_RXCR 0x0c /* RX configuration reg WR */ 6080cabfadSbellard #define EN0_TXCR 0x0d /* TX configuration reg WR */ 6180cabfadSbellard #define EN0_COUNTER0 0x0d /* Rcv alignment error counter RD */ 6280cabfadSbellard #define EN0_DCFG 0x0e /* Data configuration reg WR */ 6380cabfadSbellard #define EN0_COUNTER1 0x0e /* Rcv CRC error counter RD */ 6480cabfadSbellard #define EN0_IMR 0x0f /* Interrupt mask reg WR */ 6580cabfadSbellard #define EN0_COUNTER2 0x0f /* Rcv missed frame error counter RD */ 6680cabfadSbellard 6780cabfadSbellard #define EN1_PHYS 0x11 6880cabfadSbellard #define EN1_CURPAG 0x17 6980cabfadSbellard #define EN1_MULT 0x18 7080cabfadSbellard 71a343df16Sbellard #define EN2_STARTPG 0x21 /* Starting page of ring bfr RD */ 72a343df16Sbellard #define EN2_STOPPG 0x22 /* Ending page +1 of ring bfr RD */ 73a343df16Sbellard 74089af991Sbellard #define EN3_CONFIG0 0x33 75089af991Sbellard #define EN3_CONFIG1 0x34 76089af991Sbellard #define EN3_CONFIG2 0x35 77089af991Sbellard #define EN3_CONFIG3 0x36 78089af991Sbellard 7980cabfadSbellard /* Register accessed at EN_CMD, the 8390 base addr. */ 8080cabfadSbellard #define E8390_STOP 0x01 /* Stop and reset the chip */ 8180cabfadSbellard #define E8390_START 0x02 /* Start the chip, clear reset */ 8280cabfadSbellard #define E8390_TRANS 0x04 /* Transmit a frame */ 8380cabfadSbellard #define E8390_RREAD 0x08 /* Remote read */ 8480cabfadSbellard #define E8390_RWRITE 0x10 /* Remote write */ 8580cabfadSbellard #define E8390_NODMA 0x20 /* Remote DMA */ 8680cabfadSbellard #define E8390_PAGE0 0x00 /* Select page chip registers */ 8780cabfadSbellard #define E8390_PAGE1 0x40 /* using the two high-order bits */ 8880cabfadSbellard #define E8390_PAGE2 0x80 /* Page 3 is invalid. */ 8980cabfadSbellard 9080cabfadSbellard /* Bits in EN0_ISR - Interrupt status register */ 9180cabfadSbellard #define ENISR_RX 0x01 /* Receiver, no error */ 9280cabfadSbellard #define ENISR_TX 0x02 /* Transmitter, no error */ 9380cabfadSbellard #define ENISR_RX_ERR 0x04 /* Receiver, with error */ 9480cabfadSbellard #define ENISR_TX_ERR 0x08 /* Transmitter, with error */ 9580cabfadSbellard #define ENISR_OVER 0x10 /* Receiver overwrote the ring */ 9680cabfadSbellard #define ENISR_COUNTERS 0x20 /* Counters need emptying */ 9780cabfadSbellard #define ENISR_RDC 0x40 /* remote dma complete */ 9880cabfadSbellard #define ENISR_RESET 0x80 /* Reset completed */ 9980cabfadSbellard #define ENISR_ALL 0x3f /* Interrupts we will enable */ 10080cabfadSbellard 10180cabfadSbellard /* Bits in received packet status byte and EN0_RSR*/ 10280cabfadSbellard #define ENRSR_RXOK 0x01 /* Received a good packet */ 10380cabfadSbellard #define ENRSR_CRC 0x02 /* CRC error */ 10480cabfadSbellard #define ENRSR_FAE 0x04 /* frame alignment error */ 10580cabfadSbellard #define ENRSR_FO 0x08 /* FIFO overrun */ 10680cabfadSbellard #define ENRSR_MPA 0x10 /* missed pkt */ 10780cabfadSbellard #define ENRSR_PHY 0x20 /* physical/multicast address */ 10880cabfadSbellard #define ENRSR_DIS 0x40 /* receiver disable. set in monitor mode */ 10980cabfadSbellard #define ENRSR_DEF 0x80 /* deferring */ 11080cabfadSbellard 11180cabfadSbellard /* Transmitted packet status, EN0_TSR. */ 11280cabfadSbellard #define ENTSR_PTX 0x01 /* Packet transmitted without error */ 11380cabfadSbellard #define ENTSR_ND 0x02 /* The transmit wasn't deferred. */ 11480cabfadSbellard #define ENTSR_COL 0x04 /* The transmit collided at least once. */ 11580cabfadSbellard #define ENTSR_ABT 0x08 /* The transmit collided 16 times, and was deferred. */ 11680cabfadSbellard #define ENTSR_CRS 0x10 /* The carrier sense was lost. */ 11780cabfadSbellard #define ENTSR_FU 0x20 /* A "FIFO underrun" occurred during transmit. */ 11880cabfadSbellard #define ENTSR_CDH 0x40 /* The collision detect "heartbeat" signal was lost. */ 11980cabfadSbellard #define ENTSR_OWC 0x80 /* There was an out-of-window collision. */ 12080cabfadSbellard 1212b7a050aSJuan Quintela typedef struct PCINE2000State { 1222b7a050aSJuan Quintela PCIDevice dev; 1232b7a050aSJuan Quintela NE2000State ne2000; 1242b7a050aSJuan Quintela } PCINE2000State; 1252b7a050aSJuan Quintela 1269453c5bcSGerd Hoffmann void ne2000_reset(NE2000State *s) 12780cabfadSbellard { 12880cabfadSbellard int i; 12980cabfadSbellard 13080cabfadSbellard s->isr = ENISR_RESET; 13193db6685SGerd Hoffmann memcpy(s->mem, &s->c.macaddr, 6); 13280cabfadSbellard s->mem[14] = 0x57; 13380cabfadSbellard s->mem[15] = 0x57; 13480cabfadSbellard 13580cabfadSbellard /* duplicate prom data */ 13680cabfadSbellard for(i = 15;i >= 0; i--) { 13780cabfadSbellard s->mem[2 * i] = s->mem[i]; 13880cabfadSbellard s->mem[2 * i + 1] = s->mem[i]; 13980cabfadSbellard } 14080cabfadSbellard } 14180cabfadSbellard 14280cabfadSbellard static void ne2000_update_irq(NE2000State *s) 14380cabfadSbellard { 14480cabfadSbellard int isr; 145a343df16Sbellard isr = (s->isr & s->imr) & 0x7f; 146a541f297Sbellard #if defined(DEBUG_NE2000) 147d537cf6cSpbrook printf("NE2000: Set IRQ to %d (%02x %02x)\n", 148d537cf6cSpbrook isr ? 1 : 0, s->isr, s->imr); 149a541f297Sbellard #endif 150d537cf6cSpbrook qemu_set_irq(s->irq, (isr != 0)); 15180cabfadSbellard } 15280cabfadSbellard 153d861b05eSpbrook static int ne2000_buffer_full(NE2000State *s) 15480cabfadSbellard { 15580cabfadSbellard int avail, index, boundary; 15680cabfadSbellard 15780cabfadSbellard index = s->curpag << 8; 15880cabfadSbellard boundary = s->boundary << 8; 15928c1c656Sths if (index < boundary) 16080cabfadSbellard avail = boundary - index; 16180cabfadSbellard else 16280cabfadSbellard avail = (s->stop - s->start) - (index - boundary); 16380cabfadSbellard if (avail < (MAX_ETH_FRAME_SIZE + 4)) 164d861b05eSpbrook return 1; 16580cabfadSbellard return 0; 166d861b05eSpbrook } 167d861b05eSpbrook 1684e68f7a0SStefan Hajnoczi int ne2000_can_receive(NetClientState *nc) 169d861b05eSpbrook { 170cc1f0f45SJason Wang NE2000State *s = qemu_get_nic_opaque(nc); 171d861b05eSpbrook 172d861b05eSpbrook if (s->cmd & E8390_STOP) 173e89f00e6Saurel32 return 1; 174d861b05eSpbrook return !ne2000_buffer_full(s); 17580cabfadSbellard } 17680cabfadSbellard 177b41a2cd1Sbellard #define MIN_BUF_SIZE 60 178b41a2cd1Sbellard 1794e68f7a0SStefan Hajnoczi ssize_t ne2000_receive(NetClientState *nc, const uint8_t *buf, size_t size_) 18080cabfadSbellard { 181cc1f0f45SJason Wang NE2000State *s = qemu_get_nic_opaque(nc); 1824f1c942bSMark McLoughlin int size = size_; 18380cabfadSbellard uint8_t *p; 1840ae045aeSths unsigned int total_len, next, avail, len, index, mcast_idx; 185b41a2cd1Sbellard uint8_t buf1[60]; 1867c9d8e07Sbellard static const uint8_t broadcast_macaddr[6] = 1877c9d8e07Sbellard { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 18880cabfadSbellard 18980cabfadSbellard #if defined(DEBUG_NE2000) 19080cabfadSbellard printf("NE2000: received len=%d\n", size); 19180cabfadSbellard #endif 19280cabfadSbellard 193d861b05eSpbrook if (s->cmd & E8390_STOP || ne2000_buffer_full(s)) 1944f1c942bSMark McLoughlin return -1; 1957c9d8e07Sbellard 1967c9d8e07Sbellard /* XXX: check this */ 1977c9d8e07Sbellard if (s->rxcr & 0x10) { 1987c9d8e07Sbellard /* promiscuous: receive all */ 1997c9d8e07Sbellard } else { 2007c9d8e07Sbellard if (!memcmp(buf, broadcast_macaddr, 6)) { 2017c9d8e07Sbellard /* broadcast address */ 2027c9d8e07Sbellard if (!(s->rxcr & 0x04)) 2034f1c942bSMark McLoughlin return size; 2047c9d8e07Sbellard } else if (buf[0] & 0x01) { 2057c9d8e07Sbellard /* multicast */ 2067c9d8e07Sbellard if (!(s->rxcr & 0x08)) 2074f1c942bSMark McLoughlin return size; 2087c9d8e07Sbellard mcast_idx = compute_mcast_idx(buf); 2097c9d8e07Sbellard if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7)))) 2104f1c942bSMark McLoughlin return size; 2117c9d8e07Sbellard } else if (s->mem[0] == buf[0] && 2127c9d8e07Sbellard s->mem[2] == buf[1] && 2137c9d8e07Sbellard s->mem[4] == buf[2] && 2147c9d8e07Sbellard s->mem[6] == buf[3] && 2157c9d8e07Sbellard s->mem[8] == buf[4] && 2167c9d8e07Sbellard s->mem[10] == buf[5]) { 2177c9d8e07Sbellard /* match */ 2187c9d8e07Sbellard } else { 2194f1c942bSMark McLoughlin return size; 2207c9d8e07Sbellard } 2217c9d8e07Sbellard } 2227c9d8e07Sbellard 2237c9d8e07Sbellard 224b41a2cd1Sbellard /* if too small buffer, then expand it */ 225b41a2cd1Sbellard if (size < MIN_BUF_SIZE) { 226b41a2cd1Sbellard memcpy(buf1, buf, size); 227b41a2cd1Sbellard memset(buf1 + size, 0, MIN_BUF_SIZE - size); 228b41a2cd1Sbellard buf = buf1; 229b41a2cd1Sbellard size = MIN_BUF_SIZE; 230b41a2cd1Sbellard } 231b41a2cd1Sbellard 23280cabfadSbellard index = s->curpag << 8; 23380cabfadSbellard /* 4 bytes for header */ 23480cabfadSbellard total_len = size + 4; 23580cabfadSbellard /* address for next packet (4 bytes for CRC) */ 23680cabfadSbellard next = index + ((total_len + 4 + 255) & ~0xff); 23780cabfadSbellard if (next >= s->stop) 23880cabfadSbellard next -= (s->stop - s->start); 23980cabfadSbellard /* prepare packet header */ 24080cabfadSbellard p = s->mem + index; 2418d6c7eb8Sbellard s->rsr = ENRSR_RXOK; /* receive status */ 2428d6c7eb8Sbellard /* XXX: check this */ 2438d6c7eb8Sbellard if (buf[0] & 0x01) 2448d6c7eb8Sbellard s->rsr |= ENRSR_PHY; 2458d6c7eb8Sbellard p[0] = s->rsr; 24680cabfadSbellard p[1] = next >> 8; 24780cabfadSbellard p[2] = total_len; 24880cabfadSbellard p[3] = total_len >> 8; 24980cabfadSbellard index += 4; 25080cabfadSbellard 25180cabfadSbellard /* write packet data */ 25280cabfadSbellard while (size > 0) { 2530ae045aeSths if (index <= s->stop) 25480cabfadSbellard avail = s->stop - index; 2550ae045aeSths else 2560ae045aeSths avail = 0; 25780cabfadSbellard len = size; 25880cabfadSbellard if (len > avail) 25980cabfadSbellard len = avail; 26080cabfadSbellard memcpy(s->mem + index, buf, len); 26180cabfadSbellard buf += len; 26280cabfadSbellard index += len; 26380cabfadSbellard if (index == s->stop) 26480cabfadSbellard index = s->start; 26580cabfadSbellard size -= len; 26680cabfadSbellard } 26780cabfadSbellard s->curpag = next >> 8; 26880cabfadSbellard 2699f083493Sths /* now we can signal we have received something */ 27080cabfadSbellard s->isr |= ENISR_RX; 27180cabfadSbellard ne2000_update_irq(s); 2724f1c942bSMark McLoughlin 2734f1c942bSMark McLoughlin return size_; 27480cabfadSbellard } 27580cabfadSbellard 2761ec4e1ddSAvi Kivity static void ne2000_ioport_write(void *opaque, uint32_t addr, uint32_t val) 27780cabfadSbellard { 278b41a2cd1Sbellard NE2000State *s = opaque; 27940545f84Sbellard int offset, page, index; 28080cabfadSbellard 28180cabfadSbellard addr &= 0xf; 28280cabfadSbellard #ifdef DEBUG_NE2000 28380cabfadSbellard printf("NE2000: write addr=0x%x val=0x%02x\n", addr, val); 28480cabfadSbellard #endif 28580cabfadSbellard if (addr == E8390_CMD) { 28680cabfadSbellard /* control register */ 28780cabfadSbellard s->cmd = val; 288a343df16Sbellard if (!(val & E8390_STOP)) { /* START bit makes no sense on RTL8029... */ 289ee9dbb29Sbellard s->isr &= ~ENISR_RESET; 290e91c8a77Sths /* test specific case: zero length transfer */ 29180cabfadSbellard if ((val & (E8390_RREAD | E8390_RWRITE)) && 29280cabfadSbellard s->rcnt == 0) { 29380cabfadSbellard s->isr |= ENISR_RDC; 29480cabfadSbellard ne2000_update_irq(s); 29580cabfadSbellard } 29680cabfadSbellard if (val & E8390_TRANS) { 29740545f84Sbellard index = (s->tpsr << 8); 29840545f84Sbellard /* XXX: next 2 lines are a hack to make netware 3.11 work */ 29940545f84Sbellard if (index >= NE2000_PMEM_END) 30040545f84Sbellard index -= NE2000_PMEM_SIZE; 30140545f84Sbellard /* fail safe: check range on the transmitted length */ 30240545f84Sbellard if (index + s->tcnt <= NE2000_PMEM_END) { 303b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), s->mem + index, 304b356f76dSJason Wang s->tcnt); 30540545f84Sbellard } 306e91c8a77Sths /* signal end of transfer */ 30780cabfadSbellard s->tsr = ENTSR_PTX; 30880cabfadSbellard s->isr |= ENISR_TX; 30940545f84Sbellard s->cmd &= ~E8390_TRANS; 31080cabfadSbellard ne2000_update_irq(s); 31180cabfadSbellard } 31280cabfadSbellard } 31380cabfadSbellard } else { 31480cabfadSbellard page = s->cmd >> 6; 31580cabfadSbellard offset = addr | (page << 4); 31680cabfadSbellard switch(offset) { 31780cabfadSbellard case EN0_STARTPG: 31880cabfadSbellard s->start = val << 8; 31980cabfadSbellard break; 32080cabfadSbellard case EN0_STOPPG: 32180cabfadSbellard s->stop = val << 8; 32280cabfadSbellard break; 32380cabfadSbellard case EN0_BOUNDARY: 32480cabfadSbellard s->boundary = val; 32580cabfadSbellard break; 32680cabfadSbellard case EN0_IMR: 32780cabfadSbellard s->imr = val; 32880cabfadSbellard ne2000_update_irq(s); 32980cabfadSbellard break; 33080cabfadSbellard case EN0_TPSR: 33180cabfadSbellard s->tpsr = val; 33280cabfadSbellard break; 33380cabfadSbellard case EN0_TCNTLO: 33480cabfadSbellard s->tcnt = (s->tcnt & 0xff00) | val; 33580cabfadSbellard break; 33680cabfadSbellard case EN0_TCNTHI: 33780cabfadSbellard s->tcnt = (s->tcnt & 0x00ff) | (val << 8); 33880cabfadSbellard break; 33980cabfadSbellard case EN0_RSARLO: 34080cabfadSbellard s->rsar = (s->rsar & 0xff00) | val; 34180cabfadSbellard break; 34280cabfadSbellard case EN0_RSARHI: 34380cabfadSbellard s->rsar = (s->rsar & 0x00ff) | (val << 8); 34480cabfadSbellard break; 34580cabfadSbellard case EN0_RCNTLO: 34680cabfadSbellard s->rcnt = (s->rcnt & 0xff00) | val; 34780cabfadSbellard break; 34880cabfadSbellard case EN0_RCNTHI: 34980cabfadSbellard s->rcnt = (s->rcnt & 0x00ff) | (val << 8); 35080cabfadSbellard break; 3517c9d8e07Sbellard case EN0_RXCR: 3527c9d8e07Sbellard s->rxcr = val; 3537c9d8e07Sbellard break; 35480cabfadSbellard case EN0_DCFG: 35580cabfadSbellard s->dcfg = val; 35680cabfadSbellard break; 35780cabfadSbellard case EN0_ISR: 358ee9dbb29Sbellard s->isr &= ~(val & 0x7f); 35980cabfadSbellard ne2000_update_irq(s); 36080cabfadSbellard break; 36180cabfadSbellard case EN1_PHYS ... EN1_PHYS + 5: 36280cabfadSbellard s->phys[offset - EN1_PHYS] = val; 36380cabfadSbellard break; 36480cabfadSbellard case EN1_CURPAG: 36580cabfadSbellard s->curpag = val; 36680cabfadSbellard break; 36780cabfadSbellard case EN1_MULT ... EN1_MULT + 7: 36880cabfadSbellard s->mult[offset - EN1_MULT] = val; 36980cabfadSbellard break; 37080cabfadSbellard } 37180cabfadSbellard } 37280cabfadSbellard } 37380cabfadSbellard 3741ec4e1ddSAvi Kivity static uint32_t ne2000_ioport_read(void *opaque, uint32_t addr) 37580cabfadSbellard { 376b41a2cd1Sbellard NE2000State *s = opaque; 37780cabfadSbellard int offset, page, ret; 37880cabfadSbellard 37980cabfadSbellard addr &= 0xf; 38080cabfadSbellard if (addr == E8390_CMD) { 38180cabfadSbellard ret = s->cmd; 38280cabfadSbellard } else { 38380cabfadSbellard page = s->cmd >> 6; 38480cabfadSbellard offset = addr | (page << 4); 38580cabfadSbellard switch(offset) { 38680cabfadSbellard case EN0_TSR: 38780cabfadSbellard ret = s->tsr; 38880cabfadSbellard break; 38980cabfadSbellard case EN0_BOUNDARY: 39080cabfadSbellard ret = s->boundary; 39180cabfadSbellard break; 39280cabfadSbellard case EN0_ISR: 39380cabfadSbellard ret = s->isr; 39480cabfadSbellard break; 395ee9dbb29Sbellard case EN0_RSARLO: 396ee9dbb29Sbellard ret = s->rsar & 0x00ff; 397ee9dbb29Sbellard break; 398ee9dbb29Sbellard case EN0_RSARHI: 399ee9dbb29Sbellard ret = s->rsar >> 8; 400ee9dbb29Sbellard break; 40180cabfadSbellard case EN1_PHYS ... EN1_PHYS + 5: 40280cabfadSbellard ret = s->phys[offset - EN1_PHYS]; 40380cabfadSbellard break; 40480cabfadSbellard case EN1_CURPAG: 40580cabfadSbellard ret = s->curpag; 40680cabfadSbellard break; 40780cabfadSbellard case EN1_MULT ... EN1_MULT + 7: 40880cabfadSbellard ret = s->mult[offset - EN1_MULT]; 40980cabfadSbellard break; 4108d6c7eb8Sbellard case EN0_RSR: 4118d6c7eb8Sbellard ret = s->rsr; 4128d6c7eb8Sbellard break; 413a343df16Sbellard case EN2_STARTPG: 414a343df16Sbellard ret = s->start >> 8; 415a343df16Sbellard break; 416a343df16Sbellard case EN2_STOPPG: 417a343df16Sbellard ret = s->stop >> 8; 418a343df16Sbellard break; 419089af991Sbellard case EN0_RTL8029ID0: 420089af991Sbellard ret = 0x50; 421089af991Sbellard break; 422089af991Sbellard case EN0_RTL8029ID1: 423089af991Sbellard ret = 0x43; 424089af991Sbellard break; 425089af991Sbellard case EN3_CONFIG0: 426089af991Sbellard ret = 0; /* 10baseT media */ 427089af991Sbellard break; 428089af991Sbellard case EN3_CONFIG2: 429089af991Sbellard ret = 0x40; /* 10baseT active */ 430089af991Sbellard break; 431089af991Sbellard case EN3_CONFIG3: 432089af991Sbellard ret = 0x40; /* Full duplex */ 433089af991Sbellard break; 43480cabfadSbellard default: 43580cabfadSbellard ret = 0x00; 43680cabfadSbellard break; 43780cabfadSbellard } 43880cabfadSbellard } 43980cabfadSbellard #ifdef DEBUG_NE2000 44080cabfadSbellard printf("NE2000: read addr=0x%x val=%02x\n", addr, ret); 44180cabfadSbellard #endif 44280cabfadSbellard return ret; 44380cabfadSbellard } 44480cabfadSbellard 445ee9dbb29Sbellard static inline void ne2000_mem_writeb(NE2000State *s, uint32_t addr, 446ee9dbb29Sbellard uint32_t val) 447ee9dbb29Sbellard { 448ee9dbb29Sbellard if (addr < 32 || 449ee9dbb29Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 450ee9dbb29Sbellard s->mem[addr] = val; 451ee9dbb29Sbellard } 452ee9dbb29Sbellard } 453ee9dbb29Sbellard 454ee9dbb29Sbellard static inline void ne2000_mem_writew(NE2000State *s, uint32_t addr, 455ee9dbb29Sbellard uint32_t val) 456ee9dbb29Sbellard { 457ee9dbb29Sbellard addr &= ~1; /* XXX: check exact behaviour if not even */ 458ee9dbb29Sbellard if (addr < 32 || 459ee9dbb29Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 46069b91039Sbellard *(uint16_t *)(s->mem + addr) = cpu_to_le16(val); 46169b91039Sbellard } 46269b91039Sbellard } 46369b91039Sbellard 46469b91039Sbellard static inline void ne2000_mem_writel(NE2000State *s, uint32_t addr, 46569b91039Sbellard uint32_t val) 46669b91039Sbellard { 46757ccbabeSbellard addr &= ~1; /* XXX: check exact behaviour if not even */ 46869b91039Sbellard if (addr < 32 || 46969b91039Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 4706e931878SPeter Maydell stl_le_p(s->mem + addr, val); 471ee9dbb29Sbellard } 472ee9dbb29Sbellard } 473ee9dbb29Sbellard 474ee9dbb29Sbellard static inline uint32_t ne2000_mem_readb(NE2000State *s, uint32_t addr) 475ee9dbb29Sbellard { 476ee9dbb29Sbellard if (addr < 32 || 477ee9dbb29Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 478ee9dbb29Sbellard return s->mem[addr]; 479ee9dbb29Sbellard } else { 480ee9dbb29Sbellard return 0xff; 481ee9dbb29Sbellard } 482ee9dbb29Sbellard } 483ee9dbb29Sbellard 484ee9dbb29Sbellard static inline uint32_t ne2000_mem_readw(NE2000State *s, uint32_t addr) 485ee9dbb29Sbellard { 486ee9dbb29Sbellard addr &= ~1; /* XXX: check exact behaviour if not even */ 487ee9dbb29Sbellard if (addr < 32 || 488ee9dbb29Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 48969b91039Sbellard return le16_to_cpu(*(uint16_t *)(s->mem + addr)); 490ee9dbb29Sbellard } else { 491ee9dbb29Sbellard return 0xffff; 492ee9dbb29Sbellard } 493ee9dbb29Sbellard } 494ee9dbb29Sbellard 49569b91039Sbellard static inline uint32_t ne2000_mem_readl(NE2000State *s, uint32_t addr) 49669b91039Sbellard { 49757ccbabeSbellard addr &= ~1; /* XXX: check exact behaviour if not even */ 49869b91039Sbellard if (addr < 32 || 49969b91039Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 500f567656aSPeter Maydell return ldl_le_p(s->mem + addr); 50169b91039Sbellard } else { 50269b91039Sbellard return 0xffffffff; 50369b91039Sbellard } 50469b91039Sbellard } 50569b91039Sbellard 5063df3f6fdSbellard static inline void ne2000_dma_update(NE2000State *s, int len) 5073df3f6fdSbellard { 5083df3f6fdSbellard s->rsar += len; 5093df3f6fdSbellard /* wrap */ 5103df3f6fdSbellard /* XXX: check what to do if rsar > stop */ 5113df3f6fdSbellard if (s->rsar == s->stop) 5123df3f6fdSbellard s->rsar = s->start; 5133df3f6fdSbellard 5143df3f6fdSbellard if (s->rcnt <= len) { 5153df3f6fdSbellard s->rcnt = 0; 516e91c8a77Sths /* signal end of transfer */ 5173df3f6fdSbellard s->isr |= ENISR_RDC; 5183df3f6fdSbellard ne2000_update_irq(s); 5193df3f6fdSbellard } else { 5203df3f6fdSbellard s->rcnt -= len; 5213df3f6fdSbellard } 5223df3f6fdSbellard } 5233df3f6fdSbellard 5241ec4e1ddSAvi Kivity static void ne2000_asic_ioport_write(void *opaque, uint32_t addr, uint32_t val) 52580cabfadSbellard { 526b41a2cd1Sbellard NE2000State *s = opaque; 52780cabfadSbellard 52880cabfadSbellard #ifdef DEBUG_NE2000 52980cabfadSbellard printf("NE2000: asic write val=0x%04x\n", val); 53080cabfadSbellard #endif 531ee9dbb29Sbellard if (s->rcnt == 0) 532ee9dbb29Sbellard return; 53380cabfadSbellard if (s->dcfg & 0x01) { 53480cabfadSbellard /* 16 bit access */ 535ee9dbb29Sbellard ne2000_mem_writew(s, s->rsar, val); 5363df3f6fdSbellard ne2000_dma_update(s, 2); 53780cabfadSbellard } else { 53880cabfadSbellard /* 8 bit access */ 539ee9dbb29Sbellard ne2000_mem_writeb(s, s->rsar, val); 5403df3f6fdSbellard ne2000_dma_update(s, 1); 54180cabfadSbellard } 54280cabfadSbellard } 54380cabfadSbellard 5441ec4e1ddSAvi Kivity static uint32_t ne2000_asic_ioport_read(void *opaque, uint32_t addr) 54580cabfadSbellard { 546b41a2cd1Sbellard NE2000State *s = opaque; 54780cabfadSbellard int ret; 54880cabfadSbellard 54980cabfadSbellard if (s->dcfg & 0x01) { 55080cabfadSbellard /* 16 bit access */ 551ee9dbb29Sbellard ret = ne2000_mem_readw(s, s->rsar); 5523df3f6fdSbellard ne2000_dma_update(s, 2); 55380cabfadSbellard } else { 55480cabfadSbellard /* 8 bit access */ 555ee9dbb29Sbellard ret = ne2000_mem_readb(s, s->rsar); 5563df3f6fdSbellard ne2000_dma_update(s, 1); 55780cabfadSbellard } 55880cabfadSbellard #ifdef DEBUG_NE2000 55980cabfadSbellard printf("NE2000: asic read val=0x%04x\n", ret); 56080cabfadSbellard #endif 56180cabfadSbellard return ret; 56280cabfadSbellard } 56380cabfadSbellard 56469b91039Sbellard static void ne2000_asic_ioport_writel(void *opaque, uint32_t addr, uint32_t val) 56569b91039Sbellard { 56669b91039Sbellard NE2000State *s = opaque; 56769b91039Sbellard 56869b91039Sbellard #ifdef DEBUG_NE2000 56969b91039Sbellard printf("NE2000: asic writel val=0x%04x\n", val); 57069b91039Sbellard #endif 57169b91039Sbellard if (s->rcnt == 0) 57269b91039Sbellard return; 57369b91039Sbellard /* 32 bit access */ 57469b91039Sbellard ne2000_mem_writel(s, s->rsar, val); 5753df3f6fdSbellard ne2000_dma_update(s, 4); 57669b91039Sbellard } 57769b91039Sbellard 57869b91039Sbellard static uint32_t ne2000_asic_ioport_readl(void *opaque, uint32_t addr) 57969b91039Sbellard { 58069b91039Sbellard NE2000State *s = opaque; 58169b91039Sbellard int ret; 58269b91039Sbellard 58369b91039Sbellard /* 32 bit access */ 58469b91039Sbellard ret = ne2000_mem_readl(s, s->rsar); 5853df3f6fdSbellard ne2000_dma_update(s, 4); 58669b91039Sbellard #ifdef DEBUG_NE2000 58769b91039Sbellard printf("NE2000: asic readl val=0x%04x\n", ret); 58869b91039Sbellard #endif 58969b91039Sbellard return ret; 59069b91039Sbellard } 59169b91039Sbellard 5921ec4e1ddSAvi Kivity static void ne2000_reset_ioport_write(void *opaque, uint32_t addr, uint32_t val) 59380cabfadSbellard { 59480cabfadSbellard /* nothing to do (end of reset pulse) */ 59580cabfadSbellard } 59680cabfadSbellard 5971ec4e1ddSAvi Kivity static uint32_t ne2000_reset_ioport_read(void *opaque, uint32_t addr) 59880cabfadSbellard { 599b41a2cd1Sbellard NE2000State *s = opaque; 60080cabfadSbellard ne2000_reset(s); 60180cabfadSbellard return 0; 60280cabfadSbellard } 60380cabfadSbellard 6047c131dd5SJuan Quintela static int ne2000_post_load(void* opaque, int version_id) 60530ca2aabSbellard { 606a10fcec6SJuan Quintela NE2000State* s = opaque; 60730ca2aabSbellard 6087c131dd5SJuan Quintela if (version_id < 2) { 6091941d19cSbellard s->rxcr = 0x0c; 610acff9df6Sbellard } 61130ca2aabSbellard return 0; 61230ca2aabSbellard } 61330ca2aabSbellard 6147c131dd5SJuan Quintela const VMStateDescription vmstate_ne2000 = { 6157c131dd5SJuan Quintela .name = "ne2000", 6167c131dd5SJuan Quintela .version_id = 2, 6177c131dd5SJuan Quintela .minimum_version_id = 0, 6187c131dd5SJuan Quintela .post_load = ne2000_post_load, 6197c131dd5SJuan Quintela .fields = (VMStateField[]) { 6207c131dd5SJuan Quintela VMSTATE_UINT8_V(rxcr, NE2000State, 2), 6217c131dd5SJuan Quintela VMSTATE_UINT8(cmd, NE2000State), 6227c131dd5SJuan Quintela VMSTATE_UINT32(start, NE2000State), 6237c131dd5SJuan Quintela VMSTATE_UINT32(stop, NE2000State), 6247c131dd5SJuan Quintela VMSTATE_UINT8(boundary, NE2000State), 6257c131dd5SJuan Quintela VMSTATE_UINT8(tsr, NE2000State), 6267c131dd5SJuan Quintela VMSTATE_UINT8(tpsr, NE2000State), 6277c131dd5SJuan Quintela VMSTATE_UINT16(tcnt, NE2000State), 6287c131dd5SJuan Quintela VMSTATE_UINT16(rcnt, NE2000State), 6297c131dd5SJuan Quintela VMSTATE_UINT32(rsar, NE2000State), 6307c131dd5SJuan Quintela VMSTATE_UINT8(rsr, NE2000State), 6317c131dd5SJuan Quintela VMSTATE_UINT8(isr, NE2000State), 6327c131dd5SJuan Quintela VMSTATE_UINT8(dcfg, NE2000State), 6337c131dd5SJuan Quintela VMSTATE_UINT8(imr, NE2000State), 6347c131dd5SJuan Quintela VMSTATE_BUFFER(phys, NE2000State), 6357c131dd5SJuan Quintela VMSTATE_UINT8(curpag, NE2000State), 6367c131dd5SJuan Quintela VMSTATE_BUFFER(mult, NE2000State), 6377c131dd5SJuan Quintela VMSTATE_UNUSED(4), /* was irq */ 6387c131dd5SJuan Quintela VMSTATE_BUFFER(mem, NE2000State), 6397c131dd5SJuan Quintela VMSTATE_END_OF_LIST() 640a60380a5SJuan Quintela } 6417c131dd5SJuan Quintela }; 642a60380a5SJuan Quintela 643d05ac8faSBlue Swirl static const VMStateDescription vmstate_pci_ne2000 = { 6447c131dd5SJuan Quintela .name = "ne2000", 6457c131dd5SJuan Quintela .version_id = 3, 6467c131dd5SJuan Quintela .minimum_version_id = 3, 6477c131dd5SJuan Quintela .fields = (VMStateField[]) { 6487c131dd5SJuan Quintela VMSTATE_PCI_DEVICE(dev, PCINE2000State), 6497c131dd5SJuan Quintela VMSTATE_STRUCT(ne2000, PCINE2000State, 0, vmstate_ne2000, NE2000State), 6507c131dd5SJuan Quintela VMSTATE_END_OF_LIST() 651a60380a5SJuan Quintela } 6527c131dd5SJuan Quintela }; 653a60380a5SJuan Quintela 654a8170e5eSAvi Kivity static uint64_t ne2000_read(void *opaque, hwaddr addr, 6551ec4e1ddSAvi Kivity unsigned size) 6561ec4e1ddSAvi Kivity { 6571ec4e1ddSAvi Kivity NE2000State *s = opaque; 6581ec4e1ddSAvi Kivity 6591ec4e1ddSAvi Kivity if (addr < 0x10 && size == 1) { 6601ec4e1ddSAvi Kivity return ne2000_ioport_read(s, addr); 6611ec4e1ddSAvi Kivity } else if (addr == 0x10) { 6621ec4e1ddSAvi Kivity if (size <= 2) { 6631ec4e1ddSAvi Kivity return ne2000_asic_ioport_read(s, addr); 6641ec4e1ddSAvi Kivity } else { 6651ec4e1ddSAvi Kivity return ne2000_asic_ioport_readl(s, addr); 6661ec4e1ddSAvi Kivity } 6671ec4e1ddSAvi Kivity } else if (addr == 0x1f && size == 1) { 6681ec4e1ddSAvi Kivity return ne2000_reset_ioport_read(s, addr); 6691ec4e1ddSAvi Kivity } 6701ec4e1ddSAvi Kivity return ((uint64_t)1 << (size * 8)) - 1; 6711ec4e1ddSAvi Kivity } 6721ec4e1ddSAvi Kivity 673a8170e5eSAvi Kivity static void ne2000_write(void *opaque, hwaddr addr, 6741ec4e1ddSAvi Kivity uint64_t data, unsigned size) 6751ec4e1ddSAvi Kivity { 6761ec4e1ddSAvi Kivity NE2000State *s = opaque; 6771ec4e1ddSAvi Kivity 6781ec4e1ddSAvi Kivity if (addr < 0x10 && size == 1) { 6790ed8b6f6SBlue Swirl ne2000_ioport_write(s, addr, data); 6801ec4e1ddSAvi Kivity } else if (addr == 0x10) { 6811ec4e1ddSAvi Kivity if (size <= 2) { 6820ed8b6f6SBlue Swirl ne2000_asic_ioport_write(s, addr, data); 6831ec4e1ddSAvi Kivity } else { 6840ed8b6f6SBlue Swirl ne2000_asic_ioport_writel(s, addr, data); 6851ec4e1ddSAvi Kivity } 6861ec4e1ddSAvi Kivity } else if (addr == 0x1f && size == 1) { 6870ed8b6f6SBlue Swirl ne2000_reset_ioport_write(s, addr, data); 6881ec4e1ddSAvi Kivity } 6891ec4e1ddSAvi Kivity } 6901ec4e1ddSAvi Kivity 6911ec4e1ddSAvi Kivity static const MemoryRegionOps ne2000_ops = { 6921ec4e1ddSAvi Kivity .read = ne2000_read, 6931ec4e1ddSAvi Kivity .write = ne2000_write, 69445d883dcSAurelien Jarno .endianness = DEVICE_LITTLE_ENDIAN, 6951ec4e1ddSAvi Kivity }; 6961ec4e1ddSAvi Kivity 69769b91039Sbellard /***********************************************************/ 69869b91039Sbellard /* PCI NE2000 definitions */ 69969b91039Sbellard 700dcb117bfSPaolo Bonzini void ne2000_setup_io(NE2000State *s, DeviceState *dev, unsigned size) 70169b91039Sbellard { 702dcb117bfSPaolo Bonzini memory_region_init_io(&s->io, OBJECT(dev), &ne2000_ops, s, "ne2000", size); 70369b91039Sbellard } 70469b91039Sbellard 7051c2045b5SMark McLoughlin static NetClientInfo net_ne2000_info = { 7062be64a68SLaszlo Ersek .type = NET_CLIENT_OPTIONS_KIND_NIC, 7071c2045b5SMark McLoughlin .size = sizeof(NICState), 7081c2045b5SMark McLoughlin .can_receive = ne2000_can_receive, 7091c2045b5SMark McLoughlin .receive = ne2000_receive, 7101c2045b5SMark McLoughlin }; 7111c2045b5SMark McLoughlin 712*9af21dbeSMarkus Armbruster static void pci_ne2000_realize(PCIDevice *pci_dev, Error **errp) 71369b91039Sbellard { 714377a7f06SJuan Quintela PCINE2000State *d = DO_UPCAST(PCINE2000State, dev, pci_dev); 71569b91039Sbellard NE2000State *s; 71669b91039Sbellard uint8_t *pci_conf; 71769b91039Sbellard 71869b91039Sbellard pci_conf = d->dev.config; 719817e0b6fSMichael S. Tsirkin pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */ 72069b91039Sbellard 72169b91039Sbellard s = &d->ne2000; 722dcb117bfSPaolo Bonzini ne2000_setup_io(s, DEVICE(pci_dev), 0x100); 723e824b2ccSAvi Kivity pci_register_bar(&d->dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->io); 7249e64f8a3SMarcel Apfelbaum s->irq = pci_allocate_irq(&d->dev); 7257c9d8e07Sbellard 726a783cc3eSGerd Hoffmann qemu_macaddr_default_if_unset(&s->c.macaddr); 727a783cc3eSGerd Hoffmann ne2000_reset(s); 7281c2045b5SMark McLoughlin 7291c2045b5SMark McLoughlin s->nic = qemu_new_nic(&net_ne2000_info, &s->c, 730f79f2bfcSAnthony Liguori object_get_typename(OBJECT(pci_dev)), pci_dev->qdev.id, s); 731b356f76dSJason Wang qemu_format_nic_info_str(qemu_get_queue(s->nic), s->c.macaddr.a); 73269b91039Sbellard } 7339d07d757SPaul Brook 734f90c2bcdSAlex Williamson static void pci_ne2000_exit(PCIDevice *pci_dev) 735a783cc3eSGerd Hoffmann { 736a783cc3eSGerd Hoffmann PCINE2000State *d = DO_UPCAST(PCINE2000State, dev, pci_dev); 737a783cc3eSGerd Hoffmann NE2000State *s = &d->ne2000; 738a783cc3eSGerd Hoffmann 739948ecf21SJason Wang qemu_del_nic(s->nic); 7409e64f8a3SMarcel Apfelbaum qemu_free_irq(s->irq); 741a783cc3eSGerd Hoffmann } 742a783cc3eSGerd Hoffmann 7436cb0851dSGonglei static void ne2000_instance_init(Object *obj) 7446cb0851dSGonglei { 7456cb0851dSGonglei PCIDevice *pci_dev = PCI_DEVICE(obj); 7466cb0851dSGonglei PCINE2000State *d = DO_UPCAST(PCINE2000State, dev, pci_dev); 7476cb0851dSGonglei NE2000State *s = &d->ne2000; 7486cb0851dSGonglei 7496cb0851dSGonglei device_add_bootindex_property(obj, &s->c.bootindex, 7506cb0851dSGonglei "bootindex", "/ethernet-phy@0", 7516cb0851dSGonglei &pci_dev->qdev, NULL); 7526cb0851dSGonglei } 7536cb0851dSGonglei 75440021f08SAnthony Liguori static Property ne2000_properties[] = { 755a783cc3eSGerd Hoffmann DEFINE_NIC_PROPERTIES(PCINE2000State, ne2000.c), 756a783cc3eSGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 75740021f08SAnthony Liguori }; 75840021f08SAnthony Liguori 75940021f08SAnthony Liguori static void ne2000_class_init(ObjectClass *klass, void *data) 76040021f08SAnthony Liguori { 76139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 76240021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 76340021f08SAnthony Liguori 764*9af21dbeSMarkus Armbruster k->realize = pci_ne2000_realize; 76540021f08SAnthony Liguori k->exit = pci_ne2000_exit; 766c45e5b5bSGerd Hoffmann k->romfile = "efi-ne2k_pci.rom", 76740021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_REALTEK; 76840021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_REALTEK_8029; 76940021f08SAnthony Liguori k->class_id = PCI_CLASS_NETWORK_ETHERNET; 77039bffca2SAnthony Liguori dc->vmsd = &vmstate_pci_ne2000; 77139bffca2SAnthony Liguori dc->props = ne2000_properties; 772125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 773a783cc3eSGerd Hoffmann } 77440021f08SAnthony Liguori 7758c43a6f0SAndreas Färber static const TypeInfo ne2000_info = { 77640021f08SAnthony Liguori .name = "ne2k_pci", 77739bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 77839bffca2SAnthony Liguori .instance_size = sizeof(PCINE2000State), 77940021f08SAnthony Liguori .class_init = ne2000_class_init, 7806cb0851dSGonglei .instance_init = ne2000_instance_init, 7810aab0d3aSGerd Hoffmann }; 7820aab0d3aSGerd Hoffmann 78383f7d43aSAndreas Färber static void ne2000_register_types(void) 7849d07d757SPaul Brook { 78539bffca2SAnthony Liguori type_register_static(&ne2000_info); 7869d07d757SPaul Brook } 7879d07d757SPaul Brook 78883f7d43aSAndreas Färber type_init(ne2000_register_types) 789