180cabfadSbellard /* 280cabfadSbellard * QEMU NE2000 emulation 380cabfadSbellard * 480cabfadSbellard * Copyright (c) 2003-2004 Fabrice Bellard 580cabfadSbellard * 680cabfadSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 780cabfadSbellard * of this software and associated documentation files (the "Software"), to deal 880cabfadSbellard * in the Software without restriction, including without limitation the rights 980cabfadSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1080cabfadSbellard * copies of the Software, and to permit persons to whom the Software is 1180cabfadSbellard * furnished to do so, subject to the following conditions: 1280cabfadSbellard * 1380cabfadSbellard * The above copyright notice and this permission notice shall be included in 1480cabfadSbellard * all copies or substantial portions of the Software. 1580cabfadSbellard * 1680cabfadSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1780cabfadSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1880cabfadSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1980cabfadSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2080cabfadSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2180cabfadSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2280cabfadSbellard * THE SOFTWARE. 2380cabfadSbellard */ 240b8fa32fSMarkus Armbruster 25e8d40465SPeter Maydell #include "qemu/osdep.h" 26084e2b11SMark Cave-Ayland #include "net/eth.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 28*8be545baSRichard Henderson #include "system/memory.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 30d6454270SMarkus Armbruster #include "migration/vmstate.h" 3147b43a1fSPaolo Bonzini #include "ne2000.h" 32cd4479a9SPhilippe Mathieu-Daudé #include "trace.h" 3380cabfadSbellard 3480cabfadSbellard /* debug NE2000 card */ 3580cabfadSbellard //#define DEBUG_NE2000 3680cabfadSbellard 37b41a2cd1Sbellard #define MAX_ETH_FRAME_SIZE 1514 3880cabfadSbellard 3980cabfadSbellard #define E8390_CMD 0x00 /* The command register (for all pages) */ 4080cabfadSbellard /* Page 0 register offsets. */ 4180cabfadSbellard #define EN0_CLDALO 0x01 /* Low byte of current local dma addr RD */ 4280cabfadSbellard #define EN0_STARTPG 0x01 /* Starting page of ring bfr WR */ 4380cabfadSbellard #define EN0_CLDAHI 0x02 /* High byte of current local dma addr RD */ 4480cabfadSbellard #define EN0_STOPPG 0x02 /* Ending page +1 of ring bfr WR */ 4580cabfadSbellard #define EN0_BOUNDARY 0x03 /* Boundary page of ring bfr RD WR */ 4680cabfadSbellard #define EN0_TSR 0x04 /* Transmit status reg RD */ 4780cabfadSbellard #define EN0_TPSR 0x04 /* Transmit starting page WR */ 4880cabfadSbellard #define EN0_NCR 0x05 /* Number of collision reg RD */ 4980cabfadSbellard #define EN0_TCNTLO 0x05 /* Low byte of tx byte count WR */ 5080cabfadSbellard #define EN0_FIFO 0x06 /* FIFO RD */ 5180cabfadSbellard #define EN0_TCNTHI 0x06 /* High byte of tx byte count WR */ 5280cabfadSbellard #define EN0_ISR 0x07 /* Interrupt status reg RD WR */ 5380cabfadSbellard #define EN0_CRDALO 0x08 /* low byte of current remote dma address RD */ 5480cabfadSbellard #define EN0_RSARLO 0x08 /* Remote start address reg 0 */ 5580cabfadSbellard #define EN0_CRDAHI 0x09 /* high byte, current remote dma address RD */ 5680cabfadSbellard #define EN0_RSARHI 0x09 /* Remote start address reg 1 */ 5780cabfadSbellard #define EN0_RCNTLO 0x0a /* Remote byte count reg WR */ 58089af991Sbellard #define EN0_RTL8029ID0 0x0a /* Realtek ID byte #1 RD */ 5980cabfadSbellard #define EN0_RCNTHI 0x0b /* Remote byte count reg WR */ 60089af991Sbellard #define EN0_RTL8029ID1 0x0b /* Realtek ID byte #2 RD */ 6180cabfadSbellard #define EN0_RSR 0x0c /* rx status reg RD */ 6280cabfadSbellard #define EN0_RXCR 0x0c /* RX configuration reg WR */ 6380cabfadSbellard #define EN0_TXCR 0x0d /* TX configuration reg WR */ 6480cabfadSbellard #define EN0_COUNTER0 0x0d /* Rcv alignment error counter RD */ 6580cabfadSbellard #define EN0_DCFG 0x0e /* Data configuration reg WR */ 6680cabfadSbellard #define EN0_COUNTER1 0x0e /* Rcv CRC error counter RD */ 6780cabfadSbellard #define EN0_IMR 0x0f /* Interrupt mask reg WR */ 6880cabfadSbellard #define EN0_COUNTER2 0x0f /* Rcv missed frame error counter RD */ 6980cabfadSbellard 7080cabfadSbellard #define EN1_PHYS 0x11 7180cabfadSbellard #define EN1_CURPAG 0x17 7280cabfadSbellard #define EN1_MULT 0x18 7380cabfadSbellard 74a343df16Sbellard #define EN2_STARTPG 0x21 /* Starting page of ring bfr RD */ 75a343df16Sbellard #define EN2_STOPPG 0x22 /* Ending page +1 of ring bfr RD */ 76a343df16Sbellard 77089af991Sbellard #define EN3_CONFIG0 0x33 78089af991Sbellard #define EN3_CONFIG1 0x34 79089af991Sbellard #define EN3_CONFIG2 0x35 80089af991Sbellard #define EN3_CONFIG3 0x36 81089af991Sbellard 8280cabfadSbellard /* Register accessed at EN_CMD, the 8390 base addr. */ 8380cabfadSbellard #define E8390_STOP 0x01 /* Stop and reset the chip */ 8480cabfadSbellard #define E8390_START 0x02 /* Start the chip, clear reset */ 8580cabfadSbellard #define E8390_TRANS 0x04 /* Transmit a frame */ 8680cabfadSbellard #define E8390_RREAD 0x08 /* Remote read */ 8780cabfadSbellard #define E8390_RWRITE 0x10 /* Remote write */ 8880cabfadSbellard #define E8390_NODMA 0x20 /* Remote DMA */ 8980cabfadSbellard #define E8390_PAGE0 0x00 /* Select page chip registers */ 9080cabfadSbellard #define E8390_PAGE1 0x40 /* using the two high-order bits */ 9180cabfadSbellard #define E8390_PAGE2 0x80 /* Page 3 is invalid. */ 9280cabfadSbellard 9380cabfadSbellard /* Bits in EN0_ISR - Interrupt status register */ 9480cabfadSbellard #define ENISR_RX 0x01 /* Receiver, no error */ 9580cabfadSbellard #define ENISR_TX 0x02 /* Transmitter, no error */ 9680cabfadSbellard #define ENISR_RX_ERR 0x04 /* Receiver, with error */ 9780cabfadSbellard #define ENISR_TX_ERR 0x08 /* Transmitter, with error */ 9880cabfadSbellard #define ENISR_OVER 0x10 /* Receiver overwrote the ring */ 9980cabfadSbellard #define ENISR_COUNTERS 0x20 /* Counters need emptying */ 10080cabfadSbellard #define ENISR_RDC 0x40 /* remote dma complete */ 10180cabfadSbellard #define ENISR_RESET 0x80 /* Reset completed */ 10280cabfadSbellard #define ENISR_ALL 0x3f /* Interrupts we will enable */ 10380cabfadSbellard 10480cabfadSbellard /* Bits in received packet status byte and EN0_RSR*/ 10580cabfadSbellard #define ENRSR_RXOK 0x01 /* Received a good packet */ 10680cabfadSbellard #define ENRSR_CRC 0x02 /* CRC error */ 10780cabfadSbellard #define ENRSR_FAE 0x04 /* frame alignment error */ 10880cabfadSbellard #define ENRSR_FO 0x08 /* FIFO overrun */ 10980cabfadSbellard #define ENRSR_MPA 0x10 /* missed pkt */ 11080cabfadSbellard #define ENRSR_PHY 0x20 /* physical/multicast address */ 11180cabfadSbellard #define ENRSR_DIS 0x40 /* receiver disable. set in monitor mode */ 11280cabfadSbellard #define ENRSR_DEF 0x80 /* deferring */ 11380cabfadSbellard 11480cabfadSbellard /* Transmitted packet status, EN0_TSR. */ 11580cabfadSbellard #define ENTSR_PTX 0x01 /* Packet transmitted without error */ 11680cabfadSbellard #define ENTSR_ND 0x02 /* The transmit wasn't deferred. */ 11780cabfadSbellard #define ENTSR_COL 0x04 /* The transmit collided at least once. */ 11880cabfadSbellard #define ENTSR_ABT 0x08 /* The transmit collided 16 times, and was deferred. */ 11980cabfadSbellard #define ENTSR_CRS 0x10 /* The carrier sense was lost. */ 12080cabfadSbellard #define ENTSR_FU 0x20 /* A "FIFO underrun" occurred during transmit. */ 12180cabfadSbellard #define ENTSR_CDH 0x40 /* The collision detect "heartbeat" signal was lost. */ 12280cabfadSbellard #define ENTSR_OWC 0x80 /* There was an out-of-window collision. */ 12380cabfadSbellard 1249453c5bcSGerd Hoffmann void ne2000_reset(NE2000State *s) 12580cabfadSbellard { 12680cabfadSbellard int i; 12780cabfadSbellard 12880cabfadSbellard s->isr = ENISR_RESET; 12993db6685SGerd Hoffmann memcpy(s->mem, &s->c.macaddr, 6); 13080cabfadSbellard s->mem[14] = 0x57; 13180cabfadSbellard s->mem[15] = 0x57; 13280cabfadSbellard 13380cabfadSbellard /* duplicate prom data */ 13480cabfadSbellard for(i = 15;i >= 0; i--) { 13580cabfadSbellard s->mem[2 * i] = s->mem[i]; 13680cabfadSbellard s->mem[2 * i + 1] = s->mem[i]; 13780cabfadSbellard } 13880cabfadSbellard } 13980cabfadSbellard 14080cabfadSbellard static void ne2000_update_irq(NE2000State *s) 14180cabfadSbellard { 14280cabfadSbellard int isr; 143a343df16Sbellard isr = (s->isr & s->imr) & 0x7f; 144a541f297Sbellard #if defined(DEBUG_NE2000) 145d537cf6cSpbrook printf("NE2000: Set IRQ to %d (%02x %02x)\n", 146d537cf6cSpbrook isr ? 1 : 0, s->isr, s->imr); 147a541f297Sbellard #endif 148d537cf6cSpbrook qemu_set_irq(s->irq, (isr != 0)); 14980cabfadSbellard } 15080cabfadSbellard 151d861b05eSpbrook static int ne2000_buffer_full(NE2000State *s) 15280cabfadSbellard { 15380cabfadSbellard int avail, index, boundary; 15480cabfadSbellard 155415ab35aSPrasad J Pandit if (s->stop <= s->start) { 156415ab35aSPrasad J Pandit return 1; 157415ab35aSPrasad J Pandit } 158415ab35aSPrasad J Pandit 15980cabfadSbellard index = s->curpag << 8; 16080cabfadSbellard boundary = s->boundary << 8; 16128c1c656Sths if (index < boundary) 16280cabfadSbellard avail = boundary - index; 16380cabfadSbellard else 16480cabfadSbellard avail = (s->stop - s->start) - (index - boundary); 16580cabfadSbellard if (avail < (MAX_ETH_FRAME_SIZE + 4)) 166d861b05eSpbrook return 1; 16780cabfadSbellard return 0; 168d861b05eSpbrook } 169d861b05eSpbrook 1704e68f7a0SStefan Hajnoczi ssize_t ne2000_receive(NetClientState *nc, const uint8_t *buf, size_t size_) 17180cabfadSbellard { 172cc1f0f45SJason Wang NE2000State *s = qemu_get_nic_opaque(nc); 173fdc89e90SJason Wang size_t size = size_; 17480cabfadSbellard uint8_t *p; 1750ae045aeSths unsigned int total_len, next, avail, len, index, mcast_idx; 1767c9d8e07Sbellard static const uint8_t broadcast_macaddr[6] = 1777c9d8e07Sbellard { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 17880cabfadSbellard 17980cabfadSbellard #if defined(DEBUG_NE2000) 180fdc89e90SJason Wang printf("NE2000: received len=%zu\n", size); 18180cabfadSbellard #endif 18280cabfadSbellard 183d861b05eSpbrook if (s->cmd & E8390_STOP || ne2000_buffer_full(s)) 1844f1c942bSMark McLoughlin return -1; 1857c9d8e07Sbellard 1867c9d8e07Sbellard /* XXX: check this */ 1877c9d8e07Sbellard if (s->rxcr & 0x10) { 1887c9d8e07Sbellard /* promiscuous: receive all */ 1897c9d8e07Sbellard } else { 1907c9d8e07Sbellard if (!memcmp(buf, broadcast_macaddr, 6)) { 1917c9d8e07Sbellard /* broadcast address */ 1927c9d8e07Sbellard if (!(s->rxcr & 0x04)) 1934f1c942bSMark McLoughlin return size; 1947c9d8e07Sbellard } else if (buf[0] & 0x01) { 1957c9d8e07Sbellard /* multicast */ 1967c9d8e07Sbellard if (!(s->rxcr & 0x08)) 1974f1c942bSMark McLoughlin return size; 198084e2b11SMark Cave-Ayland mcast_idx = net_crc32(buf, ETH_ALEN) >> 26; 1997c9d8e07Sbellard if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7)))) 2004f1c942bSMark McLoughlin return size; 2017c9d8e07Sbellard } else if (s->mem[0] == buf[0] && 2027c9d8e07Sbellard s->mem[2] == buf[1] && 2037c9d8e07Sbellard s->mem[4] == buf[2] && 2047c9d8e07Sbellard s->mem[6] == buf[3] && 2057c9d8e07Sbellard s->mem[8] == buf[4] && 2067c9d8e07Sbellard s->mem[10] == buf[5]) { 2077c9d8e07Sbellard /* match */ 2087c9d8e07Sbellard } else { 2094f1c942bSMark McLoughlin return size; 2107c9d8e07Sbellard } 2117c9d8e07Sbellard } 2127c9d8e07Sbellard 21380cabfadSbellard index = s->curpag << 8; 2149bbdbc66SP J P if (index >= NE2000_PMEM_END) { 2159bbdbc66SP J P index = s->start; 2169bbdbc66SP J P } 21780cabfadSbellard /* 4 bytes for header */ 21880cabfadSbellard total_len = size + 4; 21980cabfadSbellard /* address for next packet (4 bytes for CRC) */ 22080cabfadSbellard next = index + ((total_len + 4 + 255) & ~0xff); 22180cabfadSbellard if (next >= s->stop) 22280cabfadSbellard next -= (s->stop - s->start); 22380cabfadSbellard /* prepare packet header */ 22480cabfadSbellard p = s->mem + index; 2258d6c7eb8Sbellard s->rsr = ENRSR_RXOK; /* receive status */ 2268d6c7eb8Sbellard /* XXX: check this */ 2278d6c7eb8Sbellard if (buf[0] & 0x01) 2288d6c7eb8Sbellard s->rsr |= ENRSR_PHY; 2298d6c7eb8Sbellard p[0] = s->rsr; 23080cabfadSbellard p[1] = next >> 8; 23180cabfadSbellard p[2] = total_len; 23280cabfadSbellard p[3] = total_len >> 8; 23380cabfadSbellard index += 4; 23480cabfadSbellard 23580cabfadSbellard /* write packet data */ 23680cabfadSbellard while (size > 0) { 2370ae045aeSths if (index <= s->stop) 23880cabfadSbellard avail = s->stop - index; 2390ae045aeSths else 240737d2b3cSP J P break; 24180cabfadSbellard len = size; 24280cabfadSbellard if (len > avail) 24380cabfadSbellard len = avail; 24480cabfadSbellard memcpy(s->mem + index, buf, len); 24580cabfadSbellard buf += len; 24680cabfadSbellard index += len; 24780cabfadSbellard if (index == s->stop) 24880cabfadSbellard index = s->start; 24980cabfadSbellard size -= len; 25080cabfadSbellard } 25180cabfadSbellard s->curpag = next >> 8; 25280cabfadSbellard 2539f083493Sths /* now we can signal we have received something */ 25480cabfadSbellard s->isr |= ENISR_RX; 25580cabfadSbellard ne2000_update_irq(s); 2564f1c942bSMark McLoughlin 2574f1c942bSMark McLoughlin return size_; 25880cabfadSbellard } 25980cabfadSbellard 2601ec4e1ddSAvi Kivity static void ne2000_ioport_write(void *opaque, uint32_t addr, uint32_t val) 26180cabfadSbellard { 262b41a2cd1Sbellard NE2000State *s = opaque; 26340545f84Sbellard int offset, page, index; 26480cabfadSbellard 26580cabfadSbellard addr &= 0xf; 266a816b625SPhilippe Mathieu-Daudé trace_ne2000_ioport_write(addr, val); 26780cabfadSbellard if (addr == E8390_CMD) { 26880cabfadSbellard /* control register */ 26980cabfadSbellard s->cmd = val; 270a343df16Sbellard if (!(val & E8390_STOP)) { /* START bit makes no sense on RTL8029... */ 271ee9dbb29Sbellard s->isr &= ~ENISR_RESET; 272e91c8a77Sths /* test specific case: zero length transfer */ 27380cabfadSbellard if ((val & (E8390_RREAD | E8390_RWRITE)) && 27480cabfadSbellard s->rcnt == 0) { 27580cabfadSbellard s->isr |= ENISR_RDC; 27680cabfadSbellard ne2000_update_irq(s); 27780cabfadSbellard } 27880cabfadSbellard if (val & E8390_TRANS) { 27940545f84Sbellard index = (s->tpsr << 8); 28040545f84Sbellard /* XXX: next 2 lines are a hack to make netware 3.11 work */ 28140545f84Sbellard if (index >= NE2000_PMEM_END) 28240545f84Sbellard index -= NE2000_PMEM_SIZE; 28340545f84Sbellard /* fail safe: check range on the transmitted length */ 28440545f84Sbellard if (index + s->tcnt <= NE2000_PMEM_END) { 285b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), s->mem + index, 286b356f76dSJason Wang s->tcnt); 28740545f84Sbellard } 288e91c8a77Sths /* signal end of transfer */ 28980cabfadSbellard s->tsr = ENTSR_PTX; 29080cabfadSbellard s->isr |= ENISR_TX; 29140545f84Sbellard s->cmd &= ~E8390_TRANS; 29280cabfadSbellard ne2000_update_irq(s); 29380cabfadSbellard } 29480cabfadSbellard } 29580cabfadSbellard } else { 29680cabfadSbellard page = s->cmd >> 6; 29780cabfadSbellard offset = addr | (page << 4); 29880cabfadSbellard switch(offset) { 29980cabfadSbellard case EN0_STARTPG: 3009bbdbc66SP J P if (val << 8 <= NE2000_PMEM_END) { 30180cabfadSbellard s->start = val << 8; 3029bbdbc66SP J P } 30380cabfadSbellard break; 30480cabfadSbellard case EN0_STOPPG: 3059bbdbc66SP J P if (val << 8 <= NE2000_PMEM_END) { 30680cabfadSbellard s->stop = val << 8; 3079bbdbc66SP J P } 30880cabfadSbellard break; 30980cabfadSbellard case EN0_BOUNDARY: 3109bbdbc66SP J P if (val << 8 < NE2000_PMEM_END) { 31180cabfadSbellard s->boundary = val; 3129bbdbc66SP J P } 31380cabfadSbellard break; 31480cabfadSbellard case EN0_IMR: 31580cabfadSbellard s->imr = val; 31680cabfadSbellard ne2000_update_irq(s); 31780cabfadSbellard break; 31880cabfadSbellard case EN0_TPSR: 31980cabfadSbellard s->tpsr = val; 32080cabfadSbellard break; 32180cabfadSbellard case EN0_TCNTLO: 32280cabfadSbellard s->tcnt = (s->tcnt & 0xff00) | val; 32380cabfadSbellard break; 32480cabfadSbellard case EN0_TCNTHI: 32580cabfadSbellard s->tcnt = (s->tcnt & 0x00ff) | (val << 8); 32680cabfadSbellard break; 32780cabfadSbellard case EN0_RSARLO: 32880cabfadSbellard s->rsar = (s->rsar & 0xff00) | val; 32980cabfadSbellard break; 33080cabfadSbellard case EN0_RSARHI: 33180cabfadSbellard s->rsar = (s->rsar & 0x00ff) | (val << 8); 33280cabfadSbellard break; 33380cabfadSbellard case EN0_RCNTLO: 33480cabfadSbellard s->rcnt = (s->rcnt & 0xff00) | val; 33580cabfadSbellard break; 33680cabfadSbellard case EN0_RCNTHI: 33780cabfadSbellard s->rcnt = (s->rcnt & 0x00ff) | (val << 8); 33880cabfadSbellard break; 3397c9d8e07Sbellard case EN0_RXCR: 3407c9d8e07Sbellard s->rxcr = val; 3417c9d8e07Sbellard break; 34280cabfadSbellard case EN0_DCFG: 34380cabfadSbellard s->dcfg = val; 34480cabfadSbellard break; 34580cabfadSbellard case EN0_ISR: 346ee9dbb29Sbellard s->isr &= ~(val & 0x7f); 34780cabfadSbellard ne2000_update_irq(s); 34880cabfadSbellard break; 34980cabfadSbellard case EN1_PHYS ... EN1_PHYS + 5: 35080cabfadSbellard s->phys[offset - EN1_PHYS] = val; 35180cabfadSbellard break; 35280cabfadSbellard case EN1_CURPAG: 3539bbdbc66SP J P if (val << 8 < NE2000_PMEM_END) { 35480cabfadSbellard s->curpag = val; 3559bbdbc66SP J P } 35680cabfadSbellard break; 35780cabfadSbellard case EN1_MULT ... EN1_MULT + 7: 35880cabfadSbellard s->mult[offset - EN1_MULT] = val; 35980cabfadSbellard break; 36080cabfadSbellard } 36180cabfadSbellard } 36280cabfadSbellard } 36380cabfadSbellard 3641ec4e1ddSAvi Kivity static uint32_t ne2000_ioport_read(void *opaque, uint32_t addr) 36580cabfadSbellard { 366b41a2cd1Sbellard NE2000State *s = opaque; 36780cabfadSbellard int offset, page, ret; 36880cabfadSbellard 36980cabfadSbellard addr &= 0xf; 37080cabfadSbellard if (addr == E8390_CMD) { 37180cabfadSbellard ret = s->cmd; 37280cabfadSbellard } else { 37380cabfadSbellard page = s->cmd >> 6; 37480cabfadSbellard offset = addr | (page << 4); 37580cabfadSbellard switch(offset) { 37680cabfadSbellard case EN0_TSR: 37780cabfadSbellard ret = s->tsr; 37880cabfadSbellard break; 37980cabfadSbellard case EN0_BOUNDARY: 38080cabfadSbellard ret = s->boundary; 38180cabfadSbellard break; 38280cabfadSbellard case EN0_ISR: 38380cabfadSbellard ret = s->isr; 38480cabfadSbellard break; 385ee9dbb29Sbellard case EN0_RSARLO: 386ee9dbb29Sbellard ret = s->rsar & 0x00ff; 387ee9dbb29Sbellard break; 388ee9dbb29Sbellard case EN0_RSARHI: 389ee9dbb29Sbellard ret = s->rsar >> 8; 390ee9dbb29Sbellard break; 39180cabfadSbellard case EN1_PHYS ... EN1_PHYS + 5: 39280cabfadSbellard ret = s->phys[offset - EN1_PHYS]; 39380cabfadSbellard break; 39480cabfadSbellard case EN1_CURPAG: 39580cabfadSbellard ret = s->curpag; 39680cabfadSbellard break; 39780cabfadSbellard case EN1_MULT ... EN1_MULT + 7: 39880cabfadSbellard ret = s->mult[offset - EN1_MULT]; 39980cabfadSbellard break; 4008d6c7eb8Sbellard case EN0_RSR: 4018d6c7eb8Sbellard ret = s->rsr; 4028d6c7eb8Sbellard break; 403a343df16Sbellard case EN2_STARTPG: 404a343df16Sbellard ret = s->start >> 8; 405a343df16Sbellard break; 406a343df16Sbellard case EN2_STOPPG: 407a343df16Sbellard ret = s->stop >> 8; 408a343df16Sbellard break; 409089af991Sbellard case EN0_RTL8029ID0: 410089af991Sbellard ret = 0x50; 411089af991Sbellard break; 412089af991Sbellard case EN0_RTL8029ID1: 413089af991Sbellard ret = 0x43; 414089af991Sbellard break; 415089af991Sbellard case EN3_CONFIG0: 416089af991Sbellard ret = 0; /* 10baseT media */ 417089af991Sbellard break; 418089af991Sbellard case EN3_CONFIG2: 419089af991Sbellard ret = 0x40; /* 10baseT active */ 420089af991Sbellard break; 421089af991Sbellard case EN3_CONFIG3: 422089af991Sbellard ret = 0x40; /* Full duplex */ 423089af991Sbellard break; 42480cabfadSbellard default: 42580cabfadSbellard ret = 0x00; 42680cabfadSbellard break; 42780cabfadSbellard } 42880cabfadSbellard } 429a816b625SPhilippe Mathieu-Daudé trace_ne2000_ioport_read(addr, ret); 43080cabfadSbellard return ret; 43180cabfadSbellard } 43280cabfadSbellard 433ee9dbb29Sbellard static inline void ne2000_mem_writeb(NE2000State *s, uint32_t addr, 434ee9dbb29Sbellard uint32_t val) 435ee9dbb29Sbellard { 436ee9dbb29Sbellard if (addr < 32 || 437ee9dbb29Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 438ee9dbb29Sbellard s->mem[addr] = val; 439ee9dbb29Sbellard } 440ee9dbb29Sbellard } 441ee9dbb29Sbellard 442ee9dbb29Sbellard static inline void ne2000_mem_writew(NE2000State *s, uint32_t addr, 443ee9dbb29Sbellard uint32_t val) 444ee9dbb29Sbellard { 445ee9dbb29Sbellard addr &= ~1; /* XXX: check exact behaviour if not even */ 446ee9dbb29Sbellard if (addr < 32 || 447ee9dbb29Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 44869b91039Sbellard *(uint16_t *)(s->mem + addr) = cpu_to_le16(val); 44969b91039Sbellard } 45069b91039Sbellard } 45169b91039Sbellard 45269b91039Sbellard static inline void ne2000_mem_writel(NE2000State *s, uint32_t addr, 45369b91039Sbellard uint32_t val) 45469b91039Sbellard { 45557ccbabeSbellard addr &= ~1; /* XXX: check exact behaviour if not even */ 456aa7f9966SPrasad J Pandit if (addr < 32 457aa7f9966SPrasad J Pandit || (addr >= NE2000_PMEM_START 458aa7f9966SPrasad J Pandit && addr + sizeof(uint32_t) <= NE2000_MEM_SIZE)) { 4596e931878SPeter Maydell stl_le_p(s->mem + addr, val); 460ee9dbb29Sbellard } 461ee9dbb29Sbellard } 462ee9dbb29Sbellard 463ee9dbb29Sbellard static inline uint32_t ne2000_mem_readb(NE2000State *s, uint32_t addr) 464ee9dbb29Sbellard { 465ee9dbb29Sbellard if (addr < 32 || 466ee9dbb29Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 467ee9dbb29Sbellard return s->mem[addr]; 468ee9dbb29Sbellard } else { 469ee9dbb29Sbellard return 0xff; 470ee9dbb29Sbellard } 471ee9dbb29Sbellard } 472ee9dbb29Sbellard 473ee9dbb29Sbellard static inline uint32_t ne2000_mem_readw(NE2000State *s, uint32_t addr) 474ee9dbb29Sbellard { 475ee9dbb29Sbellard addr &= ~1; /* XXX: check exact behaviour if not even */ 476ee9dbb29Sbellard if (addr < 32 || 477ee9dbb29Sbellard (addr >= NE2000_PMEM_START && addr < NE2000_MEM_SIZE)) { 47869b91039Sbellard return le16_to_cpu(*(uint16_t *)(s->mem + addr)); 479ee9dbb29Sbellard } else { 480ee9dbb29Sbellard return 0xffff; 481ee9dbb29Sbellard } 482ee9dbb29Sbellard } 483ee9dbb29Sbellard 48469b91039Sbellard static inline uint32_t ne2000_mem_readl(NE2000State *s, uint32_t addr) 48569b91039Sbellard { 48657ccbabeSbellard addr &= ~1; /* XXX: check exact behaviour if not even */ 487aa7f9966SPrasad J Pandit if (addr < 32 488aa7f9966SPrasad J Pandit || (addr >= NE2000_PMEM_START 489aa7f9966SPrasad J Pandit && addr + sizeof(uint32_t) <= NE2000_MEM_SIZE)) { 490f567656aSPeter Maydell return ldl_le_p(s->mem + addr); 49169b91039Sbellard } else { 49269b91039Sbellard return 0xffffffff; 49369b91039Sbellard } 49469b91039Sbellard } 49569b91039Sbellard 4963df3f6fdSbellard static inline void ne2000_dma_update(NE2000State *s, int len) 4973df3f6fdSbellard { 4983df3f6fdSbellard s->rsar += len; 4993df3f6fdSbellard /* wrap */ 5003df3f6fdSbellard /* XXX: check what to do if rsar > stop */ 5013df3f6fdSbellard if (s->rsar == s->stop) 5023df3f6fdSbellard s->rsar = s->start; 5033df3f6fdSbellard 5043df3f6fdSbellard if (s->rcnt <= len) { 5053df3f6fdSbellard s->rcnt = 0; 506e91c8a77Sths /* signal end of transfer */ 5073df3f6fdSbellard s->isr |= ENISR_RDC; 5083df3f6fdSbellard ne2000_update_irq(s); 5093df3f6fdSbellard } else { 5103df3f6fdSbellard s->rcnt -= len; 5113df3f6fdSbellard } 5123df3f6fdSbellard } 5133df3f6fdSbellard 5141ec4e1ddSAvi Kivity static void ne2000_asic_ioport_write(void *opaque, uint32_t addr, uint32_t val) 51580cabfadSbellard { 516b41a2cd1Sbellard NE2000State *s = opaque; 51780cabfadSbellard 51880cabfadSbellard #ifdef DEBUG_NE2000 51980cabfadSbellard printf("NE2000: asic write val=0x%04x\n", val); 52080cabfadSbellard #endif 521ee9dbb29Sbellard if (s->rcnt == 0) 522ee9dbb29Sbellard return; 52380cabfadSbellard if (s->dcfg & 0x01) { 52480cabfadSbellard /* 16 bit access */ 525ee9dbb29Sbellard ne2000_mem_writew(s, s->rsar, val); 5263df3f6fdSbellard ne2000_dma_update(s, 2); 52780cabfadSbellard } else { 52880cabfadSbellard /* 8 bit access */ 529ee9dbb29Sbellard ne2000_mem_writeb(s, s->rsar, val); 5303df3f6fdSbellard ne2000_dma_update(s, 1); 53180cabfadSbellard } 53280cabfadSbellard } 53380cabfadSbellard 5341ec4e1ddSAvi Kivity static uint32_t ne2000_asic_ioport_read(void *opaque, uint32_t addr) 53580cabfadSbellard { 536b41a2cd1Sbellard NE2000State *s = opaque; 53780cabfadSbellard int ret; 53880cabfadSbellard 53980cabfadSbellard if (s->dcfg & 0x01) { 54080cabfadSbellard /* 16 bit access */ 541ee9dbb29Sbellard ret = ne2000_mem_readw(s, s->rsar); 5423df3f6fdSbellard ne2000_dma_update(s, 2); 54380cabfadSbellard } else { 54480cabfadSbellard /* 8 bit access */ 545ee9dbb29Sbellard ret = ne2000_mem_readb(s, s->rsar); 5463df3f6fdSbellard ne2000_dma_update(s, 1); 54780cabfadSbellard } 54880cabfadSbellard #ifdef DEBUG_NE2000 54980cabfadSbellard printf("NE2000: asic read val=0x%04x\n", ret); 55080cabfadSbellard #endif 55180cabfadSbellard return ret; 55280cabfadSbellard } 55380cabfadSbellard 55469b91039Sbellard static void ne2000_asic_ioport_writel(void *opaque, uint32_t addr, uint32_t val) 55569b91039Sbellard { 55669b91039Sbellard NE2000State *s = opaque; 55769b91039Sbellard 55869b91039Sbellard #ifdef DEBUG_NE2000 55969b91039Sbellard printf("NE2000: asic writel val=0x%04x\n", val); 56069b91039Sbellard #endif 56169b91039Sbellard if (s->rcnt == 0) 56269b91039Sbellard return; 56369b91039Sbellard /* 32 bit access */ 56469b91039Sbellard ne2000_mem_writel(s, s->rsar, val); 5653df3f6fdSbellard ne2000_dma_update(s, 4); 56669b91039Sbellard } 56769b91039Sbellard 56869b91039Sbellard static uint32_t ne2000_asic_ioport_readl(void *opaque, uint32_t addr) 56969b91039Sbellard { 57069b91039Sbellard NE2000State *s = opaque; 57169b91039Sbellard int ret; 57269b91039Sbellard 57369b91039Sbellard /* 32 bit access */ 57469b91039Sbellard ret = ne2000_mem_readl(s, s->rsar); 5753df3f6fdSbellard ne2000_dma_update(s, 4); 57669b91039Sbellard #ifdef DEBUG_NE2000 57769b91039Sbellard printf("NE2000: asic readl val=0x%04x\n", ret); 57869b91039Sbellard #endif 57969b91039Sbellard return ret; 58069b91039Sbellard } 58169b91039Sbellard 5821ec4e1ddSAvi Kivity static void ne2000_reset_ioport_write(void *opaque, uint32_t addr, uint32_t val) 58380cabfadSbellard { 58480cabfadSbellard /* nothing to do (end of reset pulse) */ 58580cabfadSbellard } 58680cabfadSbellard 5871ec4e1ddSAvi Kivity static uint32_t ne2000_reset_ioport_read(void *opaque, uint32_t addr) 58880cabfadSbellard { 589b41a2cd1Sbellard NE2000State *s = opaque; 59080cabfadSbellard ne2000_reset(s); 59180cabfadSbellard return 0; 59280cabfadSbellard } 59380cabfadSbellard 5947c131dd5SJuan Quintela static int ne2000_post_load(void* opaque, int version_id) 59530ca2aabSbellard { 596a10fcec6SJuan Quintela NE2000State* s = opaque; 59730ca2aabSbellard 5987c131dd5SJuan Quintela if (version_id < 2) { 5991941d19cSbellard s->rxcr = 0x0c; 600acff9df6Sbellard } 60130ca2aabSbellard return 0; 60230ca2aabSbellard } 60330ca2aabSbellard 6047c131dd5SJuan Quintela const VMStateDescription vmstate_ne2000 = { 6057c131dd5SJuan Quintela .name = "ne2000", 6067c131dd5SJuan Quintela .version_id = 2, 6077c131dd5SJuan Quintela .minimum_version_id = 0, 6087c131dd5SJuan Quintela .post_load = ne2000_post_load, 6091de81b42SRichard Henderson .fields = (const VMStateField[]) { 6107c131dd5SJuan Quintela VMSTATE_UINT8_V(rxcr, NE2000State, 2), 6117c131dd5SJuan Quintela VMSTATE_UINT8(cmd, NE2000State), 6127c131dd5SJuan Quintela VMSTATE_UINT32(start, NE2000State), 6137c131dd5SJuan Quintela VMSTATE_UINT32(stop, NE2000State), 6147c131dd5SJuan Quintela VMSTATE_UINT8(boundary, NE2000State), 6157c131dd5SJuan Quintela VMSTATE_UINT8(tsr, NE2000State), 6167c131dd5SJuan Quintela VMSTATE_UINT8(tpsr, NE2000State), 6177c131dd5SJuan Quintela VMSTATE_UINT16(tcnt, NE2000State), 6187c131dd5SJuan Quintela VMSTATE_UINT16(rcnt, NE2000State), 6197c131dd5SJuan Quintela VMSTATE_UINT32(rsar, NE2000State), 6207c131dd5SJuan Quintela VMSTATE_UINT8(rsr, NE2000State), 6217c131dd5SJuan Quintela VMSTATE_UINT8(isr, NE2000State), 6227c131dd5SJuan Quintela VMSTATE_UINT8(dcfg, NE2000State), 6237c131dd5SJuan Quintela VMSTATE_UINT8(imr, NE2000State), 6247c131dd5SJuan Quintela VMSTATE_BUFFER(phys, NE2000State), 6257c131dd5SJuan Quintela VMSTATE_UINT8(curpag, NE2000State), 6267c131dd5SJuan Quintela VMSTATE_BUFFER(mult, NE2000State), 6277c131dd5SJuan Quintela VMSTATE_UNUSED(4), /* was irq */ 6287c131dd5SJuan Quintela VMSTATE_BUFFER(mem, NE2000State), 6297c131dd5SJuan Quintela VMSTATE_END_OF_LIST() 630a60380a5SJuan Quintela } 6317c131dd5SJuan Quintela }; 632a60380a5SJuan Quintela 633a8170e5eSAvi Kivity static uint64_t ne2000_read(void *opaque, hwaddr addr, 6341ec4e1ddSAvi Kivity unsigned size) 6351ec4e1ddSAvi Kivity { 6361ec4e1ddSAvi Kivity NE2000State *s = opaque; 637cd4479a9SPhilippe Mathieu-Daudé uint64_t val; 6381ec4e1ddSAvi Kivity 6391ec4e1ddSAvi Kivity if (addr < 0x10 && size == 1) { 640cd4479a9SPhilippe Mathieu-Daudé val = ne2000_ioport_read(s, addr); 6411ec4e1ddSAvi Kivity } else if (addr == 0x10) { 6421ec4e1ddSAvi Kivity if (size <= 2) { 643cd4479a9SPhilippe Mathieu-Daudé val = ne2000_asic_ioport_read(s, addr); 6441ec4e1ddSAvi Kivity } else { 645cd4479a9SPhilippe Mathieu-Daudé val = ne2000_asic_ioport_readl(s, addr); 6461ec4e1ddSAvi Kivity } 6471ec4e1ddSAvi Kivity } else if (addr == 0x1f && size == 1) { 648cd4479a9SPhilippe Mathieu-Daudé val = ne2000_reset_ioport_read(s, addr); 649cd4479a9SPhilippe Mathieu-Daudé } else { 650cd4479a9SPhilippe Mathieu-Daudé val = ((uint64_t)1 << (size * 8)) - 1; 6511ec4e1ddSAvi Kivity } 652cd4479a9SPhilippe Mathieu-Daudé trace_ne2000_read(addr, val); 653cd4479a9SPhilippe Mathieu-Daudé 654cd4479a9SPhilippe Mathieu-Daudé return val; 6551ec4e1ddSAvi Kivity } 6561ec4e1ddSAvi Kivity 657a8170e5eSAvi Kivity static void ne2000_write(void *opaque, hwaddr addr, 6581ec4e1ddSAvi Kivity uint64_t data, unsigned size) 6591ec4e1ddSAvi Kivity { 6601ec4e1ddSAvi Kivity NE2000State *s = opaque; 6611ec4e1ddSAvi Kivity 662cd4479a9SPhilippe Mathieu-Daudé trace_ne2000_write(addr, data); 6631ec4e1ddSAvi Kivity if (addr < 0x10 && size == 1) { 6640ed8b6f6SBlue Swirl ne2000_ioport_write(s, addr, data); 6651ec4e1ddSAvi Kivity } else if (addr == 0x10) { 6661ec4e1ddSAvi Kivity if (size <= 2) { 6670ed8b6f6SBlue Swirl ne2000_asic_ioport_write(s, addr, data); 6681ec4e1ddSAvi Kivity } else { 6690ed8b6f6SBlue Swirl ne2000_asic_ioport_writel(s, addr, data); 6701ec4e1ddSAvi Kivity } 6711ec4e1ddSAvi Kivity } else if (addr == 0x1f && size == 1) { 6720ed8b6f6SBlue Swirl ne2000_reset_ioport_write(s, addr, data); 6731ec4e1ddSAvi Kivity } 6741ec4e1ddSAvi Kivity } 6751ec4e1ddSAvi Kivity 6761ec4e1ddSAvi Kivity static const MemoryRegionOps ne2000_ops = { 6771ec4e1ddSAvi Kivity .read = ne2000_read, 6781ec4e1ddSAvi Kivity .write = ne2000_write, 67945d883dcSAurelien Jarno .endianness = DEVICE_LITTLE_ENDIAN, 6801ec4e1ddSAvi Kivity }; 6811ec4e1ddSAvi Kivity 68269b91039Sbellard /***********************************************************/ 68369b91039Sbellard /* PCI NE2000 definitions */ 68469b91039Sbellard 685dcb117bfSPaolo Bonzini void ne2000_setup_io(NE2000State *s, DeviceState *dev, unsigned size) 68669b91039Sbellard { 687dcb117bfSPaolo Bonzini memory_region_init_io(&s->io, OBJECT(dev), &ne2000_ops, s, "ne2000", size); 68869b91039Sbellard } 689