1e8d40465SPeter Maydell #include "qemu/osdep.h" 283c9f4caSPaolo Bonzini #include "hw/hw.h" 31422e32dSPaolo Bonzini #include "net/net.h" 483818f7cSHervé Poussineau #include "trace.h" 583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 6f0fc6f8fSths 7f0fc6f8fSths /* MIPSnet register offsets */ 8f0fc6f8fSths 9f0fc6f8fSths #define MIPSNET_DEV_ID 0x00 10f0fc6f8fSths #define MIPSNET_BUSY 0x08 11f0fc6f8fSths #define MIPSNET_RX_DATA_COUNT 0x0c 12f0fc6f8fSths #define MIPSNET_TX_DATA_COUNT 0x10 13f0fc6f8fSths #define MIPSNET_INT_CTL 0x14 14f0fc6f8fSths # define MIPSNET_INTCTL_TXDONE 0x00000001 15f0fc6f8fSths # define MIPSNET_INTCTL_RXDONE 0x00000002 16f0fc6f8fSths # define MIPSNET_INTCTL_TESTBIT 0x80000000 17f0fc6f8fSths #define MIPSNET_INTERRUPT_INFO 0x18 18f0fc6f8fSths #define MIPSNET_RX_DATA_BUFFER 0x1c 19f0fc6f8fSths #define MIPSNET_TX_DATA_BUFFER 0x20 20f0fc6f8fSths 21f0fc6f8fSths #define MAX_ETH_FRAME_SIZE 1514 22f0fc6f8fSths 23a4dbb8bdSAndreas Färber #define TYPE_MIPS_NET "mipsnet" 24a4dbb8bdSAndreas Färber #define MIPS_NET(obj) OBJECT_CHECK(MIPSnetState, (obj), TYPE_MIPS_NET) 25a4dbb8bdSAndreas Färber 26f0fc6f8fSths typedef struct MIPSnetState { 27a4dbb8bdSAndreas Färber SysBusDevice parent_obj; 28d118d64aSHervé Poussineau 29f0fc6f8fSths uint32_t busy; 30f0fc6f8fSths uint32_t rx_count; 31f0fc6f8fSths uint32_t rx_read; 32f0fc6f8fSths uint32_t tx_count; 33f0fc6f8fSths uint32_t tx_written; 34f0fc6f8fSths uint32_t intctl; 35f0fc6f8fSths uint8_t rx_buffer[MAX_ETH_FRAME_SIZE]; 36f0fc6f8fSths uint8_t tx_buffer[MAX_ETH_FRAME_SIZE]; 37d118d64aSHervé Poussineau MemoryRegion io; 38f0fc6f8fSths qemu_irq irq; 391f30d10aSMark McLoughlin NICState *nic; 401f30d10aSMark McLoughlin NICConf conf; 41f0fc6f8fSths } MIPSnetState; 42f0fc6f8fSths 43f0fc6f8fSths static void mipsnet_reset(MIPSnetState *s) 44f0fc6f8fSths { 45f0fc6f8fSths s->busy = 1; 46f0fc6f8fSths s->rx_count = 0; 47f0fc6f8fSths s->rx_read = 0; 48f0fc6f8fSths s->tx_count = 0; 49f0fc6f8fSths s->tx_written = 0; 50f0fc6f8fSths s->intctl = 0; 51f0fc6f8fSths memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE); 52f0fc6f8fSths memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE); 53f0fc6f8fSths } 54f0fc6f8fSths 55f0fc6f8fSths static void mipsnet_update_irq(MIPSnetState *s) 56f0fc6f8fSths { 57f0fc6f8fSths int isr = !!s->intctl; 5883818f7cSHervé Poussineau trace_mipsnet_irq(isr, s->intctl); 59f0fc6f8fSths qemu_set_irq(s->irq, isr); 60f0fc6f8fSths } 61f0fc6f8fSths 62f0fc6f8fSths static int mipsnet_buffer_full(MIPSnetState *s) 63f0fc6f8fSths { 64f0fc6f8fSths if (s->rx_count >= MAX_ETH_FRAME_SIZE) 65f0fc6f8fSths return 1; 66f0fc6f8fSths return 0; 67f0fc6f8fSths } 68f0fc6f8fSths 694e68f7a0SStefan Hajnoczi static int mipsnet_can_receive(NetClientState *nc) 70f0fc6f8fSths { 71cc1f0f45SJason Wang MIPSnetState *s = qemu_get_nic_opaque(nc); 72f0fc6f8fSths 73f0fc6f8fSths if (s->busy) 74f0fc6f8fSths return 0; 75f0fc6f8fSths return !mipsnet_buffer_full(s); 76f0fc6f8fSths } 77f0fc6f8fSths 784e68f7a0SStefan Hajnoczi static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size) 79f0fc6f8fSths { 80cc1f0f45SJason Wang MIPSnetState *s = qemu_get_nic_opaque(nc); 81f0fc6f8fSths 8283818f7cSHervé Poussineau trace_mipsnet_receive(size); 831f30d10aSMark McLoughlin if (!mipsnet_can_receive(nc)) 841dd58ae0SFam Zheng return 0; 85f0fc6f8fSths 863af9187fSPrasad J Pandit if (size >= sizeof(s->rx_buffer)) { 873af9187fSPrasad J Pandit return 0; 883af9187fSPrasad J Pandit } 89f0fc6f8fSths s->busy = 1; 90f0fc6f8fSths 91f0fc6f8fSths /* Just accept everything. */ 92f0fc6f8fSths 93f0fc6f8fSths /* Write packet data. */ 94f0fc6f8fSths memcpy(s->rx_buffer, buf, size); 95f0fc6f8fSths 96f0fc6f8fSths s->rx_count = size; 97f0fc6f8fSths s->rx_read = 0; 98f0fc6f8fSths 99f0fc6f8fSths /* Now we can signal we have received something. */ 100f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_RXDONE; 101f0fc6f8fSths mipsnet_update_irq(s); 1024f1c942bSMark McLoughlin 1034f1c942bSMark McLoughlin return size; 104f0fc6f8fSths } 105f0fc6f8fSths 106a8170e5eSAvi Kivity static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr, 107d118d64aSHervé Poussineau unsigned int size) 108f0fc6f8fSths { 109f0fc6f8fSths MIPSnetState *s = opaque; 110f0fc6f8fSths int ret = 0; 111f0fc6f8fSths 112f0fc6f8fSths addr &= 0x3f; 113f0fc6f8fSths switch (addr) { 114f0fc6f8fSths case MIPSNET_DEV_ID: 1159b595395Saurel32 ret = be32_to_cpu(0x4d495053); /* MIPS */ 116f0fc6f8fSths break; 117f0fc6f8fSths case MIPSNET_DEV_ID + 4: 1189b595395Saurel32 ret = be32_to_cpu(0x4e455430); /* NET0 */ 119f0fc6f8fSths break; 120f0fc6f8fSths case MIPSNET_BUSY: 121f0fc6f8fSths ret = s->busy; 122f0fc6f8fSths break; 123f0fc6f8fSths case MIPSNET_RX_DATA_COUNT: 124f0fc6f8fSths ret = s->rx_count; 125f0fc6f8fSths break; 126f0fc6f8fSths case MIPSNET_TX_DATA_COUNT: 127f0fc6f8fSths ret = s->tx_count; 128f0fc6f8fSths break; 129f0fc6f8fSths case MIPSNET_INT_CTL: 130f0fc6f8fSths ret = s->intctl; 131f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_TESTBIT; 132f0fc6f8fSths break; 133f0fc6f8fSths case MIPSNET_INTERRUPT_INFO: 134f0fc6f8fSths /* XXX: This seems to be a per-VPE interrupt number. */ 135f0fc6f8fSths ret = 0; 136f0fc6f8fSths break; 137f0fc6f8fSths case MIPSNET_RX_DATA_BUFFER: 138f0fc6f8fSths if (s->rx_count) { 139f0fc6f8fSths s->rx_count--; 140f0fc6f8fSths ret = s->rx_buffer[s->rx_read++]; 1411dd58ae0SFam Zheng if (mipsnet_can_receive(s->nic->ncs)) { 1421dd58ae0SFam Zheng qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1431dd58ae0SFam Zheng } 144f0fc6f8fSths } 145f0fc6f8fSths break; 146f0fc6f8fSths /* Reads as zero. */ 147f0fc6f8fSths case MIPSNET_TX_DATA_BUFFER: 148f0fc6f8fSths default: 149f0fc6f8fSths break; 150f0fc6f8fSths } 15183818f7cSHervé Poussineau trace_mipsnet_read(addr, ret); 152f0fc6f8fSths return ret; 153f0fc6f8fSths } 154f0fc6f8fSths 155a8170e5eSAvi Kivity static void mipsnet_ioport_write(void *opaque, hwaddr addr, 156d118d64aSHervé Poussineau uint64_t val, unsigned int size) 157f0fc6f8fSths { 158f0fc6f8fSths MIPSnetState *s = opaque; 159f0fc6f8fSths 160f0fc6f8fSths addr &= 0x3f; 16183818f7cSHervé Poussineau trace_mipsnet_write(addr, val); 162f0fc6f8fSths switch (addr) { 163f0fc6f8fSths case MIPSNET_TX_DATA_COUNT: 164f0fc6f8fSths s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0; 165f0fc6f8fSths s->tx_written = 0; 166f0fc6f8fSths break; 167f0fc6f8fSths case MIPSNET_INT_CTL: 168f0fc6f8fSths if (val & MIPSNET_INTCTL_TXDONE) { 169f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_TXDONE; 170f0fc6f8fSths } else if (val & MIPSNET_INTCTL_RXDONE) { 171f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_RXDONE; 172f0fc6f8fSths } else if (val & MIPSNET_INTCTL_TESTBIT) { 173f0fc6f8fSths mipsnet_reset(s); 174f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_TESTBIT; 175f0fc6f8fSths } else if (!val) { 176f0fc6f8fSths /* ACK testbit interrupt, flag was cleared on read. */ 177f0fc6f8fSths } 178f0fc6f8fSths s->busy = !!s->intctl; 179f0fc6f8fSths mipsnet_update_irq(s); 1801dd58ae0SFam Zheng if (mipsnet_can_receive(s->nic->ncs)) { 1811dd58ae0SFam Zheng qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1821dd58ae0SFam Zheng } 183f0fc6f8fSths break; 184f0fc6f8fSths case MIPSNET_TX_DATA_BUFFER: 185f0fc6f8fSths s->tx_buffer[s->tx_written++] = val; 186d88d3a09SPrasad J Pandit if ((s->tx_written >= MAX_ETH_FRAME_SIZE) 187d88d3a09SPrasad J Pandit || (s->tx_written == s->tx_count)) { 188f0fc6f8fSths /* Send buffer. */ 189d88d3a09SPrasad J Pandit trace_mipsnet_send(s->tx_written); 190d88d3a09SPrasad J Pandit qemu_send_packet(qemu_get_queue(s->nic), 191d88d3a09SPrasad J Pandit s->tx_buffer, s->tx_written); 192f0fc6f8fSths s->tx_count = s->tx_written = 0; 193f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_TXDONE; 194f0fc6f8fSths s->busy = 1; 195f0fc6f8fSths mipsnet_update_irq(s); 196f0fc6f8fSths } 197f0fc6f8fSths break; 198f0fc6f8fSths /* Read-only registers */ 199f0fc6f8fSths case MIPSNET_DEV_ID: 200f0fc6f8fSths case MIPSNET_BUSY: 201f0fc6f8fSths case MIPSNET_RX_DATA_COUNT: 202f0fc6f8fSths case MIPSNET_INTERRUPT_INFO: 203f0fc6f8fSths case MIPSNET_RX_DATA_BUFFER: 204f0fc6f8fSths default: 205f0fc6f8fSths break; 206f0fc6f8fSths } 207f0fc6f8fSths } 208f0fc6f8fSths 209c7298ab2SJuan Quintela static const VMStateDescription vmstate_mipsnet = { 210c7298ab2SJuan Quintela .name = "mipsnet", 211c7298ab2SJuan Quintela .version_id = 0, 212c7298ab2SJuan Quintela .minimum_version_id = 0, 213c7298ab2SJuan Quintela .fields = (VMStateField[]) { 214c7298ab2SJuan Quintela VMSTATE_UINT32(busy, MIPSnetState), 215c7298ab2SJuan Quintela VMSTATE_UINT32(rx_count, MIPSnetState), 216c7298ab2SJuan Quintela VMSTATE_UINT32(rx_read, MIPSnetState), 217c7298ab2SJuan Quintela VMSTATE_UINT32(tx_count, MIPSnetState), 218c7298ab2SJuan Quintela VMSTATE_UINT32(tx_written, MIPSnetState), 219c7298ab2SJuan Quintela VMSTATE_UINT32(intctl, MIPSnetState), 220c7298ab2SJuan Quintela VMSTATE_BUFFER(rx_buffer, MIPSnetState), 221c7298ab2SJuan Quintela VMSTATE_BUFFER(tx_buffer, MIPSnetState), 222c7298ab2SJuan Quintela VMSTATE_END_OF_LIST() 223f0fc6f8fSths } 224c7298ab2SJuan Quintela }; 225f0fc6f8fSths 2261f30d10aSMark McLoughlin static NetClientInfo net_mipsnet_info = { 227*f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 2281f30d10aSMark McLoughlin .size = sizeof(NICState), 2291f30d10aSMark McLoughlin .receive = mipsnet_receive, 2301f30d10aSMark McLoughlin }; 2311f30d10aSMark McLoughlin 232a348f108SStefan Weil static const MemoryRegionOps mipsnet_ioport_ops = { 233d118d64aSHervé Poussineau .read = mipsnet_ioport_read, 234d118d64aSHervé Poussineau .write = mipsnet_ioport_write, 235d118d64aSHervé Poussineau .impl.min_access_size = 1, 236d118d64aSHervé Poussineau .impl.max_access_size = 4, 237d118d64aSHervé Poussineau }; 238d118d64aSHervé Poussineau 239a4dbb8bdSAndreas Färber static int mipsnet_sysbus_init(SysBusDevice *sbd) 240f0fc6f8fSths { 241a4dbb8bdSAndreas Färber DeviceState *dev = DEVICE(sbd); 242a4dbb8bdSAndreas Färber MIPSnetState *s = MIPS_NET(dev); 243f0fc6f8fSths 244eedfac6fSPaolo Bonzini memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s, 245eedfac6fSPaolo Bonzini "mipsnet-io", 36); 246a4dbb8bdSAndreas Färber sysbus_init_mmio(sbd, &s->io); 247a4dbb8bdSAndreas Färber sysbus_init_irq(sbd, &s->irq); 2481f30d10aSMark McLoughlin 2491f30d10aSMark McLoughlin s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf, 250a4dbb8bdSAndreas Färber object_get_typename(OBJECT(dev)), dev->id, s); 251b356f76dSJason Wang qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 252d118d64aSHervé Poussineau 253d118d64aSHervé Poussineau return 0; 2541f30d10aSMark McLoughlin } 255f0fc6f8fSths 256d118d64aSHervé Poussineau static void mipsnet_sysbus_reset(DeviceState *dev) 257d118d64aSHervé Poussineau { 258a4dbb8bdSAndreas Färber MIPSnetState *s = MIPS_NET(dev); 259f0fc6f8fSths mipsnet_reset(s); 260f0fc6f8fSths } 261d118d64aSHervé Poussineau 262999e12bbSAnthony Liguori static Property mipsnet_properties[] = { 263d118d64aSHervé Poussineau DEFINE_NIC_PROPERTIES(MIPSnetState, conf), 264d118d64aSHervé Poussineau DEFINE_PROP_END_OF_LIST(), 265999e12bbSAnthony Liguori }; 266999e12bbSAnthony Liguori 267999e12bbSAnthony Liguori static void mipsnet_class_init(ObjectClass *klass, void *data) 268999e12bbSAnthony Liguori { 26939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 270999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 271999e12bbSAnthony Liguori 272999e12bbSAnthony Liguori k->init = mipsnet_sysbus_init; 273125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 27439bffca2SAnthony Liguori dc->desc = "MIPS Simulator network device"; 27539bffca2SAnthony Liguori dc->reset = mipsnet_sysbus_reset; 27639bffca2SAnthony Liguori dc->vmsd = &vmstate_mipsnet; 27739bffca2SAnthony Liguori dc->props = mipsnet_properties; 278d118d64aSHervé Poussineau } 279999e12bbSAnthony Liguori 2808c43a6f0SAndreas Färber static const TypeInfo mipsnet_info = { 281a4dbb8bdSAndreas Färber .name = TYPE_MIPS_NET, 28239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 28339bffca2SAnthony Liguori .instance_size = sizeof(MIPSnetState), 284999e12bbSAnthony Liguori .class_init = mipsnet_class_init, 285d118d64aSHervé Poussineau }; 286d118d64aSHervé Poussineau 28783f7d43aSAndreas Färber static void mipsnet_register_types(void) 288d118d64aSHervé Poussineau { 28939bffca2SAnthony Liguori type_register_static(&mipsnet_info); 290d118d64aSHervé Poussineau } 291d118d64aSHervé Poussineau 29283f7d43aSAndreas Färber type_init(mipsnet_register_types) 293