1e8d40465SPeter Maydell #include "qemu/osdep.h" 264552b6bSMarkus Armbruster #include "hw/irq.h" 3a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 41422e32dSPaolo Bonzini #include "net/net.h" 50b8fa32fSMarkus Armbruster #include "qemu/module.h" 683818f7cSHervé Poussineau #include "trace.h" 783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 8d6454270SMarkus Armbruster #include "migration/vmstate.h" 9db1015e9SEduardo Habkost #include "qom/object.h" 10f0fc6f8fSths 11f0fc6f8fSths /* MIPSnet register offsets */ 12f0fc6f8fSths 13f0fc6f8fSths #define MIPSNET_DEV_ID 0x00 14f0fc6f8fSths #define MIPSNET_BUSY 0x08 15f0fc6f8fSths #define MIPSNET_RX_DATA_COUNT 0x0c 16f0fc6f8fSths #define MIPSNET_TX_DATA_COUNT 0x10 17f0fc6f8fSths #define MIPSNET_INT_CTL 0x14 18f0fc6f8fSths # define MIPSNET_INTCTL_TXDONE 0x00000001 19f0fc6f8fSths # define MIPSNET_INTCTL_RXDONE 0x00000002 20f0fc6f8fSths # define MIPSNET_INTCTL_TESTBIT 0x80000000 21f0fc6f8fSths #define MIPSNET_INTERRUPT_INFO 0x18 22f0fc6f8fSths #define MIPSNET_RX_DATA_BUFFER 0x1c 23f0fc6f8fSths #define MIPSNET_TX_DATA_BUFFER 0x20 24f0fc6f8fSths 25f0fc6f8fSths #define MAX_ETH_FRAME_SIZE 1514 26f0fc6f8fSths 27a4dbb8bdSAndreas Färber #define TYPE_MIPS_NET "mipsnet" 288063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(MIPSnetState, MIPS_NET) 29a4dbb8bdSAndreas Färber 30db1015e9SEduardo Habkost struct MIPSnetState { 31a4dbb8bdSAndreas Färber SysBusDevice parent_obj; 32d118d64aSHervé Poussineau 33f0fc6f8fSths uint32_t busy; 34f0fc6f8fSths uint32_t rx_count; 35f0fc6f8fSths uint32_t rx_read; 36f0fc6f8fSths uint32_t tx_count; 37f0fc6f8fSths uint32_t tx_written; 38f0fc6f8fSths uint32_t intctl; 39f0fc6f8fSths uint8_t rx_buffer[MAX_ETH_FRAME_SIZE]; 40f0fc6f8fSths uint8_t tx_buffer[MAX_ETH_FRAME_SIZE]; 41d118d64aSHervé Poussineau MemoryRegion io; 42f0fc6f8fSths qemu_irq irq; 431f30d10aSMark McLoughlin NICState *nic; 441f30d10aSMark McLoughlin NICConf conf; 45db1015e9SEduardo Habkost }; 46f0fc6f8fSths 47f0fc6f8fSths static void mipsnet_reset(MIPSnetState *s) 48f0fc6f8fSths { 49f0fc6f8fSths s->busy = 1; 50f0fc6f8fSths s->rx_count = 0; 51f0fc6f8fSths s->rx_read = 0; 52f0fc6f8fSths s->tx_count = 0; 53f0fc6f8fSths s->tx_written = 0; 54f0fc6f8fSths s->intctl = 0; 55f0fc6f8fSths memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE); 56f0fc6f8fSths memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE); 57f0fc6f8fSths } 58f0fc6f8fSths 59f0fc6f8fSths static void mipsnet_update_irq(MIPSnetState *s) 60f0fc6f8fSths { 61f0fc6f8fSths int isr = !!s->intctl; 6283818f7cSHervé Poussineau trace_mipsnet_irq(isr, s->intctl); 63f0fc6f8fSths qemu_set_irq(s->irq, isr); 64f0fc6f8fSths } 65f0fc6f8fSths 66f0fc6f8fSths static int mipsnet_buffer_full(MIPSnetState *s) 67f0fc6f8fSths { 6883aecbaaSFilip Bozuta if (s->rx_count >= MAX_ETH_FRAME_SIZE) { 69f0fc6f8fSths return 1; 7083aecbaaSFilip Bozuta } 71f0fc6f8fSths return 0; 72f0fc6f8fSths } 73f0fc6f8fSths 744e68f7a0SStefan Hajnoczi static int mipsnet_can_receive(NetClientState *nc) 75f0fc6f8fSths { 76cc1f0f45SJason Wang MIPSnetState *s = qemu_get_nic_opaque(nc); 77f0fc6f8fSths 7883aecbaaSFilip Bozuta if (s->busy) { 79f0fc6f8fSths return 0; 8083aecbaaSFilip Bozuta } 81f0fc6f8fSths return !mipsnet_buffer_full(s); 82f0fc6f8fSths } 83f0fc6f8fSths 8483aecbaaSFilip Bozuta static ssize_t mipsnet_receive(NetClientState *nc, 8583aecbaaSFilip Bozuta const uint8_t *buf, size_t size) 86f0fc6f8fSths { 87cc1f0f45SJason Wang MIPSnetState *s = qemu_get_nic_opaque(nc); 88f0fc6f8fSths 8983818f7cSHervé Poussineau trace_mipsnet_receive(size); 9083aecbaaSFilip Bozuta if (!mipsnet_can_receive(nc)) { 911dd58ae0SFam Zheng return 0; 9283aecbaaSFilip Bozuta } 93f0fc6f8fSths 943af9187fSPrasad J Pandit if (size >= sizeof(s->rx_buffer)) { 953af9187fSPrasad J Pandit return 0; 963af9187fSPrasad J Pandit } 97f0fc6f8fSths s->busy = 1; 98f0fc6f8fSths 99f0fc6f8fSths /* Just accept everything. */ 100f0fc6f8fSths 101f0fc6f8fSths /* Write packet data. */ 102f0fc6f8fSths memcpy(s->rx_buffer, buf, size); 103f0fc6f8fSths 104f0fc6f8fSths s->rx_count = size; 105f0fc6f8fSths s->rx_read = 0; 106f0fc6f8fSths 107f0fc6f8fSths /* Now we can signal we have received something. */ 108f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_RXDONE; 109f0fc6f8fSths mipsnet_update_irq(s); 1104f1c942bSMark McLoughlin 1114f1c942bSMark McLoughlin return size; 112f0fc6f8fSths } 113f0fc6f8fSths 114a8170e5eSAvi Kivity static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr, 115d118d64aSHervé Poussineau unsigned int size) 116f0fc6f8fSths { 117f0fc6f8fSths MIPSnetState *s = opaque; 118f0fc6f8fSths int ret = 0; 119f0fc6f8fSths 120f0fc6f8fSths addr &= 0x3f; 121f0fc6f8fSths switch (addr) { 122f0fc6f8fSths case MIPSNET_DEV_ID: 1239b595395Saurel32 ret = be32_to_cpu(0x4d495053); /* MIPS */ 124f0fc6f8fSths break; 125f0fc6f8fSths case MIPSNET_DEV_ID + 4: 1269b595395Saurel32 ret = be32_to_cpu(0x4e455430); /* NET0 */ 127f0fc6f8fSths break; 128f0fc6f8fSths case MIPSNET_BUSY: 129f0fc6f8fSths ret = s->busy; 130f0fc6f8fSths break; 131f0fc6f8fSths case MIPSNET_RX_DATA_COUNT: 132f0fc6f8fSths ret = s->rx_count; 133f0fc6f8fSths break; 134f0fc6f8fSths case MIPSNET_TX_DATA_COUNT: 135f0fc6f8fSths ret = s->tx_count; 136f0fc6f8fSths break; 137f0fc6f8fSths case MIPSNET_INT_CTL: 138f0fc6f8fSths ret = s->intctl; 139f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_TESTBIT; 140f0fc6f8fSths break; 141f0fc6f8fSths case MIPSNET_INTERRUPT_INFO: 142f0fc6f8fSths /* XXX: This seems to be a per-VPE interrupt number. */ 143f0fc6f8fSths ret = 0; 144f0fc6f8fSths break; 145f0fc6f8fSths case MIPSNET_RX_DATA_BUFFER: 146f0fc6f8fSths if (s->rx_count) { 147f0fc6f8fSths s->rx_count--; 148f0fc6f8fSths ret = s->rx_buffer[s->rx_read++]; 1491dd58ae0SFam Zheng if (mipsnet_can_receive(s->nic->ncs)) { 1501dd58ae0SFam Zheng qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1511dd58ae0SFam Zheng } 152f0fc6f8fSths } 153f0fc6f8fSths break; 154f0fc6f8fSths /* Reads as zero. */ 155f0fc6f8fSths case MIPSNET_TX_DATA_BUFFER: 156f0fc6f8fSths default: 157f0fc6f8fSths break; 158f0fc6f8fSths } 15983818f7cSHervé Poussineau trace_mipsnet_read(addr, ret); 160f0fc6f8fSths return ret; 161f0fc6f8fSths } 162f0fc6f8fSths 163a8170e5eSAvi Kivity static void mipsnet_ioport_write(void *opaque, hwaddr addr, 164d118d64aSHervé Poussineau uint64_t val, unsigned int size) 165f0fc6f8fSths { 166f0fc6f8fSths MIPSnetState *s = opaque; 167f0fc6f8fSths 168f0fc6f8fSths addr &= 0x3f; 16983818f7cSHervé Poussineau trace_mipsnet_write(addr, val); 170f0fc6f8fSths switch (addr) { 171f0fc6f8fSths case MIPSNET_TX_DATA_COUNT: 172f0fc6f8fSths s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0; 173f0fc6f8fSths s->tx_written = 0; 174f0fc6f8fSths break; 175f0fc6f8fSths case MIPSNET_INT_CTL: 176f0fc6f8fSths if (val & MIPSNET_INTCTL_TXDONE) { 177f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_TXDONE; 178f0fc6f8fSths } else if (val & MIPSNET_INTCTL_RXDONE) { 179f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_RXDONE; 180f0fc6f8fSths } else if (val & MIPSNET_INTCTL_TESTBIT) { 181f0fc6f8fSths mipsnet_reset(s); 182f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_TESTBIT; 183f0fc6f8fSths } else if (!val) { 184f0fc6f8fSths /* ACK testbit interrupt, flag was cleared on read. */ 185f0fc6f8fSths } 186f0fc6f8fSths s->busy = !!s->intctl; 187f0fc6f8fSths mipsnet_update_irq(s); 1881dd58ae0SFam Zheng if (mipsnet_can_receive(s->nic->ncs)) { 1891dd58ae0SFam Zheng qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1901dd58ae0SFam Zheng } 191f0fc6f8fSths break; 192f0fc6f8fSths case MIPSNET_TX_DATA_BUFFER: 193f0fc6f8fSths s->tx_buffer[s->tx_written++] = val; 194d88d3a09SPrasad J Pandit if ((s->tx_written >= MAX_ETH_FRAME_SIZE) 195d88d3a09SPrasad J Pandit || (s->tx_written == s->tx_count)) { 196f0fc6f8fSths /* Send buffer. */ 197d88d3a09SPrasad J Pandit trace_mipsnet_send(s->tx_written); 198d88d3a09SPrasad J Pandit qemu_send_packet(qemu_get_queue(s->nic), 199d88d3a09SPrasad J Pandit s->tx_buffer, s->tx_written); 200f0fc6f8fSths s->tx_count = s->tx_written = 0; 201f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_TXDONE; 202f0fc6f8fSths s->busy = 1; 203f0fc6f8fSths mipsnet_update_irq(s); 204f0fc6f8fSths } 205f0fc6f8fSths break; 206f0fc6f8fSths /* Read-only registers */ 207f0fc6f8fSths case MIPSNET_DEV_ID: 208f0fc6f8fSths case MIPSNET_BUSY: 209f0fc6f8fSths case MIPSNET_RX_DATA_COUNT: 210f0fc6f8fSths case MIPSNET_INTERRUPT_INFO: 211f0fc6f8fSths case MIPSNET_RX_DATA_BUFFER: 212f0fc6f8fSths default: 213f0fc6f8fSths break; 214f0fc6f8fSths } 215f0fc6f8fSths } 216f0fc6f8fSths 217c7298ab2SJuan Quintela static const VMStateDescription vmstate_mipsnet = { 218c7298ab2SJuan Quintela .name = "mipsnet", 219c7298ab2SJuan Quintela .version_id = 0, 220c7298ab2SJuan Quintela .minimum_version_id = 0, 2211de81b42SRichard Henderson .fields = (const VMStateField[]) { 222c7298ab2SJuan Quintela VMSTATE_UINT32(busy, MIPSnetState), 223c7298ab2SJuan Quintela VMSTATE_UINT32(rx_count, MIPSnetState), 224c7298ab2SJuan Quintela VMSTATE_UINT32(rx_read, MIPSnetState), 225c7298ab2SJuan Quintela VMSTATE_UINT32(tx_count, MIPSnetState), 226c7298ab2SJuan Quintela VMSTATE_UINT32(tx_written, MIPSnetState), 227c7298ab2SJuan Quintela VMSTATE_UINT32(intctl, MIPSnetState), 228c7298ab2SJuan Quintela VMSTATE_BUFFER(rx_buffer, MIPSnetState), 229c7298ab2SJuan Quintela VMSTATE_BUFFER(tx_buffer, MIPSnetState), 230c7298ab2SJuan Quintela VMSTATE_END_OF_LIST() 231f0fc6f8fSths } 232c7298ab2SJuan Quintela }; 233f0fc6f8fSths 2341f30d10aSMark McLoughlin static NetClientInfo net_mipsnet_info = { 235f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 2361f30d10aSMark McLoughlin .size = sizeof(NICState), 2371f30d10aSMark McLoughlin .receive = mipsnet_receive, 2381f30d10aSMark McLoughlin }; 2391f30d10aSMark McLoughlin 240a348f108SStefan Weil static const MemoryRegionOps mipsnet_ioport_ops = { 241d118d64aSHervé Poussineau .read = mipsnet_ioport_read, 242d118d64aSHervé Poussineau .write = mipsnet_ioport_write, 243d118d64aSHervé Poussineau .impl.min_access_size = 1, 244d118d64aSHervé Poussineau .impl.max_access_size = 4, 245d118d64aSHervé Poussineau }; 246d118d64aSHervé Poussineau 24704cb1572SCédric Le Goater static void mipsnet_realize(DeviceState *dev, Error **errp) 248f0fc6f8fSths { 24904cb1572SCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 250a4dbb8bdSAndreas Färber MIPSnetState *s = MIPS_NET(dev); 251f0fc6f8fSths 252eedfac6fSPaolo Bonzini memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s, 253eedfac6fSPaolo Bonzini "mipsnet-io", 36); 254a4dbb8bdSAndreas Färber sysbus_init_mmio(sbd, &s->io); 255a4dbb8bdSAndreas Färber sysbus_init_irq(sbd, &s->irq); 2561f30d10aSMark McLoughlin 2571f30d10aSMark McLoughlin s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf, 2587d0fefdfSAkihiko Odaki object_get_typename(OBJECT(dev)), dev->id, 2597d0fefdfSAkihiko Odaki &dev->mem_reentrancy_guard, s); 260b356f76dSJason Wang qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 2611f30d10aSMark McLoughlin } 262f0fc6f8fSths 263d118d64aSHervé Poussineau static void mipsnet_sysbus_reset(DeviceState *dev) 264d118d64aSHervé Poussineau { 265a4dbb8bdSAndreas Färber MIPSnetState *s = MIPS_NET(dev); 266f0fc6f8fSths mipsnet_reset(s); 267f0fc6f8fSths } 268d118d64aSHervé Poussineau 269999e12bbSAnthony Liguori static Property mipsnet_properties[] = { 270d118d64aSHervé Poussineau DEFINE_NIC_PROPERTIES(MIPSnetState, conf), 271d118d64aSHervé Poussineau DEFINE_PROP_END_OF_LIST(), 272999e12bbSAnthony Liguori }; 273999e12bbSAnthony Liguori 274999e12bbSAnthony Liguori static void mipsnet_class_init(ObjectClass *klass, void *data) 275999e12bbSAnthony Liguori { 27639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 277999e12bbSAnthony Liguori 27804cb1572SCédric Le Goater dc->realize = mipsnet_realize; 279125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 28039bffca2SAnthony Liguori dc->desc = "MIPS Simulator network device"; 281*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, mipsnet_sysbus_reset); 28239bffca2SAnthony Liguori dc->vmsd = &vmstate_mipsnet; 2834f67d30bSMarc-André Lureau device_class_set_props(dc, mipsnet_properties); 284d118d64aSHervé Poussineau } 285999e12bbSAnthony Liguori 2868c43a6f0SAndreas Färber static const TypeInfo mipsnet_info = { 287a4dbb8bdSAndreas Färber .name = TYPE_MIPS_NET, 28839bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 28939bffca2SAnthony Liguori .instance_size = sizeof(MIPSnetState), 290999e12bbSAnthony Liguori .class_init = mipsnet_class_init, 291d118d64aSHervé Poussineau }; 292d118d64aSHervé Poussineau 29383f7d43aSAndreas Färber static void mipsnet_register_types(void) 294d118d64aSHervé Poussineau { 29539bffca2SAnthony Liguori type_register_static(&mipsnet_info); 296d118d64aSHervé Poussineau } 297d118d64aSHervé Poussineau 29883f7d43aSAndreas Färber type_init(mipsnet_register_types) 299