xref: /qemu/hw/net/mipsnet.c (revision d6454270575da1f16a8923c7cb240e46ef243f72)
1e8d40465SPeter Maydell #include "qemu/osdep.h"
283c9f4caSPaolo Bonzini #include "hw/hw.h"
364552b6bSMarkus Armbruster #include "hw/irq.h"
41422e32dSPaolo Bonzini #include "net/net.h"
50b8fa32fSMarkus Armbruster #include "qemu/module.h"
683818f7cSHervé Poussineau #include "trace.h"
783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
8*d6454270SMarkus Armbruster #include "migration/vmstate.h"
9f0fc6f8fSths 
10f0fc6f8fSths /* MIPSnet register offsets */
11f0fc6f8fSths 
12f0fc6f8fSths #define MIPSNET_DEV_ID		0x00
13f0fc6f8fSths #define MIPSNET_BUSY		0x08
14f0fc6f8fSths #define MIPSNET_RX_DATA_COUNT	0x0c
15f0fc6f8fSths #define MIPSNET_TX_DATA_COUNT	0x10
16f0fc6f8fSths #define MIPSNET_INT_CTL		0x14
17f0fc6f8fSths # define MIPSNET_INTCTL_TXDONE		0x00000001
18f0fc6f8fSths # define MIPSNET_INTCTL_RXDONE		0x00000002
19f0fc6f8fSths # define MIPSNET_INTCTL_TESTBIT		0x80000000
20f0fc6f8fSths #define MIPSNET_INTERRUPT_INFO	0x18
21f0fc6f8fSths #define MIPSNET_RX_DATA_BUFFER	0x1c
22f0fc6f8fSths #define MIPSNET_TX_DATA_BUFFER	0x20
23f0fc6f8fSths 
24f0fc6f8fSths #define MAX_ETH_FRAME_SIZE	1514
25f0fc6f8fSths 
26a4dbb8bdSAndreas Färber #define TYPE_MIPS_NET "mipsnet"
27a4dbb8bdSAndreas Färber #define MIPS_NET(obj) OBJECT_CHECK(MIPSnetState, (obj), TYPE_MIPS_NET)
28a4dbb8bdSAndreas Färber 
29f0fc6f8fSths typedef struct MIPSnetState {
30a4dbb8bdSAndreas Färber     SysBusDevice parent_obj;
31d118d64aSHervé Poussineau 
32f0fc6f8fSths     uint32_t busy;
33f0fc6f8fSths     uint32_t rx_count;
34f0fc6f8fSths     uint32_t rx_read;
35f0fc6f8fSths     uint32_t tx_count;
36f0fc6f8fSths     uint32_t tx_written;
37f0fc6f8fSths     uint32_t intctl;
38f0fc6f8fSths     uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
39f0fc6f8fSths     uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
40d118d64aSHervé Poussineau     MemoryRegion io;
41f0fc6f8fSths     qemu_irq irq;
421f30d10aSMark McLoughlin     NICState *nic;
431f30d10aSMark McLoughlin     NICConf conf;
44f0fc6f8fSths } MIPSnetState;
45f0fc6f8fSths 
46f0fc6f8fSths static void mipsnet_reset(MIPSnetState *s)
47f0fc6f8fSths {
48f0fc6f8fSths     s->busy = 1;
49f0fc6f8fSths     s->rx_count = 0;
50f0fc6f8fSths     s->rx_read = 0;
51f0fc6f8fSths     s->tx_count = 0;
52f0fc6f8fSths     s->tx_written = 0;
53f0fc6f8fSths     s->intctl = 0;
54f0fc6f8fSths     memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
55f0fc6f8fSths     memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
56f0fc6f8fSths }
57f0fc6f8fSths 
58f0fc6f8fSths static void mipsnet_update_irq(MIPSnetState *s)
59f0fc6f8fSths {
60f0fc6f8fSths     int isr = !!s->intctl;
6183818f7cSHervé Poussineau     trace_mipsnet_irq(isr, s->intctl);
62f0fc6f8fSths     qemu_set_irq(s->irq, isr);
63f0fc6f8fSths }
64f0fc6f8fSths 
65f0fc6f8fSths static int mipsnet_buffer_full(MIPSnetState *s)
66f0fc6f8fSths {
67f0fc6f8fSths     if (s->rx_count >= MAX_ETH_FRAME_SIZE)
68f0fc6f8fSths         return 1;
69f0fc6f8fSths     return 0;
70f0fc6f8fSths }
71f0fc6f8fSths 
724e68f7a0SStefan Hajnoczi static int mipsnet_can_receive(NetClientState *nc)
73f0fc6f8fSths {
74cc1f0f45SJason Wang     MIPSnetState *s = qemu_get_nic_opaque(nc);
75f0fc6f8fSths 
76f0fc6f8fSths     if (s->busy)
77f0fc6f8fSths         return 0;
78f0fc6f8fSths     return !mipsnet_buffer_full(s);
79f0fc6f8fSths }
80f0fc6f8fSths 
814e68f7a0SStefan Hajnoczi static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size)
82f0fc6f8fSths {
83cc1f0f45SJason Wang     MIPSnetState *s = qemu_get_nic_opaque(nc);
84f0fc6f8fSths 
8583818f7cSHervé Poussineau     trace_mipsnet_receive(size);
861f30d10aSMark McLoughlin     if (!mipsnet_can_receive(nc))
871dd58ae0SFam Zheng         return 0;
88f0fc6f8fSths 
893af9187fSPrasad J Pandit     if (size >= sizeof(s->rx_buffer)) {
903af9187fSPrasad J Pandit         return 0;
913af9187fSPrasad J Pandit     }
92f0fc6f8fSths     s->busy = 1;
93f0fc6f8fSths 
94f0fc6f8fSths     /* Just accept everything. */
95f0fc6f8fSths 
96f0fc6f8fSths     /* Write packet data. */
97f0fc6f8fSths     memcpy(s->rx_buffer, buf, size);
98f0fc6f8fSths 
99f0fc6f8fSths     s->rx_count = size;
100f0fc6f8fSths     s->rx_read = 0;
101f0fc6f8fSths 
102f0fc6f8fSths     /* Now we can signal we have received something. */
103f0fc6f8fSths     s->intctl |= MIPSNET_INTCTL_RXDONE;
104f0fc6f8fSths     mipsnet_update_irq(s);
1054f1c942bSMark McLoughlin 
1064f1c942bSMark McLoughlin     return size;
107f0fc6f8fSths }
108f0fc6f8fSths 
109a8170e5eSAvi Kivity static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr,
110d118d64aSHervé Poussineau                                     unsigned int size)
111f0fc6f8fSths {
112f0fc6f8fSths     MIPSnetState *s = opaque;
113f0fc6f8fSths     int ret = 0;
114f0fc6f8fSths 
115f0fc6f8fSths     addr &= 0x3f;
116f0fc6f8fSths     switch (addr) {
117f0fc6f8fSths     case MIPSNET_DEV_ID:
1189b595395Saurel32         ret = be32_to_cpu(0x4d495053);		/* MIPS */
119f0fc6f8fSths         break;
120f0fc6f8fSths     case MIPSNET_DEV_ID + 4:
1219b595395Saurel32         ret = be32_to_cpu(0x4e455430);		/* NET0 */
122f0fc6f8fSths         break;
123f0fc6f8fSths     case MIPSNET_BUSY:
124f0fc6f8fSths         ret = s->busy;
125f0fc6f8fSths         break;
126f0fc6f8fSths     case MIPSNET_RX_DATA_COUNT:
127f0fc6f8fSths         ret = s->rx_count;
128f0fc6f8fSths         break;
129f0fc6f8fSths     case MIPSNET_TX_DATA_COUNT:
130f0fc6f8fSths         ret = s->tx_count;
131f0fc6f8fSths         break;
132f0fc6f8fSths     case MIPSNET_INT_CTL:
133f0fc6f8fSths         ret = s->intctl;
134f0fc6f8fSths         s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
135f0fc6f8fSths         break;
136f0fc6f8fSths     case MIPSNET_INTERRUPT_INFO:
137f0fc6f8fSths         /* XXX: This seems to be a per-VPE interrupt number. */
138f0fc6f8fSths         ret = 0;
139f0fc6f8fSths         break;
140f0fc6f8fSths     case MIPSNET_RX_DATA_BUFFER:
141f0fc6f8fSths         if (s->rx_count) {
142f0fc6f8fSths             s->rx_count--;
143f0fc6f8fSths             ret = s->rx_buffer[s->rx_read++];
1441dd58ae0SFam Zheng             if (mipsnet_can_receive(s->nic->ncs)) {
1451dd58ae0SFam Zheng                 qemu_flush_queued_packets(qemu_get_queue(s->nic));
1461dd58ae0SFam Zheng             }
147f0fc6f8fSths         }
148f0fc6f8fSths         break;
149f0fc6f8fSths     /* Reads as zero. */
150f0fc6f8fSths     case MIPSNET_TX_DATA_BUFFER:
151f0fc6f8fSths     default:
152f0fc6f8fSths         break;
153f0fc6f8fSths     }
15483818f7cSHervé Poussineau     trace_mipsnet_read(addr, ret);
155f0fc6f8fSths     return ret;
156f0fc6f8fSths }
157f0fc6f8fSths 
158a8170e5eSAvi Kivity static void mipsnet_ioport_write(void *opaque, hwaddr addr,
159d118d64aSHervé Poussineau                                  uint64_t val, unsigned int size)
160f0fc6f8fSths {
161f0fc6f8fSths     MIPSnetState *s = opaque;
162f0fc6f8fSths 
163f0fc6f8fSths     addr &= 0x3f;
16483818f7cSHervé Poussineau     trace_mipsnet_write(addr, val);
165f0fc6f8fSths     switch (addr) {
166f0fc6f8fSths     case MIPSNET_TX_DATA_COUNT:
167f0fc6f8fSths         s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
168f0fc6f8fSths         s->tx_written = 0;
169f0fc6f8fSths         break;
170f0fc6f8fSths     case MIPSNET_INT_CTL:
171f0fc6f8fSths         if (val & MIPSNET_INTCTL_TXDONE) {
172f0fc6f8fSths             s->intctl &= ~MIPSNET_INTCTL_TXDONE;
173f0fc6f8fSths         } else if (val & MIPSNET_INTCTL_RXDONE) {
174f0fc6f8fSths             s->intctl &= ~MIPSNET_INTCTL_RXDONE;
175f0fc6f8fSths         } else if (val & MIPSNET_INTCTL_TESTBIT) {
176f0fc6f8fSths             mipsnet_reset(s);
177f0fc6f8fSths             s->intctl |= MIPSNET_INTCTL_TESTBIT;
178f0fc6f8fSths         } else if (!val) {
179f0fc6f8fSths             /* ACK testbit interrupt, flag was cleared on read. */
180f0fc6f8fSths         }
181f0fc6f8fSths         s->busy = !!s->intctl;
182f0fc6f8fSths         mipsnet_update_irq(s);
1831dd58ae0SFam Zheng         if (mipsnet_can_receive(s->nic->ncs)) {
1841dd58ae0SFam Zheng             qemu_flush_queued_packets(qemu_get_queue(s->nic));
1851dd58ae0SFam Zheng         }
186f0fc6f8fSths         break;
187f0fc6f8fSths     case MIPSNET_TX_DATA_BUFFER:
188f0fc6f8fSths         s->tx_buffer[s->tx_written++] = val;
189d88d3a09SPrasad J Pandit         if ((s->tx_written >= MAX_ETH_FRAME_SIZE)
190d88d3a09SPrasad J Pandit             || (s->tx_written == s->tx_count)) {
191f0fc6f8fSths             /* Send buffer. */
192d88d3a09SPrasad J Pandit             trace_mipsnet_send(s->tx_written);
193d88d3a09SPrasad J Pandit             qemu_send_packet(qemu_get_queue(s->nic),
194d88d3a09SPrasad J Pandit                                 s->tx_buffer, s->tx_written);
195f0fc6f8fSths             s->tx_count = s->tx_written = 0;
196f0fc6f8fSths             s->intctl |= MIPSNET_INTCTL_TXDONE;
197f0fc6f8fSths             s->busy = 1;
198f0fc6f8fSths             mipsnet_update_irq(s);
199f0fc6f8fSths         }
200f0fc6f8fSths         break;
201f0fc6f8fSths     /* Read-only registers */
202f0fc6f8fSths     case MIPSNET_DEV_ID:
203f0fc6f8fSths     case MIPSNET_BUSY:
204f0fc6f8fSths     case MIPSNET_RX_DATA_COUNT:
205f0fc6f8fSths     case MIPSNET_INTERRUPT_INFO:
206f0fc6f8fSths     case MIPSNET_RX_DATA_BUFFER:
207f0fc6f8fSths     default:
208f0fc6f8fSths         break;
209f0fc6f8fSths     }
210f0fc6f8fSths }
211f0fc6f8fSths 
212c7298ab2SJuan Quintela static const VMStateDescription vmstate_mipsnet = {
213c7298ab2SJuan Quintela     .name = "mipsnet",
214c7298ab2SJuan Quintela     .version_id = 0,
215c7298ab2SJuan Quintela     .minimum_version_id = 0,
216c7298ab2SJuan Quintela     .fields = (VMStateField[]) {
217c7298ab2SJuan Quintela         VMSTATE_UINT32(busy, MIPSnetState),
218c7298ab2SJuan Quintela         VMSTATE_UINT32(rx_count, MIPSnetState),
219c7298ab2SJuan Quintela         VMSTATE_UINT32(rx_read, MIPSnetState),
220c7298ab2SJuan Quintela         VMSTATE_UINT32(tx_count, MIPSnetState),
221c7298ab2SJuan Quintela         VMSTATE_UINT32(tx_written, MIPSnetState),
222c7298ab2SJuan Quintela         VMSTATE_UINT32(intctl, MIPSnetState),
223c7298ab2SJuan Quintela         VMSTATE_BUFFER(rx_buffer, MIPSnetState),
224c7298ab2SJuan Quintela         VMSTATE_BUFFER(tx_buffer, MIPSnetState),
225c7298ab2SJuan Quintela         VMSTATE_END_OF_LIST()
226f0fc6f8fSths     }
227c7298ab2SJuan Quintela };
228f0fc6f8fSths 
2291f30d10aSMark McLoughlin static NetClientInfo net_mipsnet_info = {
230f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
2311f30d10aSMark McLoughlin     .size = sizeof(NICState),
2321f30d10aSMark McLoughlin     .receive = mipsnet_receive,
2331f30d10aSMark McLoughlin };
2341f30d10aSMark McLoughlin 
235a348f108SStefan Weil static const MemoryRegionOps mipsnet_ioport_ops = {
236d118d64aSHervé Poussineau     .read = mipsnet_ioport_read,
237d118d64aSHervé Poussineau     .write = mipsnet_ioport_write,
238d118d64aSHervé Poussineau     .impl.min_access_size = 1,
239d118d64aSHervé Poussineau     .impl.max_access_size = 4,
240d118d64aSHervé Poussineau };
241d118d64aSHervé Poussineau 
24204cb1572SCédric Le Goater static void mipsnet_realize(DeviceState *dev, Error **errp)
243f0fc6f8fSths {
24404cb1572SCédric Le Goater     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
245a4dbb8bdSAndreas Färber     MIPSnetState *s = MIPS_NET(dev);
246f0fc6f8fSths 
247eedfac6fSPaolo Bonzini     memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s,
248eedfac6fSPaolo Bonzini                           "mipsnet-io", 36);
249a4dbb8bdSAndreas Färber     sysbus_init_mmio(sbd, &s->io);
250a4dbb8bdSAndreas Färber     sysbus_init_irq(sbd, &s->irq);
2511f30d10aSMark McLoughlin 
2521f30d10aSMark McLoughlin     s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
253a4dbb8bdSAndreas Färber                           object_get_typename(OBJECT(dev)), dev->id, s);
254b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
2551f30d10aSMark McLoughlin }
256f0fc6f8fSths 
257d118d64aSHervé Poussineau static void mipsnet_sysbus_reset(DeviceState *dev)
258d118d64aSHervé Poussineau {
259a4dbb8bdSAndreas Färber     MIPSnetState *s = MIPS_NET(dev);
260f0fc6f8fSths     mipsnet_reset(s);
261f0fc6f8fSths }
262d118d64aSHervé Poussineau 
263999e12bbSAnthony Liguori static Property mipsnet_properties[] = {
264d118d64aSHervé Poussineau     DEFINE_NIC_PROPERTIES(MIPSnetState, conf),
265d118d64aSHervé Poussineau     DEFINE_PROP_END_OF_LIST(),
266999e12bbSAnthony Liguori };
267999e12bbSAnthony Liguori 
268999e12bbSAnthony Liguori static void mipsnet_class_init(ObjectClass *klass, void *data)
269999e12bbSAnthony Liguori {
27039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
271999e12bbSAnthony Liguori 
27204cb1572SCédric Le Goater     dc->realize = mipsnet_realize;
273125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
27439bffca2SAnthony Liguori     dc->desc = "MIPS Simulator network device";
27539bffca2SAnthony Liguori     dc->reset = mipsnet_sysbus_reset;
27639bffca2SAnthony Liguori     dc->vmsd = &vmstate_mipsnet;
27739bffca2SAnthony Liguori     dc->props = mipsnet_properties;
278d118d64aSHervé Poussineau }
279999e12bbSAnthony Liguori 
2808c43a6f0SAndreas Färber static const TypeInfo mipsnet_info = {
281a4dbb8bdSAndreas Färber     .name          = TYPE_MIPS_NET,
28239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
28339bffca2SAnthony Liguori     .instance_size = sizeof(MIPSnetState),
284999e12bbSAnthony Liguori     .class_init    = mipsnet_class_init,
285d118d64aSHervé Poussineau };
286d118d64aSHervé Poussineau 
28783f7d43aSAndreas Färber static void mipsnet_register_types(void)
288d118d64aSHervé Poussineau {
28939bffca2SAnthony Liguori     type_register_static(&mipsnet_info);
290d118d64aSHervé Poussineau }
291d118d64aSHervé Poussineau 
29283f7d43aSAndreas Färber type_init(mipsnet_register_types)
293