xref: /qemu/hw/net/mipsnet.c (revision 64552b6be4758d3a774f7787b294543ccebd5358)
1e8d40465SPeter Maydell #include "qemu/osdep.h"
283c9f4caSPaolo Bonzini #include "hw/hw.h"
3*64552b6bSMarkus Armbruster #include "hw/irq.h"
41422e32dSPaolo Bonzini #include "net/net.h"
50b8fa32fSMarkus Armbruster #include "qemu/module.h"
683818f7cSHervé Poussineau #include "trace.h"
783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
8f0fc6f8fSths 
9f0fc6f8fSths /* MIPSnet register offsets */
10f0fc6f8fSths 
11f0fc6f8fSths #define MIPSNET_DEV_ID		0x00
12f0fc6f8fSths #define MIPSNET_BUSY		0x08
13f0fc6f8fSths #define MIPSNET_RX_DATA_COUNT	0x0c
14f0fc6f8fSths #define MIPSNET_TX_DATA_COUNT	0x10
15f0fc6f8fSths #define MIPSNET_INT_CTL		0x14
16f0fc6f8fSths # define MIPSNET_INTCTL_TXDONE		0x00000001
17f0fc6f8fSths # define MIPSNET_INTCTL_RXDONE		0x00000002
18f0fc6f8fSths # define MIPSNET_INTCTL_TESTBIT		0x80000000
19f0fc6f8fSths #define MIPSNET_INTERRUPT_INFO	0x18
20f0fc6f8fSths #define MIPSNET_RX_DATA_BUFFER	0x1c
21f0fc6f8fSths #define MIPSNET_TX_DATA_BUFFER	0x20
22f0fc6f8fSths 
23f0fc6f8fSths #define MAX_ETH_FRAME_SIZE	1514
24f0fc6f8fSths 
25a4dbb8bdSAndreas Färber #define TYPE_MIPS_NET "mipsnet"
26a4dbb8bdSAndreas Färber #define MIPS_NET(obj) OBJECT_CHECK(MIPSnetState, (obj), TYPE_MIPS_NET)
27a4dbb8bdSAndreas Färber 
28f0fc6f8fSths typedef struct MIPSnetState {
29a4dbb8bdSAndreas Färber     SysBusDevice parent_obj;
30d118d64aSHervé Poussineau 
31f0fc6f8fSths     uint32_t busy;
32f0fc6f8fSths     uint32_t rx_count;
33f0fc6f8fSths     uint32_t rx_read;
34f0fc6f8fSths     uint32_t tx_count;
35f0fc6f8fSths     uint32_t tx_written;
36f0fc6f8fSths     uint32_t intctl;
37f0fc6f8fSths     uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
38f0fc6f8fSths     uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
39d118d64aSHervé Poussineau     MemoryRegion io;
40f0fc6f8fSths     qemu_irq irq;
411f30d10aSMark McLoughlin     NICState *nic;
421f30d10aSMark McLoughlin     NICConf conf;
43f0fc6f8fSths } MIPSnetState;
44f0fc6f8fSths 
45f0fc6f8fSths static void mipsnet_reset(MIPSnetState *s)
46f0fc6f8fSths {
47f0fc6f8fSths     s->busy = 1;
48f0fc6f8fSths     s->rx_count = 0;
49f0fc6f8fSths     s->rx_read = 0;
50f0fc6f8fSths     s->tx_count = 0;
51f0fc6f8fSths     s->tx_written = 0;
52f0fc6f8fSths     s->intctl = 0;
53f0fc6f8fSths     memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
54f0fc6f8fSths     memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
55f0fc6f8fSths }
56f0fc6f8fSths 
57f0fc6f8fSths static void mipsnet_update_irq(MIPSnetState *s)
58f0fc6f8fSths {
59f0fc6f8fSths     int isr = !!s->intctl;
6083818f7cSHervé Poussineau     trace_mipsnet_irq(isr, s->intctl);
61f0fc6f8fSths     qemu_set_irq(s->irq, isr);
62f0fc6f8fSths }
63f0fc6f8fSths 
64f0fc6f8fSths static int mipsnet_buffer_full(MIPSnetState *s)
65f0fc6f8fSths {
66f0fc6f8fSths     if (s->rx_count >= MAX_ETH_FRAME_SIZE)
67f0fc6f8fSths         return 1;
68f0fc6f8fSths     return 0;
69f0fc6f8fSths }
70f0fc6f8fSths 
714e68f7a0SStefan Hajnoczi static int mipsnet_can_receive(NetClientState *nc)
72f0fc6f8fSths {
73cc1f0f45SJason Wang     MIPSnetState *s = qemu_get_nic_opaque(nc);
74f0fc6f8fSths 
75f0fc6f8fSths     if (s->busy)
76f0fc6f8fSths         return 0;
77f0fc6f8fSths     return !mipsnet_buffer_full(s);
78f0fc6f8fSths }
79f0fc6f8fSths 
804e68f7a0SStefan Hajnoczi static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size)
81f0fc6f8fSths {
82cc1f0f45SJason Wang     MIPSnetState *s = qemu_get_nic_opaque(nc);
83f0fc6f8fSths 
8483818f7cSHervé Poussineau     trace_mipsnet_receive(size);
851f30d10aSMark McLoughlin     if (!mipsnet_can_receive(nc))
861dd58ae0SFam Zheng         return 0;
87f0fc6f8fSths 
883af9187fSPrasad J Pandit     if (size >= sizeof(s->rx_buffer)) {
893af9187fSPrasad J Pandit         return 0;
903af9187fSPrasad J Pandit     }
91f0fc6f8fSths     s->busy = 1;
92f0fc6f8fSths 
93f0fc6f8fSths     /* Just accept everything. */
94f0fc6f8fSths 
95f0fc6f8fSths     /* Write packet data. */
96f0fc6f8fSths     memcpy(s->rx_buffer, buf, size);
97f0fc6f8fSths 
98f0fc6f8fSths     s->rx_count = size;
99f0fc6f8fSths     s->rx_read = 0;
100f0fc6f8fSths 
101f0fc6f8fSths     /* Now we can signal we have received something. */
102f0fc6f8fSths     s->intctl |= MIPSNET_INTCTL_RXDONE;
103f0fc6f8fSths     mipsnet_update_irq(s);
1044f1c942bSMark McLoughlin 
1054f1c942bSMark McLoughlin     return size;
106f0fc6f8fSths }
107f0fc6f8fSths 
108a8170e5eSAvi Kivity static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr,
109d118d64aSHervé Poussineau                                     unsigned int size)
110f0fc6f8fSths {
111f0fc6f8fSths     MIPSnetState *s = opaque;
112f0fc6f8fSths     int ret = 0;
113f0fc6f8fSths 
114f0fc6f8fSths     addr &= 0x3f;
115f0fc6f8fSths     switch (addr) {
116f0fc6f8fSths     case MIPSNET_DEV_ID:
1179b595395Saurel32         ret = be32_to_cpu(0x4d495053);		/* MIPS */
118f0fc6f8fSths         break;
119f0fc6f8fSths     case MIPSNET_DEV_ID + 4:
1209b595395Saurel32         ret = be32_to_cpu(0x4e455430);		/* NET0 */
121f0fc6f8fSths         break;
122f0fc6f8fSths     case MIPSNET_BUSY:
123f0fc6f8fSths         ret = s->busy;
124f0fc6f8fSths         break;
125f0fc6f8fSths     case MIPSNET_RX_DATA_COUNT:
126f0fc6f8fSths         ret = s->rx_count;
127f0fc6f8fSths         break;
128f0fc6f8fSths     case MIPSNET_TX_DATA_COUNT:
129f0fc6f8fSths         ret = s->tx_count;
130f0fc6f8fSths         break;
131f0fc6f8fSths     case MIPSNET_INT_CTL:
132f0fc6f8fSths         ret = s->intctl;
133f0fc6f8fSths         s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
134f0fc6f8fSths         break;
135f0fc6f8fSths     case MIPSNET_INTERRUPT_INFO:
136f0fc6f8fSths         /* XXX: This seems to be a per-VPE interrupt number. */
137f0fc6f8fSths         ret = 0;
138f0fc6f8fSths         break;
139f0fc6f8fSths     case MIPSNET_RX_DATA_BUFFER:
140f0fc6f8fSths         if (s->rx_count) {
141f0fc6f8fSths             s->rx_count--;
142f0fc6f8fSths             ret = s->rx_buffer[s->rx_read++];
1431dd58ae0SFam Zheng             if (mipsnet_can_receive(s->nic->ncs)) {
1441dd58ae0SFam Zheng                 qemu_flush_queued_packets(qemu_get_queue(s->nic));
1451dd58ae0SFam Zheng             }
146f0fc6f8fSths         }
147f0fc6f8fSths         break;
148f0fc6f8fSths     /* Reads as zero. */
149f0fc6f8fSths     case MIPSNET_TX_DATA_BUFFER:
150f0fc6f8fSths     default:
151f0fc6f8fSths         break;
152f0fc6f8fSths     }
15383818f7cSHervé Poussineau     trace_mipsnet_read(addr, ret);
154f0fc6f8fSths     return ret;
155f0fc6f8fSths }
156f0fc6f8fSths 
157a8170e5eSAvi Kivity static void mipsnet_ioport_write(void *opaque, hwaddr addr,
158d118d64aSHervé Poussineau                                  uint64_t val, unsigned int size)
159f0fc6f8fSths {
160f0fc6f8fSths     MIPSnetState *s = opaque;
161f0fc6f8fSths 
162f0fc6f8fSths     addr &= 0x3f;
16383818f7cSHervé Poussineau     trace_mipsnet_write(addr, val);
164f0fc6f8fSths     switch (addr) {
165f0fc6f8fSths     case MIPSNET_TX_DATA_COUNT:
166f0fc6f8fSths         s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
167f0fc6f8fSths         s->tx_written = 0;
168f0fc6f8fSths         break;
169f0fc6f8fSths     case MIPSNET_INT_CTL:
170f0fc6f8fSths         if (val & MIPSNET_INTCTL_TXDONE) {
171f0fc6f8fSths             s->intctl &= ~MIPSNET_INTCTL_TXDONE;
172f0fc6f8fSths         } else if (val & MIPSNET_INTCTL_RXDONE) {
173f0fc6f8fSths             s->intctl &= ~MIPSNET_INTCTL_RXDONE;
174f0fc6f8fSths         } else if (val & MIPSNET_INTCTL_TESTBIT) {
175f0fc6f8fSths             mipsnet_reset(s);
176f0fc6f8fSths             s->intctl |= MIPSNET_INTCTL_TESTBIT;
177f0fc6f8fSths         } else if (!val) {
178f0fc6f8fSths             /* ACK testbit interrupt, flag was cleared on read. */
179f0fc6f8fSths         }
180f0fc6f8fSths         s->busy = !!s->intctl;
181f0fc6f8fSths         mipsnet_update_irq(s);
1821dd58ae0SFam Zheng         if (mipsnet_can_receive(s->nic->ncs)) {
1831dd58ae0SFam Zheng             qemu_flush_queued_packets(qemu_get_queue(s->nic));
1841dd58ae0SFam Zheng         }
185f0fc6f8fSths         break;
186f0fc6f8fSths     case MIPSNET_TX_DATA_BUFFER:
187f0fc6f8fSths         s->tx_buffer[s->tx_written++] = val;
188d88d3a09SPrasad J Pandit         if ((s->tx_written >= MAX_ETH_FRAME_SIZE)
189d88d3a09SPrasad J Pandit             || (s->tx_written == s->tx_count)) {
190f0fc6f8fSths             /* Send buffer. */
191d88d3a09SPrasad J Pandit             trace_mipsnet_send(s->tx_written);
192d88d3a09SPrasad J Pandit             qemu_send_packet(qemu_get_queue(s->nic),
193d88d3a09SPrasad J Pandit                                 s->tx_buffer, s->tx_written);
194f0fc6f8fSths             s->tx_count = s->tx_written = 0;
195f0fc6f8fSths             s->intctl |= MIPSNET_INTCTL_TXDONE;
196f0fc6f8fSths             s->busy = 1;
197f0fc6f8fSths             mipsnet_update_irq(s);
198f0fc6f8fSths         }
199f0fc6f8fSths         break;
200f0fc6f8fSths     /* Read-only registers */
201f0fc6f8fSths     case MIPSNET_DEV_ID:
202f0fc6f8fSths     case MIPSNET_BUSY:
203f0fc6f8fSths     case MIPSNET_RX_DATA_COUNT:
204f0fc6f8fSths     case MIPSNET_INTERRUPT_INFO:
205f0fc6f8fSths     case MIPSNET_RX_DATA_BUFFER:
206f0fc6f8fSths     default:
207f0fc6f8fSths         break;
208f0fc6f8fSths     }
209f0fc6f8fSths }
210f0fc6f8fSths 
211c7298ab2SJuan Quintela static const VMStateDescription vmstate_mipsnet = {
212c7298ab2SJuan Quintela     .name = "mipsnet",
213c7298ab2SJuan Quintela     .version_id = 0,
214c7298ab2SJuan Quintela     .minimum_version_id = 0,
215c7298ab2SJuan Quintela     .fields = (VMStateField[]) {
216c7298ab2SJuan Quintela         VMSTATE_UINT32(busy, MIPSnetState),
217c7298ab2SJuan Quintela         VMSTATE_UINT32(rx_count, MIPSnetState),
218c7298ab2SJuan Quintela         VMSTATE_UINT32(rx_read, MIPSnetState),
219c7298ab2SJuan Quintela         VMSTATE_UINT32(tx_count, MIPSnetState),
220c7298ab2SJuan Quintela         VMSTATE_UINT32(tx_written, MIPSnetState),
221c7298ab2SJuan Quintela         VMSTATE_UINT32(intctl, MIPSnetState),
222c7298ab2SJuan Quintela         VMSTATE_BUFFER(rx_buffer, MIPSnetState),
223c7298ab2SJuan Quintela         VMSTATE_BUFFER(tx_buffer, MIPSnetState),
224c7298ab2SJuan Quintela         VMSTATE_END_OF_LIST()
225f0fc6f8fSths     }
226c7298ab2SJuan Quintela };
227f0fc6f8fSths 
2281f30d10aSMark McLoughlin static NetClientInfo net_mipsnet_info = {
229f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
2301f30d10aSMark McLoughlin     .size = sizeof(NICState),
2311f30d10aSMark McLoughlin     .receive = mipsnet_receive,
2321f30d10aSMark McLoughlin };
2331f30d10aSMark McLoughlin 
234a348f108SStefan Weil static const MemoryRegionOps mipsnet_ioport_ops = {
235d118d64aSHervé Poussineau     .read = mipsnet_ioport_read,
236d118d64aSHervé Poussineau     .write = mipsnet_ioport_write,
237d118d64aSHervé Poussineau     .impl.min_access_size = 1,
238d118d64aSHervé Poussineau     .impl.max_access_size = 4,
239d118d64aSHervé Poussineau };
240d118d64aSHervé Poussineau 
24104cb1572SCédric Le Goater static void mipsnet_realize(DeviceState *dev, Error **errp)
242f0fc6f8fSths {
24304cb1572SCédric Le Goater     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
244a4dbb8bdSAndreas Färber     MIPSnetState *s = MIPS_NET(dev);
245f0fc6f8fSths 
246eedfac6fSPaolo Bonzini     memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s,
247eedfac6fSPaolo Bonzini                           "mipsnet-io", 36);
248a4dbb8bdSAndreas Färber     sysbus_init_mmio(sbd, &s->io);
249a4dbb8bdSAndreas Färber     sysbus_init_irq(sbd, &s->irq);
2501f30d10aSMark McLoughlin 
2511f30d10aSMark McLoughlin     s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
252a4dbb8bdSAndreas Färber                           object_get_typename(OBJECT(dev)), dev->id, s);
253b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
2541f30d10aSMark McLoughlin }
255f0fc6f8fSths 
256d118d64aSHervé Poussineau static void mipsnet_sysbus_reset(DeviceState *dev)
257d118d64aSHervé Poussineau {
258a4dbb8bdSAndreas Färber     MIPSnetState *s = MIPS_NET(dev);
259f0fc6f8fSths     mipsnet_reset(s);
260f0fc6f8fSths }
261d118d64aSHervé Poussineau 
262999e12bbSAnthony Liguori static Property mipsnet_properties[] = {
263d118d64aSHervé Poussineau     DEFINE_NIC_PROPERTIES(MIPSnetState, conf),
264d118d64aSHervé Poussineau     DEFINE_PROP_END_OF_LIST(),
265999e12bbSAnthony Liguori };
266999e12bbSAnthony Liguori 
267999e12bbSAnthony Liguori static void mipsnet_class_init(ObjectClass *klass, void *data)
268999e12bbSAnthony Liguori {
26939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
270999e12bbSAnthony Liguori 
27104cb1572SCédric Le Goater     dc->realize = mipsnet_realize;
272125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
27339bffca2SAnthony Liguori     dc->desc = "MIPS Simulator network device";
27439bffca2SAnthony Liguori     dc->reset = mipsnet_sysbus_reset;
27539bffca2SAnthony Liguori     dc->vmsd = &vmstate_mipsnet;
27639bffca2SAnthony Liguori     dc->props = mipsnet_properties;
277d118d64aSHervé Poussineau }
278999e12bbSAnthony Liguori 
2798c43a6f0SAndreas Färber static const TypeInfo mipsnet_info = {
280a4dbb8bdSAndreas Färber     .name          = TYPE_MIPS_NET,
28139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
28239bffca2SAnthony Liguori     .instance_size = sizeof(MIPSnetState),
283999e12bbSAnthony Liguori     .class_init    = mipsnet_class_init,
284d118d64aSHervé Poussineau };
285d118d64aSHervé Poussineau 
28683f7d43aSAndreas Färber static void mipsnet_register_types(void)
287d118d64aSHervé Poussineau {
28839bffca2SAnthony Liguori     type_register_static(&mipsnet_info);
289d118d64aSHervé Poussineau }
290d118d64aSHervé Poussineau 
29183f7d43aSAndreas Färber type_init(mipsnet_register_types)
292