183c9f4caSPaolo Bonzini #include "hw/hw.h" 21422e32dSPaolo Bonzini #include "net/net.h" 383818f7cSHervé Poussineau #include "trace.h" 483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 5f0fc6f8fSths 6f0fc6f8fSths /* MIPSnet register offsets */ 7f0fc6f8fSths 8f0fc6f8fSths #define MIPSNET_DEV_ID 0x00 9f0fc6f8fSths #define MIPSNET_BUSY 0x08 10f0fc6f8fSths #define MIPSNET_RX_DATA_COUNT 0x0c 11f0fc6f8fSths #define MIPSNET_TX_DATA_COUNT 0x10 12f0fc6f8fSths #define MIPSNET_INT_CTL 0x14 13f0fc6f8fSths # define MIPSNET_INTCTL_TXDONE 0x00000001 14f0fc6f8fSths # define MIPSNET_INTCTL_RXDONE 0x00000002 15f0fc6f8fSths # define MIPSNET_INTCTL_TESTBIT 0x80000000 16f0fc6f8fSths #define MIPSNET_INTERRUPT_INFO 0x18 17f0fc6f8fSths #define MIPSNET_RX_DATA_BUFFER 0x1c 18f0fc6f8fSths #define MIPSNET_TX_DATA_BUFFER 0x20 19f0fc6f8fSths 20f0fc6f8fSths #define MAX_ETH_FRAME_SIZE 1514 21f0fc6f8fSths 22a4dbb8bdSAndreas Färber #define TYPE_MIPS_NET "mipsnet" 23a4dbb8bdSAndreas Färber #define MIPS_NET(obj) OBJECT_CHECK(MIPSnetState, (obj), TYPE_MIPS_NET) 24a4dbb8bdSAndreas Färber 25f0fc6f8fSths typedef struct MIPSnetState { 26a4dbb8bdSAndreas Färber SysBusDevice parent_obj; 27d118d64aSHervé Poussineau 28f0fc6f8fSths uint32_t busy; 29f0fc6f8fSths uint32_t rx_count; 30f0fc6f8fSths uint32_t rx_read; 31f0fc6f8fSths uint32_t tx_count; 32f0fc6f8fSths uint32_t tx_written; 33f0fc6f8fSths uint32_t intctl; 34f0fc6f8fSths uint8_t rx_buffer[MAX_ETH_FRAME_SIZE]; 35f0fc6f8fSths uint8_t tx_buffer[MAX_ETH_FRAME_SIZE]; 36d118d64aSHervé Poussineau MemoryRegion io; 37f0fc6f8fSths qemu_irq irq; 381f30d10aSMark McLoughlin NICState *nic; 391f30d10aSMark McLoughlin NICConf conf; 40f0fc6f8fSths } MIPSnetState; 41f0fc6f8fSths 42f0fc6f8fSths static void mipsnet_reset(MIPSnetState *s) 43f0fc6f8fSths { 44f0fc6f8fSths s->busy = 1; 45f0fc6f8fSths s->rx_count = 0; 46f0fc6f8fSths s->rx_read = 0; 47f0fc6f8fSths s->tx_count = 0; 48f0fc6f8fSths s->tx_written = 0; 49f0fc6f8fSths s->intctl = 0; 50f0fc6f8fSths memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE); 51f0fc6f8fSths memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE); 52f0fc6f8fSths } 53f0fc6f8fSths 54f0fc6f8fSths static void mipsnet_update_irq(MIPSnetState *s) 55f0fc6f8fSths { 56f0fc6f8fSths int isr = !!s->intctl; 5783818f7cSHervé Poussineau trace_mipsnet_irq(isr, s->intctl); 58f0fc6f8fSths qemu_set_irq(s->irq, isr); 59f0fc6f8fSths } 60f0fc6f8fSths 61f0fc6f8fSths static int mipsnet_buffer_full(MIPSnetState *s) 62f0fc6f8fSths { 63f0fc6f8fSths if (s->rx_count >= MAX_ETH_FRAME_SIZE) 64f0fc6f8fSths return 1; 65f0fc6f8fSths return 0; 66f0fc6f8fSths } 67f0fc6f8fSths 684e68f7a0SStefan Hajnoczi static int mipsnet_can_receive(NetClientState *nc) 69f0fc6f8fSths { 70cc1f0f45SJason Wang MIPSnetState *s = qemu_get_nic_opaque(nc); 71f0fc6f8fSths 72f0fc6f8fSths if (s->busy) 73f0fc6f8fSths return 0; 74f0fc6f8fSths return !mipsnet_buffer_full(s); 75f0fc6f8fSths } 76f0fc6f8fSths 774e68f7a0SStefan Hajnoczi static ssize_t mipsnet_receive(NetClientState *nc, const uint8_t *buf, size_t size) 78f0fc6f8fSths { 79cc1f0f45SJason Wang MIPSnetState *s = qemu_get_nic_opaque(nc); 80f0fc6f8fSths 8183818f7cSHervé Poussineau trace_mipsnet_receive(size); 821f30d10aSMark McLoughlin if (!mipsnet_can_receive(nc)) 83*1dd58ae0SFam Zheng return 0; 84f0fc6f8fSths 85f0fc6f8fSths s->busy = 1; 86f0fc6f8fSths 87f0fc6f8fSths /* Just accept everything. */ 88f0fc6f8fSths 89f0fc6f8fSths /* Write packet data. */ 90f0fc6f8fSths memcpy(s->rx_buffer, buf, size); 91f0fc6f8fSths 92f0fc6f8fSths s->rx_count = size; 93f0fc6f8fSths s->rx_read = 0; 94f0fc6f8fSths 95f0fc6f8fSths /* Now we can signal we have received something. */ 96f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_RXDONE; 97f0fc6f8fSths mipsnet_update_irq(s); 984f1c942bSMark McLoughlin 994f1c942bSMark McLoughlin return size; 100f0fc6f8fSths } 101f0fc6f8fSths 102a8170e5eSAvi Kivity static uint64_t mipsnet_ioport_read(void *opaque, hwaddr addr, 103d118d64aSHervé Poussineau unsigned int size) 104f0fc6f8fSths { 105f0fc6f8fSths MIPSnetState *s = opaque; 106f0fc6f8fSths int ret = 0; 107f0fc6f8fSths 108f0fc6f8fSths addr &= 0x3f; 109f0fc6f8fSths switch (addr) { 110f0fc6f8fSths case MIPSNET_DEV_ID: 1119b595395Saurel32 ret = be32_to_cpu(0x4d495053); /* MIPS */ 112f0fc6f8fSths break; 113f0fc6f8fSths case MIPSNET_DEV_ID + 4: 1149b595395Saurel32 ret = be32_to_cpu(0x4e455430); /* NET0 */ 115f0fc6f8fSths break; 116f0fc6f8fSths case MIPSNET_BUSY: 117f0fc6f8fSths ret = s->busy; 118f0fc6f8fSths break; 119f0fc6f8fSths case MIPSNET_RX_DATA_COUNT: 120f0fc6f8fSths ret = s->rx_count; 121f0fc6f8fSths break; 122f0fc6f8fSths case MIPSNET_TX_DATA_COUNT: 123f0fc6f8fSths ret = s->tx_count; 124f0fc6f8fSths break; 125f0fc6f8fSths case MIPSNET_INT_CTL: 126f0fc6f8fSths ret = s->intctl; 127f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_TESTBIT; 128f0fc6f8fSths break; 129f0fc6f8fSths case MIPSNET_INTERRUPT_INFO: 130f0fc6f8fSths /* XXX: This seems to be a per-VPE interrupt number. */ 131f0fc6f8fSths ret = 0; 132f0fc6f8fSths break; 133f0fc6f8fSths case MIPSNET_RX_DATA_BUFFER: 134f0fc6f8fSths if (s->rx_count) { 135f0fc6f8fSths s->rx_count--; 136f0fc6f8fSths ret = s->rx_buffer[s->rx_read++]; 137*1dd58ae0SFam Zheng if (mipsnet_can_receive(s->nic->ncs)) { 138*1dd58ae0SFam Zheng qemu_flush_queued_packets(qemu_get_queue(s->nic)); 139*1dd58ae0SFam Zheng } 140f0fc6f8fSths } 141f0fc6f8fSths break; 142f0fc6f8fSths /* Reads as zero. */ 143f0fc6f8fSths case MIPSNET_TX_DATA_BUFFER: 144f0fc6f8fSths default: 145f0fc6f8fSths break; 146f0fc6f8fSths } 14783818f7cSHervé Poussineau trace_mipsnet_read(addr, ret); 148f0fc6f8fSths return ret; 149f0fc6f8fSths } 150f0fc6f8fSths 151a8170e5eSAvi Kivity static void mipsnet_ioport_write(void *opaque, hwaddr addr, 152d118d64aSHervé Poussineau uint64_t val, unsigned int size) 153f0fc6f8fSths { 154f0fc6f8fSths MIPSnetState *s = opaque; 155f0fc6f8fSths 156f0fc6f8fSths addr &= 0x3f; 15783818f7cSHervé Poussineau trace_mipsnet_write(addr, val); 158f0fc6f8fSths switch (addr) { 159f0fc6f8fSths case MIPSNET_TX_DATA_COUNT: 160f0fc6f8fSths s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0; 161f0fc6f8fSths s->tx_written = 0; 162f0fc6f8fSths break; 163f0fc6f8fSths case MIPSNET_INT_CTL: 164f0fc6f8fSths if (val & MIPSNET_INTCTL_TXDONE) { 165f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_TXDONE; 166f0fc6f8fSths } else if (val & MIPSNET_INTCTL_RXDONE) { 167f0fc6f8fSths s->intctl &= ~MIPSNET_INTCTL_RXDONE; 168f0fc6f8fSths } else if (val & MIPSNET_INTCTL_TESTBIT) { 169f0fc6f8fSths mipsnet_reset(s); 170f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_TESTBIT; 171f0fc6f8fSths } else if (!val) { 172f0fc6f8fSths /* ACK testbit interrupt, flag was cleared on read. */ 173f0fc6f8fSths } 174f0fc6f8fSths s->busy = !!s->intctl; 175f0fc6f8fSths mipsnet_update_irq(s); 176*1dd58ae0SFam Zheng if (mipsnet_can_receive(s->nic->ncs)) { 177*1dd58ae0SFam Zheng qemu_flush_queued_packets(qemu_get_queue(s->nic)); 178*1dd58ae0SFam Zheng } 179f0fc6f8fSths break; 180f0fc6f8fSths case MIPSNET_TX_DATA_BUFFER: 181f0fc6f8fSths s->tx_buffer[s->tx_written++] = val; 182f0fc6f8fSths if (s->tx_written == s->tx_count) { 183f0fc6f8fSths /* Send buffer. */ 18483818f7cSHervé Poussineau trace_mipsnet_send(s->tx_count); 185b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), s->tx_buffer, s->tx_count); 186f0fc6f8fSths s->tx_count = s->tx_written = 0; 187f0fc6f8fSths s->intctl |= MIPSNET_INTCTL_TXDONE; 188f0fc6f8fSths s->busy = 1; 189f0fc6f8fSths mipsnet_update_irq(s); 190f0fc6f8fSths } 191f0fc6f8fSths break; 192f0fc6f8fSths /* Read-only registers */ 193f0fc6f8fSths case MIPSNET_DEV_ID: 194f0fc6f8fSths case MIPSNET_BUSY: 195f0fc6f8fSths case MIPSNET_RX_DATA_COUNT: 196f0fc6f8fSths case MIPSNET_INTERRUPT_INFO: 197f0fc6f8fSths case MIPSNET_RX_DATA_BUFFER: 198f0fc6f8fSths default: 199f0fc6f8fSths break; 200f0fc6f8fSths } 201f0fc6f8fSths } 202f0fc6f8fSths 203c7298ab2SJuan Quintela static const VMStateDescription vmstate_mipsnet = { 204c7298ab2SJuan Quintela .name = "mipsnet", 205c7298ab2SJuan Quintela .version_id = 0, 206c7298ab2SJuan Quintela .minimum_version_id = 0, 207c7298ab2SJuan Quintela .fields = (VMStateField[]) { 208c7298ab2SJuan Quintela VMSTATE_UINT32(busy, MIPSnetState), 209c7298ab2SJuan Quintela VMSTATE_UINT32(rx_count, MIPSnetState), 210c7298ab2SJuan Quintela VMSTATE_UINT32(rx_read, MIPSnetState), 211c7298ab2SJuan Quintela VMSTATE_UINT32(tx_count, MIPSnetState), 212c7298ab2SJuan Quintela VMSTATE_UINT32(tx_written, MIPSnetState), 213c7298ab2SJuan Quintela VMSTATE_UINT32(intctl, MIPSnetState), 214c7298ab2SJuan Quintela VMSTATE_BUFFER(rx_buffer, MIPSnetState), 215c7298ab2SJuan Quintela VMSTATE_BUFFER(tx_buffer, MIPSnetState), 216c7298ab2SJuan Quintela VMSTATE_END_OF_LIST() 217f0fc6f8fSths } 218c7298ab2SJuan Quintela }; 219f0fc6f8fSths 2201f30d10aSMark McLoughlin static NetClientInfo net_mipsnet_info = { 2212be64a68SLaszlo Ersek .type = NET_CLIENT_OPTIONS_KIND_NIC, 2221f30d10aSMark McLoughlin .size = sizeof(NICState), 2231f30d10aSMark McLoughlin .receive = mipsnet_receive, 2241f30d10aSMark McLoughlin }; 2251f30d10aSMark McLoughlin 226a348f108SStefan Weil static const MemoryRegionOps mipsnet_ioport_ops = { 227d118d64aSHervé Poussineau .read = mipsnet_ioport_read, 228d118d64aSHervé Poussineau .write = mipsnet_ioport_write, 229d118d64aSHervé Poussineau .impl.min_access_size = 1, 230d118d64aSHervé Poussineau .impl.max_access_size = 4, 231d118d64aSHervé Poussineau }; 232d118d64aSHervé Poussineau 233a4dbb8bdSAndreas Färber static int mipsnet_sysbus_init(SysBusDevice *sbd) 234f0fc6f8fSths { 235a4dbb8bdSAndreas Färber DeviceState *dev = DEVICE(sbd); 236a4dbb8bdSAndreas Färber MIPSnetState *s = MIPS_NET(dev); 237f0fc6f8fSths 238eedfac6fSPaolo Bonzini memory_region_init_io(&s->io, OBJECT(dev), &mipsnet_ioport_ops, s, 239eedfac6fSPaolo Bonzini "mipsnet-io", 36); 240a4dbb8bdSAndreas Färber sysbus_init_mmio(sbd, &s->io); 241a4dbb8bdSAndreas Färber sysbus_init_irq(sbd, &s->irq); 2421f30d10aSMark McLoughlin 2431f30d10aSMark McLoughlin s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf, 244a4dbb8bdSAndreas Färber object_get_typename(OBJECT(dev)), dev->id, s); 245b356f76dSJason Wang qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 246d118d64aSHervé Poussineau 247d118d64aSHervé Poussineau return 0; 2481f30d10aSMark McLoughlin } 249f0fc6f8fSths 250d118d64aSHervé Poussineau static void mipsnet_sysbus_reset(DeviceState *dev) 251d118d64aSHervé Poussineau { 252a4dbb8bdSAndreas Färber MIPSnetState *s = MIPS_NET(dev); 253f0fc6f8fSths mipsnet_reset(s); 254f0fc6f8fSths } 255d118d64aSHervé Poussineau 256999e12bbSAnthony Liguori static Property mipsnet_properties[] = { 257d118d64aSHervé Poussineau DEFINE_NIC_PROPERTIES(MIPSnetState, conf), 258d118d64aSHervé Poussineau DEFINE_PROP_END_OF_LIST(), 259999e12bbSAnthony Liguori }; 260999e12bbSAnthony Liguori 261999e12bbSAnthony Liguori static void mipsnet_class_init(ObjectClass *klass, void *data) 262999e12bbSAnthony Liguori { 26339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 264999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 265999e12bbSAnthony Liguori 266999e12bbSAnthony Liguori k->init = mipsnet_sysbus_init; 267125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 26839bffca2SAnthony Liguori dc->desc = "MIPS Simulator network device"; 26939bffca2SAnthony Liguori dc->reset = mipsnet_sysbus_reset; 27039bffca2SAnthony Liguori dc->vmsd = &vmstate_mipsnet; 27139bffca2SAnthony Liguori dc->props = mipsnet_properties; 272d118d64aSHervé Poussineau } 273999e12bbSAnthony Liguori 2748c43a6f0SAndreas Färber static const TypeInfo mipsnet_info = { 275a4dbb8bdSAndreas Färber .name = TYPE_MIPS_NET, 27639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 27739bffca2SAnthony Liguori .instance_size = sizeof(MIPSnetState), 278999e12bbSAnthony Liguori .class_init = mipsnet_class_init, 279d118d64aSHervé Poussineau }; 280d118d64aSHervé Poussineau 28183f7d43aSAndreas Färber static void mipsnet_register_types(void) 282d118d64aSHervé Poussineau { 28339bffca2SAnthony Liguori type_register_static(&mipsnet_info); 284d118d64aSHervé Poussineau } 285d118d64aSHervé Poussineau 28683f7d43aSAndreas Färber type_init(mipsnet_register_types) 287