1fcbd8018SJean-Christophe Dubois /* 2fcbd8018SJean-Christophe Dubois * i.MX Fast Ethernet Controller emulation. 3fcbd8018SJean-Christophe Dubois * 4fcbd8018SJean-Christophe Dubois * Copyright (c) 2013 Jean-Christophe Dubois. <jcd@tribudubois.net> 5fcbd8018SJean-Christophe Dubois * 6fcbd8018SJean-Christophe Dubois * Based on Coldfire Fast Ethernet Controller emulation. 7fcbd8018SJean-Christophe Dubois * 8fcbd8018SJean-Christophe Dubois * Copyright (c) 2007 CodeSourcery. 9fcbd8018SJean-Christophe Dubois * 10fcbd8018SJean-Christophe Dubois * This program is free software; you can redistribute it and/or modify it 11fcbd8018SJean-Christophe Dubois * under the terms of the GNU General Public License as published by the 12fcbd8018SJean-Christophe Dubois * Free Software Foundation; either version 2 of the License, or 13fcbd8018SJean-Christophe Dubois * (at your option) any later version. 14fcbd8018SJean-Christophe Dubois * 15fcbd8018SJean-Christophe Dubois * This program is distributed in the hope that it will be useful, but WITHOUT 16fcbd8018SJean-Christophe Dubois * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 17fcbd8018SJean-Christophe Dubois * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 18fcbd8018SJean-Christophe Dubois * for more details. 19fcbd8018SJean-Christophe Dubois * 20fcbd8018SJean-Christophe Dubois * You should have received a copy of the GNU General Public License along 21fcbd8018SJean-Christophe Dubois * with this program; if not, see <http://www.gnu.org/licenses/>. 22fcbd8018SJean-Christophe Dubois */ 23fcbd8018SJean-Christophe Dubois 248ef94f0bSPeter Maydell #include "qemu/osdep.h" 25*64552b6bSMarkus Armbruster #include "hw/irq.h" 26fcbd8018SJean-Christophe Dubois #include "hw/net/imx_fec.h" 27fcbd8018SJean-Christophe Dubois #include "sysemu/dma.h" 2803dd024fSPaolo Bonzini #include "qemu/log.h" 290b8fa32fSMarkus Armbruster #include "qemu/module.h" 30a699b410SJean-Christophe Dubois #include "net/checksum.h" 31a699b410SJean-Christophe Dubois #include "net/eth.h" 32fcbd8018SJean-Christophe Dubois 33fcbd8018SJean-Christophe Dubois /* For crc32 */ 34fcbd8018SJean-Christophe Dubois #include <zlib.h> 35fcbd8018SJean-Christophe Dubois 36b72d8d25SJean-Christophe Dubois #ifndef DEBUG_IMX_FEC 37b72d8d25SJean-Christophe Dubois #define DEBUG_IMX_FEC 0 38fcbd8018SJean-Christophe Dubois #endif 39fcbd8018SJean-Christophe Dubois 40b72d8d25SJean-Christophe Dubois #define FEC_PRINTF(fmt, args...) \ 41b72d8d25SJean-Christophe Dubois do { \ 42b72d8d25SJean-Christophe Dubois if (DEBUG_IMX_FEC) { \ 43b72d8d25SJean-Christophe Dubois fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_FEC, \ 44b72d8d25SJean-Christophe Dubois __func__, ##args); \ 45b72d8d25SJean-Christophe Dubois } \ 46fcbd8018SJean-Christophe Dubois } while (0) 47b72d8d25SJean-Christophe Dubois 48b72d8d25SJean-Christophe Dubois #ifndef DEBUG_IMX_PHY 49b72d8d25SJean-Christophe Dubois #define DEBUG_IMX_PHY 0 50fcbd8018SJean-Christophe Dubois #endif 51fcbd8018SJean-Christophe Dubois 52b72d8d25SJean-Christophe Dubois #define PHY_PRINTF(fmt, args...) \ 53b72d8d25SJean-Christophe Dubois do { \ 54b72d8d25SJean-Christophe Dubois if (DEBUG_IMX_PHY) { \ 55b72d8d25SJean-Christophe Dubois fprintf(stderr, "[%s.phy]%s: " fmt , TYPE_IMX_FEC, \ 56b72d8d25SJean-Christophe Dubois __func__, ##args); \ 57b72d8d25SJean-Christophe Dubois } \ 58fcbd8018SJean-Christophe Dubois } while (0) 59fcbd8018SJean-Christophe Dubois 6081f17e0dSPrasad J Pandit #define IMX_MAX_DESC 1024 6181f17e0dSPrasad J Pandit 62a699b410SJean-Christophe Dubois static const char *imx_default_reg_name(IMXFECState *s, uint32_t index) 63db0de352SJean-Christophe Dubois { 64db0de352SJean-Christophe Dubois static char tmp[20]; 65a699b410SJean-Christophe Dubois sprintf(tmp, "index %d", index); 66a699b410SJean-Christophe Dubois return tmp; 67a699b410SJean-Christophe Dubois } 68db0de352SJean-Christophe Dubois 69a699b410SJean-Christophe Dubois static const char *imx_fec_reg_name(IMXFECState *s, uint32_t index) 70a699b410SJean-Christophe Dubois { 71a699b410SJean-Christophe Dubois switch (index) { 72a699b410SJean-Christophe Dubois case ENET_FRBR: 73a699b410SJean-Christophe Dubois return "FRBR"; 74a699b410SJean-Christophe Dubois case ENET_FRSR: 75a699b410SJean-Christophe Dubois return "FRSR"; 76a699b410SJean-Christophe Dubois case ENET_MIIGSK_CFGR: 77a699b410SJean-Christophe Dubois return "MIIGSK_CFGR"; 78a699b410SJean-Christophe Dubois case ENET_MIIGSK_ENR: 79a699b410SJean-Christophe Dubois return "MIIGSK_ENR"; 80a699b410SJean-Christophe Dubois default: 81a699b410SJean-Christophe Dubois return imx_default_reg_name(s, index); 82a699b410SJean-Christophe Dubois } 83a699b410SJean-Christophe Dubois } 84a699b410SJean-Christophe Dubois 85a699b410SJean-Christophe Dubois static const char *imx_enet_reg_name(IMXFECState *s, uint32_t index) 86a699b410SJean-Christophe Dubois { 87a699b410SJean-Christophe Dubois switch (index) { 88a699b410SJean-Christophe Dubois case ENET_RSFL: 89a699b410SJean-Christophe Dubois return "RSFL"; 90a699b410SJean-Christophe Dubois case ENET_RSEM: 91a699b410SJean-Christophe Dubois return "RSEM"; 92a699b410SJean-Christophe Dubois case ENET_RAEM: 93a699b410SJean-Christophe Dubois return "RAEM"; 94a699b410SJean-Christophe Dubois case ENET_RAFL: 95a699b410SJean-Christophe Dubois return "RAFL"; 96a699b410SJean-Christophe Dubois case ENET_TSEM: 97a699b410SJean-Christophe Dubois return "TSEM"; 98a699b410SJean-Christophe Dubois case ENET_TAEM: 99a699b410SJean-Christophe Dubois return "TAEM"; 100a699b410SJean-Christophe Dubois case ENET_TAFL: 101a699b410SJean-Christophe Dubois return "TAFL"; 102a699b410SJean-Christophe Dubois case ENET_TIPG: 103a699b410SJean-Christophe Dubois return "TIPG"; 104a699b410SJean-Christophe Dubois case ENET_FTRL: 105a699b410SJean-Christophe Dubois return "FTRL"; 106a699b410SJean-Christophe Dubois case ENET_TACC: 107a699b410SJean-Christophe Dubois return "TACC"; 108a699b410SJean-Christophe Dubois case ENET_RACC: 109a699b410SJean-Christophe Dubois return "RACC"; 110a699b410SJean-Christophe Dubois case ENET_ATCR: 111a699b410SJean-Christophe Dubois return "ATCR"; 112a699b410SJean-Christophe Dubois case ENET_ATVR: 113a699b410SJean-Christophe Dubois return "ATVR"; 114a699b410SJean-Christophe Dubois case ENET_ATOFF: 115a699b410SJean-Christophe Dubois return "ATOFF"; 116a699b410SJean-Christophe Dubois case ENET_ATPER: 117a699b410SJean-Christophe Dubois return "ATPER"; 118a699b410SJean-Christophe Dubois case ENET_ATCOR: 119a699b410SJean-Christophe Dubois return "ATCOR"; 120a699b410SJean-Christophe Dubois case ENET_ATINC: 121a699b410SJean-Christophe Dubois return "ATINC"; 122a699b410SJean-Christophe Dubois case ENET_ATSTMP: 123a699b410SJean-Christophe Dubois return "ATSTMP"; 124a699b410SJean-Christophe Dubois case ENET_TGSR: 125a699b410SJean-Christophe Dubois return "TGSR"; 126a699b410SJean-Christophe Dubois case ENET_TCSR0: 127a699b410SJean-Christophe Dubois return "TCSR0"; 128a699b410SJean-Christophe Dubois case ENET_TCCR0: 129a699b410SJean-Christophe Dubois return "TCCR0"; 130a699b410SJean-Christophe Dubois case ENET_TCSR1: 131a699b410SJean-Christophe Dubois return "TCSR1"; 132a699b410SJean-Christophe Dubois case ENET_TCCR1: 133a699b410SJean-Christophe Dubois return "TCCR1"; 134a699b410SJean-Christophe Dubois case ENET_TCSR2: 135a699b410SJean-Christophe Dubois return "TCSR2"; 136a699b410SJean-Christophe Dubois case ENET_TCCR2: 137a699b410SJean-Christophe Dubois return "TCCR2"; 138a699b410SJean-Christophe Dubois case ENET_TCSR3: 139a699b410SJean-Christophe Dubois return "TCSR3"; 140a699b410SJean-Christophe Dubois case ENET_TCCR3: 141a699b410SJean-Christophe Dubois return "TCCR3"; 142a699b410SJean-Christophe Dubois default: 143a699b410SJean-Christophe Dubois return imx_default_reg_name(s, index); 144a699b410SJean-Christophe Dubois } 145a699b410SJean-Christophe Dubois } 146a699b410SJean-Christophe Dubois 147a699b410SJean-Christophe Dubois static const char *imx_eth_reg_name(IMXFECState *s, uint32_t index) 148a699b410SJean-Christophe Dubois { 149db0de352SJean-Christophe Dubois switch (index) { 150db0de352SJean-Christophe Dubois case ENET_EIR: 151db0de352SJean-Christophe Dubois return "EIR"; 152db0de352SJean-Christophe Dubois case ENET_EIMR: 153db0de352SJean-Christophe Dubois return "EIMR"; 154db0de352SJean-Christophe Dubois case ENET_RDAR: 155db0de352SJean-Christophe Dubois return "RDAR"; 156db0de352SJean-Christophe Dubois case ENET_TDAR: 157db0de352SJean-Christophe Dubois return "TDAR"; 158db0de352SJean-Christophe Dubois case ENET_ECR: 159db0de352SJean-Christophe Dubois return "ECR"; 160db0de352SJean-Christophe Dubois case ENET_MMFR: 161db0de352SJean-Christophe Dubois return "MMFR"; 162db0de352SJean-Christophe Dubois case ENET_MSCR: 163db0de352SJean-Christophe Dubois return "MSCR"; 164db0de352SJean-Christophe Dubois case ENET_MIBC: 165db0de352SJean-Christophe Dubois return "MIBC"; 166db0de352SJean-Christophe Dubois case ENET_RCR: 167db0de352SJean-Christophe Dubois return "RCR"; 168db0de352SJean-Christophe Dubois case ENET_TCR: 169db0de352SJean-Christophe Dubois return "TCR"; 170db0de352SJean-Christophe Dubois case ENET_PALR: 171db0de352SJean-Christophe Dubois return "PALR"; 172db0de352SJean-Christophe Dubois case ENET_PAUR: 173db0de352SJean-Christophe Dubois return "PAUR"; 174db0de352SJean-Christophe Dubois case ENET_OPD: 175db0de352SJean-Christophe Dubois return "OPD"; 176db0de352SJean-Christophe Dubois case ENET_IAUR: 177db0de352SJean-Christophe Dubois return "IAUR"; 178db0de352SJean-Christophe Dubois case ENET_IALR: 179db0de352SJean-Christophe Dubois return "IALR"; 180db0de352SJean-Christophe Dubois case ENET_GAUR: 181db0de352SJean-Christophe Dubois return "GAUR"; 182db0de352SJean-Christophe Dubois case ENET_GALR: 183db0de352SJean-Christophe Dubois return "GALR"; 184db0de352SJean-Christophe Dubois case ENET_TFWR: 185db0de352SJean-Christophe Dubois return "TFWR"; 186db0de352SJean-Christophe Dubois case ENET_RDSR: 187db0de352SJean-Christophe Dubois return "RDSR"; 188db0de352SJean-Christophe Dubois case ENET_TDSR: 189db0de352SJean-Christophe Dubois return "TDSR"; 190db0de352SJean-Christophe Dubois case ENET_MRBR: 191db0de352SJean-Christophe Dubois return "MRBR"; 192db0de352SJean-Christophe Dubois default: 193a699b410SJean-Christophe Dubois if (s->is_fec) { 194a699b410SJean-Christophe Dubois return imx_fec_reg_name(s, index); 195a699b410SJean-Christophe Dubois } else { 196a699b410SJean-Christophe Dubois return imx_enet_reg_name(s, index); 197a699b410SJean-Christophe Dubois } 198db0de352SJean-Christophe Dubois } 199db0de352SJean-Christophe Dubois } 200db0de352SJean-Christophe Dubois 201f93f961cSAndrey Smirnov /* 202f93f961cSAndrey Smirnov * Versions of this device with more than one TX descriptor save the 203f93f961cSAndrey Smirnov * 2nd and 3rd descriptors in a subsection, to maintain migration 204f93f961cSAndrey Smirnov * compatibility with previous versions of the device that only 205f93f961cSAndrey Smirnov * supported a single descriptor. 206f93f961cSAndrey Smirnov */ 207f93f961cSAndrey Smirnov static bool imx_eth_is_multi_tx_ring(void *opaque) 208f93f961cSAndrey Smirnov { 209f93f961cSAndrey Smirnov IMXFECState *s = IMX_FEC(opaque); 210f93f961cSAndrey Smirnov 211f93f961cSAndrey Smirnov return s->tx_ring_num > 1; 212f93f961cSAndrey Smirnov } 213f93f961cSAndrey Smirnov 214f93f961cSAndrey Smirnov static const VMStateDescription vmstate_imx_eth_txdescs = { 215f93f961cSAndrey Smirnov .name = "imx.fec/txdescs", 216f93f961cSAndrey Smirnov .version_id = 1, 217f93f961cSAndrey Smirnov .minimum_version_id = 1, 218f93f961cSAndrey Smirnov .needed = imx_eth_is_multi_tx_ring, 219f93f961cSAndrey Smirnov .fields = (VMStateField[]) { 220f93f961cSAndrey Smirnov VMSTATE_UINT32(tx_descriptor[1], IMXFECState), 221f93f961cSAndrey Smirnov VMSTATE_UINT32(tx_descriptor[2], IMXFECState), 222f93f961cSAndrey Smirnov VMSTATE_END_OF_LIST() 223f93f961cSAndrey Smirnov } 224f93f961cSAndrey Smirnov }; 225f93f961cSAndrey Smirnov 226a699b410SJean-Christophe Dubois static const VMStateDescription vmstate_imx_eth = { 227fcbd8018SJean-Christophe Dubois .name = TYPE_IMX_FEC, 228db0de352SJean-Christophe Dubois .version_id = 2, 229db0de352SJean-Christophe Dubois .minimum_version_id = 2, 230fcbd8018SJean-Christophe Dubois .fields = (VMStateField[]) { 231db0de352SJean-Christophe Dubois VMSTATE_UINT32_ARRAY(regs, IMXFECState, ENET_MAX), 232fcbd8018SJean-Christophe Dubois VMSTATE_UINT32(rx_descriptor, IMXFECState), 233f93f961cSAndrey Smirnov VMSTATE_UINT32(tx_descriptor[0], IMXFECState), 234fcbd8018SJean-Christophe Dubois VMSTATE_UINT32(phy_status, IMXFECState), 235fcbd8018SJean-Christophe Dubois VMSTATE_UINT32(phy_control, IMXFECState), 236fcbd8018SJean-Christophe Dubois VMSTATE_UINT32(phy_advertise, IMXFECState), 237fcbd8018SJean-Christophe Dubois VMSTATE_UINT32(phy_int, IMXFECState), 238fcbd8018SJean-Christophe Dubois VMSTATE_UINT32(phy_int_mask, IMXFECState), 239fcbd8018SJean-Christophe Dubois VMSTATE_END_OF_LIST() 240f93f961cSAndrey Smirnov }, 241f93f961cSAndrey Smirnov .subsections = (const VMStateDescription * []) { 242f93f961cSAndrey Smirnov &vmstate_imx_eth_txdescs, 243f93f961cSAndrey Smirnov NULL 244f93f961cSAndrey Smirnov }, 245fcbd8018SJean-Christophe Dubois }; 246fcbd8018SJean-Christophe Dubois 247fcbd8018SJean-Christophe Dubois #define PHY_INT_ENERGYON (1 << 7) 248fcbd8018SJean-Christophe Dubois #define PHY_INT_AUTONEG_COMPLETE (1 << 6) 249fcbd8018SJean-Christophe Dubois #define PHY_INT_FAULT (1 << 5) 250fcbd8018SJean-Christophe Dubois #define PHY_INT_DOWN (1 << 4) 251fcbd8018SJean-Christophe Dubois #define PHY_INT_AUTONEG_LP (1 << 3) 252fcbd8018SJean-Christophe Dubois #define PHY_INT_PARFAULT (1 << 2) 253fcbd8018SJean-Christophe Dubois #define PHY_INT_AUTONEG_PAGE (1 << 1) 254fcbd8018SJean-Christophe Dubois 255a699b410SJean-Christophe Dubois static void imx_eth_update(IMXFECState *s); 256fcbd8018SJean-Christophe Dubois 257fcbd8018SJean-Christophe Dubois /* 258fcbd8018SJean-Christophe Dubois * The MII phy could raise a GPIO to the processor which in turn 259fcbd8018SJean-Christophe Dubois * could be handled as an interrpt by the OS. 260fcbd8018SJean-Christophe Dubois * For now we don't handle any GPIO/interrupt line, so the OS will 261fcbd8018SJean-Christophe Dubois * have to poll for the PHY status. 262fcbd8018SJean-Christophe Dubois */ 263fcbd8018SJean-Christophe Dubois static void phy_update_irq(IMXFECState *s) 264fcbd8018SJean-Christophe Dubois { 265a699b410SJean-Christophe Dubois imx_eth_update(s); 266fcbd8018SJean-Christophe Dubois } 267fcbd8018SJean-Christophe Dubois 268fcbd8018SJean-Christophe Dubois static void phy_update_link(IMXFECState *s) 269fcbd8018SJean-Christophe Dubois { 270fcbd8018SJean-Christophe Dubois /* Autonegotiation status mirrors link status. */ 271fcbd8018SJean-Christophe Dubois if (qemu_get_queue(s->nic)->link_down) { 272fcbd8018SJean-Christophe Dubois PHY_PRINTF("link is down\n"); 273fcbd8018SJean-Christophe Dubois s->phy_status &= ~0x0024; 274fcbd8018SJean-Christophe Dubois s->phy_int |= PHY_INT_DOWN; 275fcbd8018SJean-Christophe Dubois } else { 276fcbd8018SJean-Christophe Dubois PHY_PRINTF("link is up\n"); 277fcbd8018SJean-Christophe Dubois s->phy_status |= 0x0024; 278fcbd8018SJean-Christophe Dubois s->phy_int |= PHY_INT_ENERGYON; 279fcbd8018SJean-Christophe Dubois s->phy_int |= PHY_INT_AUTONEG_COMPLETE; 280fcbd8018SJean-Christophe Dubois } 281fcbd8018SJean-Christophe Dubois phy_update_irq(s); 282fcbd8018SJean-Christophe Dubois } 283fcbd8018SJean-Christophe Dubois 284a699b410SJean-Christophe Dubois static void imx_eth_set_link(NetClientState *nc) 285fcbd8018SJean-Christophe Dubois { 286fcbd8018SJean-Christophe Dubois phy_update_link(IMX_FEC(qemu_get_nic_opaque(nc))); 287fcbd8018SJean-Christophe Dubois } 288fcbd8018SJean-Christophe Dubois 289fcbd8018SJean-Christophe Dubois static void phy_reset(IMXFECState *s) 290fcbd8018SJean-Christophe Dubois { 291fcbd8018SJean-Christophe Dubois s->phy_status = 0x7809; 292fcbd8018SJean-Christophe Dubois s->phy_control = 0x3000; 293fcbd8018SJean-Christophe Dubois s->phy_advertise = 0x01e1; 294fcbd8018SJean-Christophe Dubois s->phy_int_mask = 0; 295fcbd8018SJean-Christophe Dubois s->phy_int = 0; 296fcbd8018SJean-Christophe Dubois phy_update_link(s); 297fcbd8018SJean-Christophe Dubois } 298fcbd8018SJean-Christophe Dubois 299fcbd8018SJean-Christophe Dubois static uint32_t do_phy_read(IMXFECState *s, int reg) 300fcbd8018SJean-Christophe Dubois { 301fcbd8018SJean-Christophe Dubois uint32_t val; 302fcbd8018SJean-Christophe Dubois 303fcbd8018SJean-Christophe Dubois if (reg > 31) { 304fcbd8018SJean-Christophe Dubois /* we only advertise one phy */ 305fcbd8018SJean-Christophe Dubois return 0; 306fcbd8018SJean-Christophe Dubois } 307fcbd8018SJean-Christophe Dubois 308fcbd8018SJean-Christophe Dubois switch (reg) { 309fcbd8018SJean-Christophe Dubois case 0: /* Basic Control */ 310fcbd8018SJean-Christophe Dubois val = s->phy_control; 311fcbd8018SJean-Christophe Dubois break; 312fcbd8018SJean-Christophe Dubois case 1: /* Basic Status */ 313fcbd8018SJean-Christophe Dubois val = s->phy_status; 314fcbd8018SJean-Christophe Dubois break; 315fcbd8018SJean-Christophe Dubois case 2: /* ID1 */ 316fcbd8018SJean-Christophe Dubois val = 0x0007; 317fcbd8018SJean-Christophe Dubois break; 318fcbd8018SJean-Christophe Dubois case 3: /* ID2 */ 319fcbd8018SJean-Christophe Dubois val = 0xc0d1; 320fcbd8018SJean-Christophe Dubois break; 321fcbd8018SJean-Christophe Dubois case 4: /* Auto-neg advertisement */ 322fcbd8018SJean-Christophe Dubois val = s->phy_advertise; 323fcbd8018SJean-Christophe Dubois break; 324fcbd8018SJean-Christophe Dubois case 5: /* Auto-neg Link Partner Ability */ 325fcbd8018SJean-Christophe Dubois val = 0x0f71; 326fcbd8018SJean-Christophe Dubois break; 327fcbd8018SJean-Christophe Dubois case 6: /* Auto-neg Expansion */ 328fcbd8018SJean-Christophe Dubois val = 1; 329fcbd8018SJean-Christophe Dubois break; 330fcbd8018SJean-Christophe Dubois case 29: /* Interrupt source. */ 331fcbd8018SJean-Christophe Dubois val = s->phy_int; 332fcbd8018SJean-Christophe Dubois s->phy_int = 0; 333fcbd8018SJean-Christophe Dubois phy_update_irq(s); 334fcbd8018SJean-Christophe Dubois break; 335fcbd8018SJean-Christophe Dubois case 30: /* Interrupt mask */ 336fcbd8018SJean-Christophe Dubois val = s->phy_int_mask; 337fcbd8018SJean-Christophe Dubois break; 338fcbd8018SJean-Christophe Dubois case 17: 339fcbd8018SJean-Christophe Dubois case 18: 340fcbd8018SJean-Christophe Dubois case 27: 341fcbd8018SJean-Christophe Dubois case 31: 342b72d8d25SJean-Christophe Dubois qemu_log_mask(LOG_UNIMP, "[%s.phy]%s: reg %d not implemented\n", 343fcbd8018SJean-Christophe Dubois TYPE_IMX_FEC, __func__, reg); 344fcbd8018SJean-Christophe Dubois val = 0; 345fcbd8018SJean-Christophe Dubois break; 346fcbd8018SJean-Christophe Dubois default: 347b72d8d25SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n", 348fcbd8018SJean-Christophe Dubois TYPE_IMX_FEC, __func__, reg); 349fcbd8018SJean-Christophe Dubois val = 0; 350fcbd8018SJean-Christophe Dubois break; 351fcbd8018SJean-Christophe Dubois } 352fcbd8018SJean-Christophe Dubois 353fcbd8018SJean-Christophe Dubois PHY_PRINTF("read 0x%04x @ %d\n", val, reg); 354fcbd8018SJean-Christophe Dubois 355fcbd8018SJean-Christophe Dubois return val; 356fcbd8018SJean-Christophe Dubois } 357fcbd8018SJean-Christophe Dubois 358fcbd8018SJean-Christophe Dubois static void do_phy_write(IMXFECState *s, int reg, uint32_t val) 359fcbd8018SJean-Christophe Dubois { 360fcbd8018SJean-Christophe Dubois PHY_PRINTF("write 0x%04x @ %d\n", val, reg); 361fcbd8018SJean-Christophe Dubois 362fcbd8018SJean-Christophe Dubois if (reg > 31) { 363fcbd8018SJean-Christophe Dubois /* we only advertise one phy */ 364fcbd8018SJean-Christophe Dubois return; 365fcbd8018SJean-Christophe Dubois } 366fcbd8018SJean-Christophe Dubois 367fcbd8018SJean-Christophe Dubois switch (reg) { 368fcbd8018SJean-Christophe Dubois case 0: /* Basic Control */ 369fcbd8018SJean-Christophe Dubois if (val & 0x8000) { 370fcbd8018SJean-Christophe Dubois phy_reset(s); 371fcbd8018SJean-Christophe Dubois } else { 372fcbd8018SJean-Christophe Dubois s->phy_control = val & 0x7980; 373fcbd8018SJean-Christophe Dubois /* Complete autonegotiation immediately. */ 374fcbd8018SJean-Christophe Dubois if (val & 0x1000) { 375fcbd8018SJean-Christophe Dubois s->phy_status |= 0x0020; 376fcbd8018SJean-Christophe Dubois } 377fcbd8018SJean-Christophe Dubois } 378fcbd8018SJean-Christophe Dubois break; 379fcbd8018SJean-Christophe Dubois case 4: /* Auto-neg advertisement */ 380fcbd8018SJean-Christophe Dubois s->phy_advertise = (val & 0x2d7f) | 0x80; 381fcbd8018SJean-Christophe Dubois break; 382fcbd8018SJean-Christophe Dubois case 30: /* Interrupt mask */ 383fcbd8018SJean-Christophe Dubois s->phy_int_mask = val & 0xff; 384fcbd8018SJean-Christophe Dubois phy_update_irq(s); 385fcbd8018SJean-Christophe Dubois break; 386fcbd8018SJean-Christophe Dubois case 17: 387fcbd8018SJean-Christophe Dubois case 18: 388fcbd8018SJean-Christophe Dubois case 27: 389fcbd8018SJean-Christophe Dubois case 31: 390b72d8d25SJean-Christophe Dubois qemu_log_mask(LOG_UNIMP, "[%s.phy)%s: reg %d not implemented\n", 391fcbd8018SJean-Christophe Dubois TYPE_IMX_FEC, __func__, reg); 392fcbd8018SJean-Christophe Dubois break; 393fcbd8018SJean-Christophe Dubois default: 394b72d8d25SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s.phy]%s: Bad address at offset %d\n", 395fcbd8018SJean-Christophe Dubois TYPE_IMX_FEC, __func__, reg); 396fcbd8018SJean-Christophe Dubois break; 397fcbd8018SJean-Christophe Dubois } 398fcbd8018SJean-Christophe Dubois } 399fcbd8018SJean-Christophe Dubois 400fcbd8018SJean-Christophe Dubois static void imx_fec_read_bd(IMXFECBufDesc *bd, dma_addr_t addr) 401fcbd8018SJean-Christophe Dubois { 402fcbd8018SJean-Christophe Dubois dma_memory_read(&address_space_memory, addr, bd, sizeof(*bd)); 403fcbd8018SJean-Christophe Dubois } 404fcbd8018SJean-Christophe Dubois 405fcbd8018SJean-Christophe Dubois static void imx_fec_write_bd(IMXFECBufDesc *bd, dma_addr_t addr) 406fcbd8018SJean-Christophe Dubois { 407fcbd8018SJean-Christophe Dubois dma_memory_write(&address_space_memory, addr, bd, sizeof(*bd)); 408fcbd8018SJean-Christophe Dubois } 409fcbd8018SJean-Christophe Dubois 410a699b410SJean-Christophe Dubois static void imx_enet_read_bd(IMXENETBufDesc *bd, dma_addr_t addr) 411fcbd8018SJean-Christophe Dubois { 412a699b410SJean-Christophe Dubois dma_memory_read(&address_space_memory, addr, bd, sizeof(*bd)); 413a699b410SJean-Christophe Dubois } 414a699b410SJean-Christophe Dubois 415a699b410SJean-Christophe Dubois static void imx_enet_write_bd(IMXENETBufDesc *bd, dma_addr_t addr) 416a699b410SJean-Christophe Dubois { 417a699b410SJean-Christophe Dubois dma_memory_write(&address_space_memory, addr, bd, sizeof(*bd)); 418a699b410SJean-Christophe Dubois } 419a699b410SJean-Christophe Dubois 420a699b410SJean-Christophe Dubois static void imx_eth_update(IMXFECState *s) 421a699b410SJean-Christophe Dubois { 4226461d7e2SGuenter Roeck /* 4236461d7e2SGuenter Roeck * Previous versions of qemu had the ENET_INT_MAC and ENET_INT_TS_TIMER 4246461d7e2SGuenter Roeck * interrupts swapped. This worked with older versions of Linux (4.14 4256461d7e2SGuenter Roeck * and older) since Linux associated both interrupt lines with Ethernet 4266461d7e2SGuenter Roeck * MAC interrupts. Specifically, 4276461d7e2SGuenter Roeck * - Linux 4.15 and later have separate interrupt handlers for the MAC and 4286461d7e2SGuenter Roeck * timer interrupts. Those versions of Linux fail with versions of QEMU 4296461d7e2SGuenter Roeck * with swapped interrupt assignments. 4306461d7e2SGuenter Roeck * - In linux 4.14, both interrupt lines were registered with the Ethernet 4316461d7e2SGuenter Roeck * MAC interrupt handler. As a result, all versions of qemu happen to 4326461d7e2SGuenter Roeck * work, though that is accidental. 4336461d7e2SGuenter Roeck * - In Linux 4.9 and older, the timer interrupt was registered directly 4346461d7e2SGuenter Roeck * with the Ethernet MAC interrupt handler. The MAC interrupt was 4356461d7e2SGuenter Roeck * redirected to a GPIO interrupt to work around erratum ERR006687. 4366461d7e2SGuenter Roeck * This was implemented using the SOC's IOMUX block. In qemu, this GPIO 4376461d7e2SGuenter Roeck * interrupt never fired since IOMUX is currently not supported in qemu. 4386461d7e2SGuenter Roeck * Linux instead received MAC interrupts on the timer interrupt. 4396461d7e2SGuenter Roeck * As a result, qemu versions with the swapped interrupt assignment work, 4406461d7e2SGuenter Roeck * albeit accidentally, but qemu versions with the correct interrupt 4416461d7e2SGuenter Roeck * assignment fail. 4426461d7e2SGuenter Roeck * 4436461d7e2SGuenter Roeck * To ensure that all versions of Linux work, generate ENET_INT_MAC 4446461d7e2SGuenter Roeck * interrrupts on both interrupt lines. This should be changed if and when 4456461d7e2SGuenter Roeck * qemu supports IOMUX. 4466461d7e2SGuenter Roeck */ 4476461d7e2SGuenter Roeck if (s->regs[ENET_EIR] & s->regs[ENET_EIMR] & 4486461d7e2SGuenter Roeck (ENET_INT_MAC | ENET_INT_TS_TIMER)) { 449a699b410SJean-Christophe Dubois qemu_set_irq(s->irq[1], 1); 450db0de352SJean-Christophe Dubois } else { 451a699b410SJean-Christophe Dubois qemu_set_irq(s->irq[1], 0); 452a699b410SJean-Christophe Dubois } 453a699b410SJean-Christophe Dubois 454a699b410SJean-Christophe Dubois if (s->regs[ENET_EIR] & s->regs[ENET_EIMR] & ENET_INT_MAC) { 455a699b410SJean-Christophe Dubois qemu_set_irq(s->irq[0], 1); 456a699b410SJean-Christophe Dubois } else { 457a699b410SJean-Christophe Dubois qemu_set_irq(s->irq[0], 0); 458fcbd8018SJean-Christophe Dubois } 459fcbd8018SJean-Christophe Dubois } 460fcbd8018SJean-Christophe Dubois 461fcbd8018SJean-Christophe Dubois static void imx_fec_do_tx(IMXFECState *s) 462fcbd8018SJean-Christophe Dubois { 46381f17e0dSPrasad J Pandit int frame_size = 0, descnt = 0; 4647bac20dcSAndrey Smirnov uint8_t *ptr = s->frame; 465f93f961cSAndrey Smirnov uint32_t addr = s->tx_descriptor[0]; 466fcbd8018SJean-Christophe Dubois 46781f17e0dSPrasad J Pandit while (descnt++ < IMX_MAX_DESC) { 468fcbd8018SJean-Christophe Dubois IMXFECBufDesc bd; 469fcbd8018SJean-Christophe Dubois int len; 470fcbd8018SJean-Christophe Dubois 471fcbd8018SJean-Christophe Dubois imx_fec_read_bd(&bd, addr); 472fcbd8018SJean-Christophe Dubois FEC_PRINTF("tx_bd %x flags %04x len %d data %08x\n", 473fcbd8018SJean-Christophe Dubois addr, bd.flags, bd.length, bd.data); 4741bb3c371SJean-Christophe Dubois if ((bd.flags & ENET_BD_R) == 0) { 475fcbd8018SJean-Christophe Dubois /* Run out of descriptors to transmit. */ 476a699b410SJean-Christophe Dubois FEC_PRINTF("tx_bd ran out of descriptors to transmit\n"); 477fcbd8018SJean-Christophe Dubois break; 478fcbd8018SJean-Christophe Dubois } 479fcbd8018SJean-Christophe Dubois len = bd.length; 4801bb3c371SJean-Christophe Dubois if (frame_size + len > ENET_MAX_FRAME_SIZE) { 4811bb3c371SJean-Christophe Dubois len = ENET_MAX_FRAME_SIZE - frame_size; 482db0de352SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_BABT; 483fcbd8018SJean-Christophe Dubois } 484fcbd8018SJean-Christophe Dubois dma_memory_read(&address_space_memory, bd.data, ptr, len); 485fcbd8018SJean-Christophe Dubois ptr += len; 486fcbd8018SJean-Christophe Dubois frame_size += len; 4871bb3c371SJean-Christophe Dubois if (bd.flags & ENET_BD_L) { 488fcbd8018SJean-Christophe Dubois /* Last buffer in frame. */ 4897bac20dcSAndrey Smirnov qemu_send_packet(qemu_get_queue(s->nic), s->frame, frame_size); 4907bac20dcSAndrey Smirnov ptr = s->frame; 491fcbd8018SJean-Christophe Dubois frame_size = 0; 492db0de352SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_TXF; 493fcbd8018SJean-Christophe Dubois } 494db0de352SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_TXB; 4951bb3c371SJean-Christophe Dubois bd.flags &= ~ENET_BD_R; 496fcbd8018SJean-Christophe Dubois /* Write back the modified descriptor. */ 497fcbd8018SJean-Christophe Dubois imx_fec_write_bd(&bd, addr); 498fcbd8018SJean-Christophe Dubois /* Advance to the next descriptor. */ 4991bb3c371SJean-Christophe Dubois if ((bd.flags & ENET_BD_W) != 0) { 500db0de352SJean-Christophe Dubois addr = s->regs[ENET_TDSR]; 501fcbd8018SJean-Christophe Dubois } else { 502db0de352SJean-Christophe Dubois addr += sizeof(bd); 503fcbd8018SJean-Christophe Dubois } 504fcbd8018SJean-Christophe Dubois } 505fcbd8018SJean-Christophe Dubois 506f93f961cSAndrey Smirnov s->tx_descriptor[0] = addr; 507fcbd8018SJean-Christophe Dubois 508a699b410SJean-Christophe Dubois imx_eth_update(s); 509fcbd8018SJean-Christophe Dubois } 510fcbd8018SJean-Christophe Dubois 511f93f961cSAndrey Smirnov static void imx_enet_do_tx(IMXFECState *s, uint32_t index) 512a699b410SJean-Christophe Dubois { 51381f17e0dSPrasad J Pandit int frame_size = 0, descnt = 0; 514f93f961cSAndrey Smirnov 5157bac20dcSAndrey Smirnov uint8_t *ptr = s->frame; 516f93f961cSAndrey Smirnov uint32_t addr, int_txb, int_txf, tdsr; 517f93f961cSAndrey Smirnov size_t ring; 518f93f961cSAndrey Smirnov 519f93f961cSAndrey Smirnov switch (index) { 520f93f961cSAndrey Smirnov case ENET_TDAR: 521f93f961cSAndrey Smirnov ring = 0; 522f93f961cSAndrey Smirnov int_txb = ENET_INT_TXB; 523f93f961cSAndrey Smirnov int_txf = ENET_INT_TXF; 524f93f961cSAndrey Smirnov tdsr = ENET_TDSR; 525f93f961cSAndrey Smirnov break; 526f93f961cSAndrey Smirnov case ENET_TDAR1: 527f93f961cSAndrey Smirnov ring = 1; 528f93f961cSAndrey Smirnov int_txb = ENET_INT_TXB1; 529f93f961cSAndrey Smirnov int_txf = ENET_INT_TXF1; 530f93f961cSAndrey Smirnov tdsr = ENET_TDSR1; 531f93f961cSAndrey Smirnov break; 532f93f961cSAndrey Smirnov case ENET_TDAR2: 533f93f961cSAndrey Smirnov ring = 2; 534f93f961cSAndrey Smirnov int_txb = ENET_INT_TXB2; 535f93f961cSAndrey Smirnov int_txf = ENET_INT_TXF2; 536f93f961cSAndrey Smirnov tdsr = ENET_TDSR2; 537f93f961cSAndrey Smirnov break; 538f93f961cSAndrey Smirnov default: 539f93f961cSAndrey Smirnov qemu_log_mask(LOG_GUEST_ERROR, 540f93f961cSAndrey Smirnov "%s: bogus value for index %x\n", 541f93f961cSAndrey Smirnov __func__, index); 542f93f961cSAndrey Smirnov abort(); 543f93f961cSAndrey Smirnov break; 544f93f961cSAndrey Smirnov } 545f93f961cSAndrey Smirnov 546f93f961cSAndrey Smirnov addr = s->tx_descriptor[ring]; 547a699b410SJean-Christophe Dubois 54881f17e0dSPrasad J Pandit while (descnt++ < IMX_MAX_DESC) { 549a699b410SJean-Christophe Dubois IMXENETBufDesc bd; 550a699b410SJean-Christophe Dubois int len; 551a699b410SJean-Christophe Dubois 552a699b410SJean-Christophe Dubois imx_enet_read_bd(&bd, addr); 553a699b410SJean-Christophe Dubois FEC_PRINTF("tx_bd %x flags %04x len %d data %08x option %04x " 554a699b410SJean-Christophe Dubois "status %04x\n", addr, bd.flags, bd.length, bd.data, 555a699b410SJean-Christophe Dubois bd.option, bd.status); 556a699b410SJean-Christophe Dubois if ((bd.flags & ENET_BD_R) == 0) { 557a699b410SJean-Christophe Dubois /* Run out of descriptors to transmit. */ 558a699b410SJean-Christophe Dubois break; 559a699b410SJean-Christophe Dubois } 560a699b410SJean-Christophe Dubois len = bd.length; 561a699b410SJean-Christophe Dubois if (frame_size + len > ENET_MAX_FRAME_SIZE) { 562a699b410SJean-Christophe Dubois len = ENET_MAX_FRAME_SIZE - frame_size; 563a699b410SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_BABT; 564a699b410SJean-Christophe Dubois } 565a699b410SJean-Christophe Dubois dma_memory_read(&address_space_memory, bd.data, ptr, len); 566a699b410SJean-Christophe Dubois ptr += len; 567a699b410SJean-Christophe Dubois frame_size += len; 568a699b410SJean-Christophe Dubois if (bd.flags & ENET_BD_L) { 569a699b410SJean-Christophe Dubois if (bd.option & ENET_BD_PINS) { 5707bac20dcSAndrey Smirnov struct ip_header *ip_hd = PKT_GET_IP_HDR(s->frame); 571a699b410SJean-Christophe Dubois if (IP_HEADER_VERSION(ip_hd) == 4) { 5727bac20dcSAndrey Smirnov net_checksum_calculate(s->frame, frame_size); 573a699b410SJean-Christophe Dubois } 574a699b410SJean-Christophe Dubois } 575a699b410SJean-Christophe Dubois if (bd.option & ENET_BD_IINS) { 5767bac20dcSAndrey Smirnov struct ip_header *ip_hd = PKT_GET_IP_HDR(s->frame); 577a699b410SJean-Christophe Dubois /* We compute checksum only for IPv4 frames */ 578a699b410SJean-Christophe Dubois if (IP_HEADER_VERSION(ip_hd) == 4) { 579a699b410SJean-Christophe Dubois uint16_t csum; 580a699b410SJean-Christophe Dubois ip_hd->ip_sum = 0; 581a699b410SJean-Christophe Dubois csum = net_raw_checksum((uint8_t *)ip_hd, sizeof(*ip_hd)); 582a699b410SJean-Christophe Dubois ip_hd->ip_sum = cpu_to_be16(csum); 583a699b410SJean-Christophe Dubois } 584a699b410SJean-Christophe Dubois } 585a699b410SJean-Christophe Dubois /* Last buffer in frame. */ 5867bac20dcSAndrey Smirnov 58752cfd584SAndrey Smirnov qemu_send_packet(qemu_get_queue(s->nic), s->frame, frame_size); 5887bac20dcSAndrey Smirnov ptr = s->frame; 5897bac20dcSAndrey Smirnov 590a699b410SJean-Christophe Dubois frame_size = 0; 591a699b410SJean-Christophe Dubois if (bd.option & ENET_BD_TX_INT) { 592f93f961cSAndrey Smirnov s->regs[ENET_EIR] |= int_txf; 593a699b410SJean-Christophe Dubois } 594a699b410SJean-Christophe Dubois } 595a699b410SJean-Christophe Dubois if (bd.option & ENET_BD_TX_INT) { 596f93f961cSAndrey Smirnov s->regs[ENET_EIR] |= int_txb; 597a699b410SJean-Christophe Dubois } 598a699b410SJean-Christophe Dubois bd.flags &= ~ENET_BD_R; 599a699b410SJean-Christophe Dubois /* Write back the modified descriptor. */ 600a699b410SJean-Christophe Dubois imx_enet_write_bd(&bd, addr); 601a699b410SJean-Christophe Dubois /* Advance to the next descriptor. */ 602a699b410SJean-Christophe Dubois if ((bd.flags & ENET_BD_W) != 0) { 603f93f961cSAndrey Smirnov addr = s->regs[tdsr]; 604a699b410SJean-Christophe Dubois } else { 605a699b410SJean-Christophe Dubois addr += sizeof(bd); 606a699b410SJean-Christophe Dubois } 607a699b410SJean-Christophe Dubois } 608a699b410SJean-Christophe Dubois 609f93f961cSAndrey Smirnov s->tx_descriptor[ring] = addr; 610a699b410SJean-Christophe Dubois 611a699b410SJean-Christophe Dubois imx_eth_update(s); 612a699b410SJean-Christophe Dubois } 613a699b410SJean-Christophe Dubois 614f93f961cSAndrey Smirnov static void imx_eth_do_tx(IMXFECState *s, uint32_t index) 615a699b410SJean-Christophe Dubois { 616a699b410SJean-Christophe Dubois if (!s->is_fec && (s->regs[ENET_ECR] & ENET_ECR_EN1588)) { 617f93f961cSAndrey Smirnov imx_enet_do_tx(s, index); 618a699b410SJean-Christophe Dubois } else { 619a699b410SJean-Christophe Dubois imx_fec_do_tx(s); 620a699b410SJean-Christophe Dubois } 621a699b410SJean-Christophe Dubois } 622a699b410SJean-Christophe Dubois 623b2b012afSAndrey Smirnov static void imx_eth_enable_rx(IMXFECState *s, bool flush) 624fcbd8018SJean-Christophe Dubois { 625fcbd8018SJean-Christophe Dubois IMXFECBufDesc bd; 626fcbd8018SJean-Christophe Dubois 627fcbd8018SJean-Christophe Dubois imx_fec_read_bd(&bd, s->rx_descriptor); 628fcbd8018SJean-Christophe Dubois 6291b58d58fSJean-Christophe Dubois s->regs[ENET_RDAR] = (bd.flags & ENET_BD_E) ? ENET_RDAR_RDAR : 0; 630fcbd8018SJean-Christophe Dubois 6311b58d58fSJean-Christophe Dubois if (!s->regs[ENET_RDAR]) { 632fcbd8018SJean-Christophe Dubois FEC_PRINTF("RX buffer full\n"); 633b2b012afSAndrey Smirnov } else if (flush) { 634fcbd8018SJean-Christophe Dubois qemu_flush_queued_packets(qemu_get_queue(s->nic)); 635fcbd8018SJean-Christophe Dubois } 636fcbd8018SJean-Christophe Dubois } 637fcbd8018SJean-Christophe Dubois 638a699b410SJean-Christophe Dubois static void imx_eth_reset(DeviceState *d) 639fcbd8018SJean-Christophe Dubois { 640fcbd8018SJean-Christophe Dubois IMXFECState *s = IMX_FEC(d); 641fcbd8018SJean-Christophe Dubois 642a699b410SJean-Christophe Dubois /* Reset the Device */ 643db0de352SJean-Christophe Dubois memset(s->regs, 0, sizeof(s->regs)); 644db0de352SJean-Christophe Dubois s->regs[ENET_ECR] = 0xf0000000; 645db0de352SJean-Christophe Dubois s->regs[ENET_MIBC] = 0xc0000000; 646db0de352SJean-Christophe Dubois s->regs[ENET_RCR] = 0x05ee0001; 647db0de352SJean-Christophe Dubois s->regs[ENET_OPD] = 0x00010000; 648db0de352SJean-Christophe Dubois 649db0de352SJean-Christophe Dubois s->regs[ENET_PALR] = (s->conf.macaddr.a[0] << 24) 650db0de352SJean-Christophe Dubois | (s->conf.macaddr.a[1] << 16) 651db0de352SJean-Christophe Dubois | (s->conf.macaddr.a[2] << 8) 652db0de352SJean-Christophe Dubois | s->conf.macaddr.a[3]; 653db0de352SJean-Christophe Dubois s->regs[ENET_PAUR] = (s->conf.macaddr.a[4] << 24) 654db0de352SJean-Christophe Dubois | (s->conf.macaddr.a[5] << 16) 655db0de352SJean-Christophe Dubois | 0x8808; 656db0de352SJean-Christophe Dubois 657a699b410SJean-Christophe Dubois if (s->is_fec) { 658db0de352SJean-Christophe Dubois s->regs[ENET_FRBR] = 0x00000600; 659db0de352SJean-Christophe Dubois s->regs[ENET_FRSR] = 0x00000500; 660db0de352SJean-Christophe Dubois s->regs[ENET_MIIGSK_ENR] = 0x00000006; 661a699b410SJean-Christophe Dubois } else { 662a699b410SJean-Christophe Dubois s->regs[ENET_RAEM] = 0x00000004; 663a699b410SJean-Christophe Dubois s->regs[ENET_RAFL] = 0x00000004; 664a699b410SJean-Christophe Dubois s->regs[ENET_TAEM] = 0x00000004; 665a699b410SJean-Christophe Dubois s->regs[ENET_TAFL] = 0x00000008; 666a699b410SJean-Christophe Dubois s->regs[ENET_TIPG] = 0x0000000c; 667a699b410SJean-Christophe Dubois s->regs[ENET_FTRL] = 0x000007ff; 668a699b410SJean-Christophe Dubois s->regs[ENET_ATPER] = 0x3b9aca00; 669a699b410SJean-Christophe Dubois } 670db0de352SJean-Christophe Dubois 671db0de352SJean-Christophe Dubois s->rx_descriptor = 0; 672f93f961cSAndrey Smirnov memset(s->tx_descriptor, 0, sizeof(s->tx_descriptor)); 673fcbd8018SJean-Christophe Dubois 674fcbd8018SJean-Christophe Dubois /* We also reset the PHY */ 675fcbd8018SJean-Christophe Dubois phy_reset(s); 676fcbd8018SJean-Christophe Dubois } 677fcbd8018SJean-Christophe Dubois 678a699b410SJean-Christophe Dubois static uint32_t imx_default_read(IMXFECState *s, uint32_t index) 679a699b410SJean-Christophe Dubois { 680a699b410SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" 681a699b410SJean-Christophe Dubois PRIx32 "\n", TYPE_IMX_FEC, __func__, index * 4); 682a699b410SJean-Christophe Dubois return 0; 683a699b410SJean-Christophe Dubois } 684a699b410SJean-Christophe Dubois 685a699b410SJean-Christophe Dubois static uint32_t imx_fec_read(IMXFECState *s, uint32_t index) 686a699b410SJean-Christophe Dubois { 687a699b410SJean-Christophe Dubois switch (index) { 688a699b410SJean-Christophe Dubois case ENET_FRBR: 689a699b410SJean-Christophe Dubois case ENET_FRSR: 690a699b410SJean-Christophe Dubois case ENET_MIIGSK_CFGR: 691a699b410SJean-Christophe Dubois case ENET_MIIGSK_ENR: 692a699b410SJean-Christophe Dubois return s->regs[index]; 693a699b410SJean-Christophe Dubois default: 694a699b410SJean-Christophe Dubois return imx_default_read(s, index); 695a699b410SJean-Christophe Dubois } 696a699b410SJean-Christophe Dubois } 697a699b410SJean-Christophe Dubois 698a699b410SJean-Christophe Dubois static uint32_t imx_enet_read(IMXFECState *s, uint32_t index) 699a699b410SJean-Christophe Dubois { 700a699b410SJean-Christophe Dubois switch (index) { 701a699b410SJean-Christophe Dubois case ENET_RSFL: 702a699b410SJean-Christophe Dubois case ENET_RSEM: 703a699b410SJean-Christophe Dubois case ENET_RAEM: 704a699b410SJean-Christophe Dubois case ENET_RAFL: 705a699b410SJean-Christophe Dubois case ENET_TSEM: 706a699b410SJean-Christophe Dubois case ENET_TAEM: 707a699b410SJean-Christophe Dubois case ENET_TAFL: 708a699b410SJean-Christophe Dubois case ENET_TIPG: 709a699b410SJean-Christophe Dubois case ENET_FTRL: 710a699b410SJean-Christophe Dubois case ENET_TACC: 711a699b410SJean-Christophe Dubois case ENET_RACC: 712a699b410SJean-Christophe Dubois case ENET_ATCR: 713a699b410SJean-Christophe Dubois case ENET_ATVR: 714a699b410SJean-Christophe Dubois case ENET_ATOFF: 715a699b410SJean-Christophe Dubois case ENET_ATPER: 716a699b410SJean-Christophe Dubois case ENET_ATCOR: 717a699b410SJean-Christophe Dubois case ENET_ATINC: 718a699b410SJean-Christophe Dubois case ENET_ATSTMP: 719a699b410SJean-Christophe Dubois case ENET_TGSR: 720a699b410SJean-Christophe Dubois case ENET_TCSR0: 721a699b410SJean-Christophe Dubois case ENET_TCCR0: 722a699b410SJean-Christophe Dubois case ENET_TCSR1: 723a699b410SJean-Christophe Dubois case ENET_TCCR1: 724a699b410SJean-Christophe Dubois case ENET_TCSR2: 725a699b410SJean-Christophe Dubois case ENET_TCCR2: 726a699b410SJean-Christophe Dubois case ENET_TCSR3: 727a699b410SJean-Christophe Dubois case ENET_TCCR3: 728a699b410SJean-Christophe Dubois return s->regs[index]; 729a699b410SJean-Christophe Dubois default: 730a699b410SJean-Christophe Dubois return imx_default_read(s, index); 731a699b410SJean-Christophe Dubois } 732a699b410SJean-Christophe Dubois } 733a699b410SJean-Christophe Dubois 734a699b410SJean-Christophe Dubois static uint64_t imx_eth_read(void *opaque, hwaddr offset, unsigned size) 735fcbd8018SJean-Christophe Dubois { 736db0de352SJean-Christophe Dubois uint32_t value = 0; 737fcbd8018SJean-Christophe Dubois IMXFECState *s = IMX_FEC(opaque); 738a699b410SJean-Christophe Dubois uint32_t index = offset >> 2; 739fcbd8018SJean-Christophe Dubois 740db0de352SJean-Christophe Dubois switch (index) { 741db0de352SJean-Christophe Dubois case ENET_EIR: 742db0de352SJean-Christophe Dubois case ENET_EIMR: 743db0de352SJean-Christophe Dubois case ENET_RDAR: 744db0de352SJean-Christophe Dubois case ENET_TDAR: 745db0de352SJean-Christophe Dubois case ENET_ECR: 746db0de352SJean-Christophe Dubois case ENET_MMFR: 747db0de352SJean-Christophe Dubois case ENET_MSCR: 748db0de352SJean-Christophe Dubois case ENET_MIBC: 749db0de352SJean-Christophe Dubois case ENET_RCR: 750db0de352SJean-Christophe Dubois case ENET_TCR: 751db0de352SJean-Christophe Dubois case ENET_PALR: 752db0de352SJean-Christophe Dubois case ENET_PAUR: 753db0de352SJean-Christophe Dubois case ENET_OPD: 754db0de352SJean-Christophe Dubois case ENET_IAUR: 755db0de352SJean-Christophe Dubois case ENET_IALR: 756db0de352SJean-Christophe Dubois case ENET_GAUR: 757db0de352SJean-Christophe Dubois case ENET_GALR: 758db0de352SJean-Christophe Dubois case ENET_TFWR: 759db0de352SJean-Christophe Dubois case ENET_RDSR: 760db0de352SJean-Christophe Dubois case ENET_TDSR: 761db0de352SJean-Christophe Dubois case ENET_MRBR: 762db0de352SJean-Christophe Dubois value = s->regs[index]; 763fcbd8018SJean-Christophe Dubois break; 764fcbd8018SJean-Christophe Dubois default: 765a699b410SJean-Christophe Dubois if (s->is_fec) { 766a699b410SJean-Christophe Dubois value = imx_fec_read(s, index); 767a699b410SJean-Christophe Dubois } else { 768a699b410SJean-Christophe Dubois value = imx_enet_read(s, index); 769a699b410SJean-Christophe Dubois } 770db0de352SJean-Christophe Dubois break; 771fcbd8018SJean-Christophe Dubois } 772db0de352SJean-Christophe Dubois 773a699b410SJean-Christophe Dubois FEC_PRINTF("reg[%s] => 0x%" PRIx32 "\n", imx_eth_reg_name(s, index), 774db0de352SJean-Christophe Dubois value); 775db0de352SJean-Christophe Dubois 776db0de352SJean-Christophe Dubois return value; 777fcbd8018SJean-Christophe Dubois } 778fcbd8018SJean-Christophe Dubois 779a699b410SJean-Christophe Dubois static void imx_default_write(IMXFECState *s, uint32_t index, uint32_t value) 780a699b410SJean-Christophe Dubois { 781a699b410SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad address at offset 0x%" 782a699b410SJean-Christophe Dubois PRIx32 "\n", TYPE_IMX_FEC, __func__, index * 4); 783a699b410SJean-Christophe Dubois return; 784a699b410SJean-Christophe Dubois } 785a699b410SJean-Christophe Dubois 786a699b410SJean-Christophe Dubois static void imx_fec_write(IMXFECState *s, uint32_t index, uint32_t value) 787a699b410SJean-Christophe Dubois { 788a699b410SJean-Christophe Dubois switch (index) { 789a699b410SJean-Christophe Dubois case ENET_FRBR: 790a699b410SJean-Christophe Dubois /* FRBR is read only */ 791a699b410SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Register FRBR is read only\n", 792a699b410SJean-Christophe Dubois TYPE_IMX_FEC, __func__); 793a699b410SJean-Christophe Dubois break; 794a699b410SJean-Christophe Dubois case ENET_FRSR: 795a699b410SJean-Christophe Dubois s->regs[index] = (value & 0x000003fc) | 0x00000400; 796a699b410SJean-Christophe Dubois break; 797a699b410SJean-Christophe Dubois case ENET_MIIGSK_CFGR: 798a699b410SJean-Christophe Dubois s->regs[index] = value & 0x00000053; 799a699b410SJean-Christophe Dubois break; 800a699b410SJean-Christophe Dubois case ENET_MIIGSK_ENR: 801a699b410SJean-Christophe Dubois s->regs[index] = (value & 0x00000002) ? 0x00000006 : 0; 802a699b410SJean-Christophe Dubois break; 803a699b410SJean-Christophe Dubois default: 804a699b410SJean-Christophe Dubois imx_default_write(s, index, value); 805a699b410SJean-Christophe Dubois break; 806a699b410SJean-Christophe Dubois } 807a699b410SJean-Christophe Dubois } 808a699b410SJean-Christophe Dubois 809a699b410SJean-Christophe Dubois static void imx_enet_write(IMXFECState *s, uint32_t index, uint32_t value) 810a699b410SJean-Christophe Dubois { 811a699b410SJean-Christophe Dubois switch (index) { 812a699b410SJean-Christophe Dubois case ENET_RSFL: 813a699b410SJean-Christophe Dubois case ENET_RSEM: 814a699b410SJean-Christophe Dubois case ENET_RAEM: 815a699b410SJean-Christophe Dubois case ENET_RAFL: 816a699b410SJean-Christophe Dubois case ENET_TSEM: 817a699b410SJean-Christophe Dubois case ENET_TAEM: 818a699b410SJean-Christophe Dubois case ENET_TAFL: 819a699b410SJean-Christophe Dubois s->regs[index] = value & 0x000001ff; 820a699b410SJean-Christophe Dubois break; 821a699b410SJean-Christophe Dubois case ENET_TIPG: 822a699b410SJean-Christophe Dubois s->regs[index] = value & 0x0000001f; 823a699b410SJean-Christophe Dubois break; 824a699b410SJean-Christophe Dubois case ENET_FTRL: 825a699b410SJean-Christophe Dubois s->regs[index] = value & 0x00003fff; 826a699b410SJean-Christophe Dubois break; 827a699b410SJean-Christophe Dubois case ENET_TACC: 828a699b410SJean-Christophe Dubois s->regs[index] = value & 0x00000019; 829a699b410SJean-Christophe Dubois break; 830a699b410SJean-Christophe Dubois case ENET_RACC: 831a699b410SJean-Christophe Dubois s->regs[index] = value & 0x000000C7; 832a699b410SJean-Christophe Dubois break; 833a699b410SJean-Christophe Dubois case ENET_ATCR: 834a699b410SJean-Christophe Dubois s->regs[index] = value & 0x00002a9d; 835a699b410SJean-Christophe Dubois break; 836a699b410SJean-Christophe Dubois case ENET_ATVR: 837a699b410SJean-Christophe Dubois case ENET_ATOFF: 838a699b410SJean-Christophe Dubois case ENET_ATPER: 839a699b410SJean-Christophe Dubois s->regs[index] = value; 840a699b410SJean-Christophe Dubois break; 841a699b410SJean-Christophe Dubois case ENET_ATSTMP: 842a699b410SJean-Christophe Dubois /* ATSTMP is read only */ 843a699b410SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Register ATSTMP is read only\n", 844a699b410SJean-Christophe Dubois TYPE_IMX_FEC, __func__); 845a699b410SJean-Christophe Dubois break; 846a699b410SJean-Christophe Dubois case ENET_ATCOR: 847a699b410SJean-Christophe Dubois s->regs[index] = value & 0x7fffffff; 848a699b410SJean-Christophe Dubois break; 849a699b410SJean-Christophe Dubois case ENET_ATINC: 850a699b410SJean-Christophe Dubois s->regs[index] = value & 0x00007f7f; 851a699b410SJean-Christophe Dubois break; 852a699b410SJean-Christophe Dubois case ENET_TGSR: 853a699b410SJean-Christophe Dubois /* implement clear timer flag */ 854a699b410SJean-Christophe Dubois value = value & 0x0000000f; 855a699b410SJean-Christophe Dubois break; 856a699b410SJean-Christophe Dubois case ENET_TCSR0: 857a699b410SJean-Christophe Dubois case ENET_TCSR1: 858a699b410SJean-Christophe Dubois case ENET_TCSR2: 859a699b410SJean-Christophe Dubois case ENET_TCSR3: 860a699b410SJean-Christophe Dubois value = value & 0x000000fd; 861a699b410SJean-Christophe Dubois break; 862a699b410SJean-Christophe Dubois case ENET_TCCR0: 863a699b410SJean-Christophe Dubois case ENET_TCCR1: 864a699b410SJean-Christophe Dubois case ENET_TCCR2: 865a699b410SJean-Christophe Dubois case ENET_TCCR3: 866a699b410SJean-Christophe Dubois s->regs[index] = value; 867a699b410SJean-Christophe Dubois break; 868a699b410SJean-Christophe Dubois default: 869a699b410SJean-Christophe Dubois imx_default_write(s, index, value); 870a699b410SJean-Christophe Dubois break; 871a699b410SJean-Christophe Dubois } 872a699b410SJean-Christophe Dubois } 873a699b410SJean-Christophe Dubois 874a699b410SJean-Christophe Dubois static void imx_eth_write(void *opaque, hwaddr offset, uint64_t value, 875a699b410SJean-Christophe Dubois unsigned size) 876fcbd8018SJean-Christophe Dubois { 877fcbd8018SJean-Christophe Dubois IMXFECState *s = IMX_FEC(opaque); 878f93f961cSAndrey Smirnov const bool single_tx_ring = !imx_eth_is_multi_tx_ring(s); 879a699b410SJean-Christophe Dubois uint32_t index = offset >> 2; 880fcbd8018SJean-Christophe Dubois 881a699b410SJean-Christophe Dubois FEC_PRINTF("reg[%s] <= 0x%" PRIx32 "\n", imx_eth_reg_name(s, index), 882db0de352SJean-Christophe Dubois (uint32_t)value); 883fcbd8018SJean-Christophe Dubois 884db0de352SJean-Christophe Dubois switch (index) { 885db0de352SJean-Christophe Dubois case ENET_EIR: 886db0de352SJean-Christophe Dubois s->regs[index] &= ~value; 887fcbd8018SJean-Christophe Dubois break; 888db0de352SJean-Christophe Dubois case ENET_EIMR: 889db0de352SJean-Christophe Dubois s->regs[index] = value; 890fcbd8018SJean-Christophe Dubois break; 891db0de352SJean-Christophe Dubois case ENET_RDAR: 892db0de352SJean-Christophe Dubois if (s->regs[ENET_ECR] & ENET_ECR_ETHEREN) { 893db0de352SJean-Christophe Dubois if (!s->regs[index]) { 894b2b012afSAndrey Smirnov imx_eth_enable_rx(s, true); 895fcbd8018SJean-Christophe Dubois } 896db0de352SJean-Christophe Dubois } else { 897db0de352SJean-Christophe Dubois s->regs[index] = 0; 898db0de352SJean-Christophe Dubois } 899fcbd8018SJean-Christophe Dubois break; 900f93f961cSAndrey Smirnov case ENET_TDAR1: /* FALLTHROUGH */ 901f93f961cSAndrey Smirnov case ENET_TDAR2: /* FALLTHROUGH */ 902f93f961cSAndrey Smirnov if (unlikely(single_tx_ring)) { 903f93f961cSAndrey Smirnov qemu_log_mask(LOG_GUEST_ERROR, 904f93f961cSAndrey Smirnov "[%s]%s: trying to access TDAR2 or TDAR1\n", 905f93f961cSAndrey Smirnov TYPE_IMX_FEC, __func__); 906f93f961cSAndrey Smirnov return; 907f93f961cSAndrey Smirnov } 908f93f961cSAndrey Smirnov case ENET_TDAR: /* FALLTHROUGH */ 909db0de352SJean-Christophe Dubois if (s->regs[ENET_ECR] & ENET_ECR_ETHEREN) { 910db0de352SJean-Christophe Dubois s->regs[index] = ENET_TDAR_TDAR; 911f93f961cSAndrey Smirnov imx_eth_do_tx(s, index); 912fcbd8018SJean-Christophe Dubois } 913db0de352SJean-Christophe Dubois s->regs[index] = 0; 914fcbd8018SJean-Christophe Dubois break; 915db0de352SJean-Christophe Dubois case ENET_ECR: 9161bb3c371SJean-Christophe Dubois if (value & ENET_ECR_RESET) { 917a699b410SJean-Christophe Dubois return imx_eth_reset(DEVICE(s)); 918fcbd8018SJean-Christophe Dubois } 919db0de352SJean-Christophe Dubois s->regs[index] = value; 920db0de352SJean-Christophe Dubois if ((s->regs[index] & ENET_ECR_ETHEREN) == 0) { 921db0de352SJean-Christophe Dubois s->regs[ENET_RDAR] = 0; 922db0de352SJean-Christophe Dubois s->rx_descriptor = s->regs[ENET_RDSR]; 923db0de352SJean-Christophe Dubois s->regs[ENET_TDAR] = 0; 924f93f961cSAndrey Smirnov s->regs[ENET_TDAR1] = 0; 925f93f961cSAndrey Smirnov s->regs[ENET_TDAR2] = 0; 926f93f961cSAndrey Smirnov s->tx_descriptor[0] = s->regs[ENET_TDSR]; 927f93f961cSAndrey Smirnov s->tx_descriptor[1] = s->regs[ENET_TDSR1]; 928f93f961cSAndrey Smirnov s->tx_descriptor[2] = s->regs[ENET_TDSR2]; 929fcbd8018SJean-Christophe Dubois } 930fcbd8018SJean-Christophe Dubois break; 931db0de352SJean-Christophe Dubois case ENET_MMFR: 932db0de352SJean-Christophe Dubois s->regs[index] = value; 9334816dc16SJean-Christophe Dubois if (extract32(value, 29, 1)) { 934db0de352SJean-Christophe Dubois /* This is a read operation */ 935db0de352SJean-Christophe Dubois s->regs[ENET_MMFR] = deposit32(s->regs[ENET_MMFR], 0, 16, 936db0de352SJean-Christophe Dubois do_phy_read(s, 937db0de352SJean-Christophe Dubois extract32(value, 938db0de352SJean-Christophe Dubois 18, 10))); 9394816dc16SJean-Christophe Dubois } else { 940db0de352SJean-Christophe Dubois /* This a write operation */ 941b413643aSJean-Christophe Dubois do_phy_write(s, extract32(value, 18, 10), extract32(value, 0, 16)); 942fcbd8018SJean-Christophe Dubois } 943fcbd8018SJean-Christophe Dubois /* raise the interrupt as the PHY operation is done */ 944db0de352SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_MII; 945fcbd8018SJean-Christophe Dubois break; 946db0de352SJean-Christophe Dubois case ENET_MSCR: 947db0de352SJean-Christophe Dubois s->regs[index] = value & 0xfe; 948fcbd8018SJean-Christophe Dubois break; 949db0de352SJean-Christophe Dubois case ENET_MIBC: 950fcbd8018SJean-Christophe Dubois /* TODO: Implement MIB. */ 951db0de352SJean-Christophe Dubois s->regs[index] = (value & 0x80000000) ? 0xc0000000 : 0; 952fcbd8018SJean-Christophe Dubois break; 953db0de352SJean-Christophe Dubois case ENET_RCR: 954db0de352SJean-Christophe Dubois s->regs[index] = value & 0x07ff003f; 955fcbd8018SJean-Christophe Dubois /* TODO: Implement LOOP mode. */ 956fcbd8018SJean-Christophe Dubois break; 957db0de352SJean-Christophe Dubois case ENET_TCR: 958fcbd8018SJean-Christophe Dubois /* We transmit immediately, so raise GRA immediately. */ 959db0de352SJean-Christophe Dubois s->regs[index] = value; 960fcbd8018SJean-Christophe Dubois if (value & 1) { 961db0de352SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_GRA; 962fcbd8018SJean-Christophe Dubois } 963fcbd8018SJean-Christophe Dubois break; 964db0de352SJean-Christophe Dubois case ENET_PALR: 965db0de352SJean-Christophe Dubois s->regs[index] = value; 966fcbd8018SJean-Christophe Dubois s->conf.macaddr.a[0] = value >> 24; 967fcbd8018SJean-Christophe Dubois s->conf.macaddr.a[1] = value >> 16; 968fcbd8018SJean-Christophe Dubois s->conf.macaddr.a[2] = value >> 8; 969fcbd8018SJean-Christophe Dubois s->conf.macaddr.a[3] = value; 970fcbd8018SJean-Christophe Dubois break; 971db0de352SJean-Christophe Dubois case ENET_PAUR: 972db0de352SJean-Christophe Dubois s->regs[index] = (value | 0x0000ffff) & 0xffff8808; 973fcbd8018SJean-Christophe Dubois s->conf.macaddr.a[4] = value >> 24; 974fcbd8018SJean-Christophe Dubois s->conf.macaddr.a[5] = value >> 16; 975fcbd8018SJean-Christophe Dubois break; 976db0de352SJean-Christophe Dubois case ENET_OPD: 977db0de352SJean-Christophe Dubois s->regs[index] = (value & 0x0000ffff) | 0x00010000; 978fcbd8018SJean-Christophe Dubois break; 979db0de352SJean-Christophe Dubois case ENET_IAUR: 980db0de352SJean-Christophe Dubois case ENET_IALR: 981db0de352SJean-Christophe Dubois case ENET_GAUR: 982db0de352SJean-Christophe Dubois case ENET_GALR: 983fcbd8018SJean-Christophe Dubois /* TODO: implement MAC hash filtering. */ 984fcbd8018SJean-Christophe Dubois break; 985db0de352SJean-Christophe Dubois case ENET_TFWR: 986a699b410SJean-Christophe Dubois if (s->is_fec) { 987a699b410SJean-Christophe Dubois s->regs[index] = value & 0x3; 988a699b410SJean-Christophe Dubois } else { 989a699b410SJean-Christophe Dubois s->regs[index] = value & 0x13f; 990a699b410SJean-Christophe Dubois } 991fcbd8018SJean-Christophe Dubois break; 992db0de352SJean-Christophe Dubois case ENET_RDSR: 993a699b410SJean-Christophe Dubois if (s->is_fec) { 994db0de352SJean-Christophe Dubois s->regs[index] = value & ~3; 995a699b410SJean-Christophe Dubois } else { 996a699b410SJean-Christophe Dubois s->regs[index] = value & ~7; 997a699b410SJean-Christophe Dubois } 998db0de352SJean-Christophe Dubois s->rx_descriptor = s->regs[index]; 999fcbd8018SJean-Christophe Dubois break; 1000db0de352SJean-Christophe Dubois case ENET_TDSR: 1001a699b410SJean-Christophe Dubois if (s->is_fec) { 1002db0de352SJean-Christophe Dubois s->regs[index] = value & ~3; 1003a699b410SJean-Christophe Dubois } else { 1004a699b410SJean-Christophe Dubois s->regs[index] = value & ~7; 1005a699b410SJean-Christophe Dubois } 1006f93f961cSAndrey Smirnov s->tx_descriptor[0] = s->regs[index]; 1007f93f961cSAndrey Smirnov break; 1008f93f961cSAndrey Smirnov case ENET_TDSR1: 1009f93f961cSAndrey Smirnov if (unlikely(single_tx_ring)) { 1010f93f961cSAndrey Smirnov qemu_log_mask(LOG_GUEST_ERROR, 1011f93f961cSAndrey Smirnov "[%s]%s: trying to access TDSR1\n", 1012f93f961cSAndrey Smirnov TYPE_IMX_FEC, __func__); 1013f93f961cSAndrey Smirnov return; 1014f93f961cSAndrey Smirnov } 1015f93f961cSAndrey Smirnov 1016f93f961cSAndrey Smirnov s->regs[index] = value & ~7; 1017f93f961cSAndrey Smirnov s->tx_descriptor[1] = s->regs[index]; 1018f93f961cSAndrey Smirnov break; 1019f93f961cSAndrey Smirnov case ENET_TDSR2: 1020f93f961cSAndrey Smirnov if (unlikely(single_tx_ring)) { 1021f93f961cSAndrey Smirnov qemu_log_mask(LOG_GUEST_ERROR, 1022f93f961cSAndrey Smirnov "[%s]%s: trying to access TDSR2\n", 1023f93f961cSAndrey Smirnov TYPE_IMX_FEC, __func__); 1024f93f961cSAndrey Smirnov return; 1025f93f961cSAndrey Smirnov } 1026f93f961cSAndrey Smirnov 1027f93f961cSAndrey Smirnov s->regs[index] = value & ~7; 1028f93f961cSAndrey Smirnov s->tx_descriptor[2] = s->regs[index]; 1029fcbd8018SJean-Christophe Dubois break; 1030db0de352SJean-Christophe Dubois case ENET_MRBR: 1031a699b410SJean-Christophe Dubois s->regs[index] = value & 0x00003ff0; 1032fcbd8018SJean-Christophe Dubois break; 1033fcbd8018SJean-Christophe Dubois default: 1034a699b410SJean-Christophe Dubois if (s->is_fec) { 1035a699b410SJean-Christophe Dubois imx_fec_write(s, index, value); 1036a699b410SJean-Christophe Dubois } else { 1037a699b410SJean-Christophe Dubois imx_enet_write(s, index, value); 1038a699b410SJean-Christophe Dubois } 1039a699b410SJean-Christophe Dubois return; 1040fcbd8018SJean-Christophe Dubois } 1041fcbd8018SJean-Christophe Dubois 1042a699b410SJean-Christophe Dubois imx_eth_update(s); 1043fcbd8018SJean-Christophe Dubois } 1044fcbd8018SJean-Christophe Dubois 1045a699b410SJean-Christophe Dubois static int imx_eth_can_receive(NetClientState *nc) 1046fcbd8018SJean-Christophe Dubois { 1047fcbd8018SJean-Christophe Dubois IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc)); 1048fcbd8018SJean-Christophe Dubois 1049a699b410SJean-Christophe Dubois FEC_PRINTF("\n"); 1050a699b410SJean-Christophe Dubois 1051b2b012afSAndrey Smirnov return !!s->regs[ENET_RDAR]; 1052fcbd8018SJean-Christophe Dubois } 1053fcbd8018SJean-Christophe Dubois 1054fcbd8018SJean-Christophe Dubois static ssize_t imx_fec_receive(NetClientState *nc, const uint8_t *buf, 1055fcbd8018SJean-Christophe Dubois size_t len) 1056fcbd8018SJean-Christophe Dubois { 1057fcbd8018SJean-Christophe Dubois IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc)); 1058fcbd8018SJean-Christophe Dubois IMXFECBufDesc bd; 1059fcbd8018SJean-Christophe Dubois uint32_t flags = 0; 1060fcbd8018SJean-Christophe Dubois uint32_t addr; 1061fcbd8018SJean-Christophe Dubois uint32_t crc; 1062fcbd8018SJean-Christophe Dubois uint32_t buf_addr; 1063fcbd8018SJean-Christophe Dubois uint8_t *crc_ptr; 1064fcbd8018SJean-Christophe Dubois unsigned int buf_len; 1065fcbd8018SJean-Christophe Dubois size_t size = len; 1066fcbd8018SJean-Christophe Dubois 1067fcbd8018SJean-Christophe Dubois FEC_PRINTF("len %d\n", (int)size); 1068fcbd8018SJean-Christophe Dubois 1069db0de352SJean-Christophe Dubois if (!s->regs[ENET_RDAR]) { 1070b72d8d25SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Unexpected packet\n", 1071fcbd8018SJean-Christophe Dubois TYPE_IMX_FEC, __func__); 1072fcbd8018SJean-Christophe Dubois return 0; 1073fcbd8018SJean-Christophe Dubois } 1074fcbd8018SJean-Christophe Dubois 1075fcbd8018SJean-Christophe Dubois /* 4 bytes for the CRC. */ 1076fcbd8018SJean-Christophe Dubois size += 4; 1077fcbd8018SJean-Christophe Dubois crc = cpu_to_be32(crc32(~0, buf, size)); 1078fcbd8018SJean-Christophe Dubois crc_ptr = (uint8_t *) &crc; 1079fcbd8018SJean-Christophe Dubois 1080a699b410SJean-Christophe Dubois /* Huge frames are truncated. */ 10811bb3c371SJean-Christophe Dubois if (size > ENET_MAX_FRAME_SIZE) { 10821bb3c371SJean-Christophe Dubois size = ENET_MAX_FRAME_SIZE; 10831bb3c371SJean-Christophe Dubois flags |= ENET_BD_TR | ENET_BD_LG; 1084fcbd8018SJean-Christophe Dubois } 1085fcbd8018SJean-Christophe Dubois 1086fcbd8018SJean-Christophe Dubois /* Frames larger than the user limit just set error flags. */ 1087db0de352SJean-Christophe Dubois if (size > (s->regs[ENET_RCR] >> 16)) { 10881bb3c371SJean-Christophe Dubois flags |= ENET_BD_LG; 1089fcbd8018SJean-Christophe Dubois } 1090fcbd8018SJean-Christophe Dubois 1091fcbd8018SJean-Christophe Dubois addr = s->rx_descriptor; 1092fcbd8018SJean-Christophe Dubois while (size > 0) { 1093fcbd8018SJean-Christophe Dubois imx_fec_read_bd(&bd, addr); 10941bb3c371SJean-Christophe Dubois if ((bd.flags & ENET_BD_E) == 0) { 1095fcbd8018SJean-Christophe Dubois /* No descriptors available. Bail out. */ 1096fcbd8018SJean-Christophe Dubois /* 1097fcbd8018SJean-Christophe Dubois * FIXME: This is wrong. We should probably either 1098fcbd8018SJean-Christophe Dubois * save the remainder for when more RX buffers are 1099fcbd8018SJean-Christophe Dubois * available, or flag an error. 1100fcbd8018SJean-Christophe Dubois */ 1101b72d8d25SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Lost end of frame\n", 1102fcbd8018SJean-Christophe Dubois TYPE_IMX_FEC, __func__); 1103fcbd8018SJean-Christophe Dubois break; 1104fcbd8018SJean-Christophe Dubois } 1105db0de352SJean-Christophe Dubois buf_len = (size <= s->regs[ENET_MRBR]) ? size : s->regs[ENET_MRBR]; 1106fcbd8018SJean-Christophe Dubois bd.length = buf_len; 1107fcbd8018SJean-Christophe Dubois size -= buf_len; 1108b72d8d25SJean-Christophe Dubois 1109b72d8d25SJean-Christophe Dubois FEC_PRINTF("rx_bd 0x%x length %d\n", addr, bd.length); 1110b72d8d25SJean-Christophe Dubois 1111fcbd8018SJean-Christophe Dubois /* The last 4 bytes are the CRC. */ 1112fcbd8018SJean-Christophe Dubois if (size < 4) { 1113fcbd8018SJean-Christophe Dubois buf_len += size - 4; 1114fcbd8018SJean-Christophe Dubois } 1115fcbd8018SJean-Christophe Dubois buf_addr = bd.data; 1116fcbd8018SJean-Christophe Dubois dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); 1117fcbd8018SJean-Christophe Dubois buf += buf_len; 1118fcbd8018SJean-Christophe Dubois if (size < 4) { 1119fcbd8018SJean-Christophe Dubois dma_memory_write(&address_space_memory, buf_addr + buf_len, 1120fcbd8018SJean-Christophe Dubois crc_ptr, 4 - size); 1121fcbd8018SJean-Christophe Dubois crc_ptr += 4 - size; 1122fcbd8018SJean-Christophe Dubois } 11231bb3c371SJean-Christophe Dubois bd.flags &= ~ENET_BD_E; 1124fcbd8018SJean-Christophe Dubois if (size == 0) { 1125fcbd8018SJean-Christophe Dubois /* Last buffer in frame. */ 11261bb3c371SJean-Christophe Dubois bd.flags |= flags | ENET_BD_L; 1127fcbd8018SJean-Christophe Dubois FEC_PRINTF("rx frame flags %04x\n", bd.flags); 1128db0de352SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_RXF; 1129fcbd8018SJean-Christophe Dubois } else { 1130db0de352SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_RXB; 1131fcbd8018SJean-Christophe Dubois } 1132fcbd8018SJean-Christophe Dubois imx_fec_write_bd(&bd, addr); 1133fcbd8018SJean-Christophe Dubois /* Advance to the next descriptor. */ 11341bb3c371SJean-Christophe Dubois if ((bd.flags & ENET_BD_W) != 0) { 1135db0de352SJean-Christophe Dubois addr = s->regs[ENET_RDSR]; 1136fcbd8018SJean-Christophe Dubois } else { 1137db0de352SJean-Christophe Dubois addr += sizeof(bd); 1138fcbd8018SJean-Christophe Dubois } 1139fcbd8018SJean-Christophe Dubois } 1140fcbd8018SJean-Christophe Dubois s->rx_descriptor = addr; 1141b2b012afSAndrey Smirnov imx_eth_enable_rx(s, false); 1142a699b410SJean-Christophe Dubois imx_eth_update(s); 1143fcbd8018SJean-Christophe Dubois return len; 1144fcbd8018SJean-Christophe Dubois } 1145fcbd8018SJean-Christophe Dubois 1146a699b410SJean-Christophe Dubois static ssize_t imx_enet_receive(NetClientState *nc, const uint8_t *buf, 1147a699b410SJean-Christophe Dubois size_t len) 1148a699b410SJean-Christophe Dubois { 1149a699b410SJean-Christophe Dubois IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc)); 1150a699b410SJean-Christophe Dubois IMXENETBufDesc bd; 1151a699b410SJean-Christophe Dubois uint32_t flags = 0; 1152a699b410SJean-Christophe Dubois uint32_t addr; 1153a699b410SJean-Christophe Dubois uint32_t crc; 1154a699b410SJean-Christophe Dubois uint32_t buf_addr; 1155a699b410SJean-Christophe Dubois uint8_t *crc_ptr; 1156a699b410SJean-Christophe Dubois unsigned int buf_len; 1157a699b410SJean-Christophe Dubois size_t size = len; 1158ebdd8cddSAndrey Smirnov bool shift16 = s->regs[ENET_RACC] & ENET_RACC_SHIFT16; 1159a699b410SJean-Christophe Dubois 1160a699b410SJean-Christophe Dubois FEC_PRINTF("len %d\n", (int)size); 1161a699b410SJean-Christophe Dubois 1162a699b410SJean-Christophe Dubois if (!s->regs[ENET_RDAR]) { 1163a699b410SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Unexpected packet\n", 1164a699b410SJean-Christophe Dubois TYPE_IMX_FEC, __func__); 1165a699b410SJean-Christophe Dubois return 0; 1166a699b410SJean-Christophe Dubois } 1167a699b410SJean-Christophe Dubois 1168a699b410SJean-Christophe Dubois /* 4 bytes for the CRC. */ 1169a699b410SJean-Christophe Dubois size += 4; 1170a699b410SJean-Christophe Dubois crc = cpu_to_be32(crc32(~0, buf, size)); 1171a699b410SJean-Christophe Dubois crc_ptr = (uint8_t *) &crc; 1172a699b410SJean-Christophe Dubois 1173ebdd8cddSAndrey Smirnov if (shift16) { 1174ebdd8cddSAndrey Smirnov size += 2; 1175ebdd8cddSAndrey Smirnov } 1176ebdd8cddSAndrey Smirnov 1177894d74ccSAndrey Smirnov /* Huge frames are truncated. */ 1178ff9a7feeSAndrey Smirnov if (size > s->regs[ENET_FTRL]) { 1179ff9a7feeSAndrey Smirnov size = s->regs[ENET_FTRL]; 1180a699b410SJean-Christophe Dubois flags |= ENET_BD_TR | ENET_BD_LG; 1181a699b410SJean-Christophe Dubois } 1182a699b410SJean-Christophe Dubois 1183a699b410SJean-Christophe Dubois /* Frames larger than the user limit just set error flags. */ 1184a699b410SJean-Christophe Dubois if (size > (s->regs[ENET_RCR] >> 16)) { 1185a699b410SJean-Christophe Dubois flags |= ENET_BD_LG; 1186a699b410SJean-Christophe Dubois } 1187a699b410SJean-Christophe Dubois 1188a699b410SJean-Christophe Dubois addr = s->rx_descriptor; 1189a699b410SJean-Christophe Dubois while (size > 0) { 1190a699b410SJean-Christophe Dubois imx_enet_read_bd(&bd, addr); 1191a699b410SJean-Christophe Dubois if ((bd.flags & ENET_BD_E) == 0) { 1192a699b410SJean-Christophe Dubois /* No descriptors available. Bail out. */ 1193a699b410SJean-Christophe Dubois /* 1194a699b410SJean-Christophe Dubois * FIXME: This is wrong. We should probably either 1195a699b410SJean-Christophe Dubois * save the remainder for when more RX buffers are 1196a699b410SJean-Christophe Dubois * available, or flag an error. 1197a699b410SJean-Christophe Dubois */ 1198a699b410SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Lost end of frame\n", 1199a699b410SJean-Christophe Dubois TYPE_IMX_FEC, __func__); 1200a699b410SJean-Christophe Dubois break; 1201a699b410SJean-Christophe Dubois } 12024c5e7a6cSAndrey Smirnov buf_len = MIN(size, s->regs[ENET_MRBR]); 1203a699b410SJean-Christophe Dubois bd.length = buf_len; 1204a699b410SJean-Christophe Dubois size -= buf_len; 1205a699b410SJean-Christophe Dubois 1206a699b410SJean-Christophe Dubois FEC_PRINTF("rx_bd 0x%x length %d\n", addr, bd.length); 1207a699b410SJean-Christophe Dubois 1208a699b410SJean-Christophe Dubois /* The last 4 bytes are the CRC. */ 1209a699b410SJean-Christophe Dubois if (size < 4) { 1210a699b410SJean-Christophe Dubois buf_len += size - 4; 1211a699b410SJean-Christophe Dubois } 1212a699b410SJean-Christophe Dubois buf_addr = bd.data; 1213ebdd8cddSAndrey Smirnov 1214ebdd8cddSAndrey Smirnov if (shift16) { 1215ebdd8cddSAndrey Smirnov /* 1216ebdd8cddSAndrey Smirnov * If SHIFT16 bit of ENETx_RACC register is set we need to 1217ebdd8cddSAndrey Smirnov * align the payload to 4-byte boundary. 1218ebdd8cddSAndrey Smirnov */ 1219ebdd8cddSAndrey Smirnov const uint8_t zeros[2] = { 0 }; 1220ebdd8cddSAndrey Smirnov 1221ebdd8cddSAndrey Smirnov dma_memory_write(&address_space_memory, buf_addr, 1222ebdd8cddSAndrey Smirnov zeros, sizeof(zeros)); 1223ebdd8cddSAndrey Smirnov 1224ebdd8cddSAndrey Smirnov buf_addr += sizeof(zeros); 1225ebdd8cddSAndrey Smirnov buf_len -= sizeof(zeros); 1226ebdd8cddSAndrey Smirnov 1227ebdd8cddSAndrey Smirnov /* We only do this once per Ethernet frame */ 1228ebdd8cddSAndrey Smirnov shift16 = false; 1229ebdd8cddSAndrey Smirnov } 1230ebdd8cddSAndrey Smirnov 1231a699b410SJean-Christophe Dubois dma_memory_write(&address_space_memory, buf_addr, buf, buf_len); 1232a699b410SJean-Christophe Dubois buf += buf_len; 1233a699b410SJean-Christophe Dubois if (size < 4) { 1234a699b410SJean-Christophe Dubois dma_memory_write(&address_space_memory, buf_addr + buf_len, 1235a699b410SJean-Christophe Dubois crc_ptr, 4 - size); 1236a699b410SJean-Christophe Dubois crc_ptr += 4 - size; 1237a699b410SJean-Christophe Dubois } 1238a699b410SJean-Christophe Dubois bd.flags &= ~ENET_BD_E; 1239a699b410SJean-Christophe Dubois if (size == 0) { 1240a699b410SJean-Christophe Dubois /* Last buffer in frame. */ 1241a699b410SJean-Christophe Dubois bd.flags |= flags | ENET_BD_L; 1242a699b410SJean-Christophe Dubois FEC_PRINTF("rx frame flags %04x\n", bd.flags); 1243a699b410SJean-Christophe Dubois if (bd.option & ENET_BD_RX_INT) { 1244a699b410SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_RXF; 1245a699b410SJean-Christophe Dubois } 1246a699b410SJean-Christophe Dubois } else { 1247a699b410SJean-Christophe Dubois if (bd.option & ENET_BD_RX_INT) { 1248a699b410SJean-Christophe Dubois s->regs[ENET_EIR] |= ENET_INT_RXB; 1249a699b410SJean-Christophe Dubois } 1250a699b410SJean-Christophe Dubois } 1251a699b410SJean-Christophe Dubois imx_enet_write_bd(&bd, addr); 1252a699b410SJean-Christophe Dubois /* Advance to the next descriptor. */ 1253a699b410SJean-Christophe Dubois if ((bd.flags & ENET_BD_W) != 0) { 1254a699b410SJean-Christophe Dubois addr = s->regs[ENET_RDSR]; 1255a699b410SJean-Christophe Dubois } else { 1256a699b410SJean-Christophe Dubois addr += sizeof(bd); 1257a699b410SJean-Christophe Dubois } 1258a699b410SJean-Christophe Dubois } 1259a699b410SJean-Christophe Dubois s->rx_descriptor = addr; 1260b2b012afSAndrey Smirnov imx_eth_enable_rx(s, false); 1261a699b410SJean-Christophe Dubois imx_eth_update(s); 1262a699b410SJean-Christophe Dubois return len; 1263a699b410SJean-Christophe Dubois } 1264a699b410SJean-Christophe Dubois 1265a699b410SJean-Christophe Dubois static ssize_t imx_eth_receive(NetClientState *nc, const uint8_t *buf, 1266a699b410SJean-Christophe Dubois size_t len) 1267a699b410SJean-Christophe Dubois { 1268a699b410SJean-Christophe Dubois IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc)); 1269a699b410SJean-Christophe Dubois 1270a699b410SJean-Christophe Dubois if (!s->is_fec && (s->regs[ENET_ECR] & ENET_ECR_EN1588)) { 1271a699b410SJean-Christophe Dubois return imx_enet_receive(nc, buf, len); 1272a699b410SJean-Christophe Dubois } else { 1273a699b410SJean-Christophe Dubois return imx_fec_receive(nc, buf, len); 1274a699b410SJean-Christophe Dubois } 1275a699b410SJean-Christophe Dubois } 1276a699b410SJean-Christophe Dubois 1277a699b410SJean-Christophe Dubois static const MemoryRegionOps imx_eth_ops = { 1278a699b410SJean-Christophe Dubois .read = imx_eth_read, 1279a699b410SJean-Christophe Dubois .write = imx_eth_write, 1280fcbd8018SJean-Christophe Dubois .valid.min_access_size = 4, 1281fcbd8018SJean-Christophe Dubois .valid.max_access_size = 4, 1282fcbd8018SJean-Christophe Dubois .endianness = DEVICE_NATIVE_ENDIAN, 1283fcbd8018SJean-Christophe Dubois }; 1284fcbd8018SJean-Christophe Dubois 1285a699b410SJean-Christophe Dubois static void imx_eth_cleanup(NetClientState *nc) 1286fcbd8018SJean-Christophe Dubois { 1287fcbd8018SJean-Christophe Dubois IMXFECState *s = IMX_FEC(qemu_get_nic_opaque(nc)); 1288fcbd8018SJean-Christophe Dubois 1289fcbd8018SJean-Christophe Dubois s->nic = NULL; 1290fcbd8018SJean-Christophe Dubois } 1291fcbd8018SJean-Christophe Dubois 1292a699b410SJean-Christophe Dubois static NetClientInfo imx_eth_net_info = { 1293f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1294fcbd8018SJean-Christophe Dubois .size = sizeof(NICState), 1295a699b410SJean-Christophe Dubois .can_receive = imx_eth_can_receive, 1296a699b410SJean-Christophe Dubois .receive = imx_eth_receive, 1297a699b410SJean-Christophe Dubois .cleanup = imx_eth_cleanup, 1298a699b410SJean-Christophe Dubois .link_status_changed = imx_eth_set_link, 1299fcbd8018SJean-Christophe Dubois }; 1300fcbd8018SJean-Christophe Dubois 1301fcbd8018SJean-Christophe Dubois 1302a699b410SJean-Christophe Dubois static void imx_eth_realize(DeviceState *dev, Error **errp) 1303fcbd8018SJean-Christophe Dubois { 1304fcbd8018SJean-Christophe Dubois IMXFECState *s = IMX_FEC(dev); 1305fcbd8018SJean-Christophe Dubois SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1306fcbd8018SJean-Christophe Dubois 1307a699b410SJean-Christophe Dubois memory_region_init_io(&s->iomem, OBJECT(dev), &imx_eth_ops, s, 1308831858adSAndrey Smirnov TYPE_IMX_FEC, FSL_IMX25_FEC_SIZE); 1309fcbd8018SJean-Christophe Dubois sysbus_init_mmio(sbd, &s->iomem); 1310a699b410SJean-Christophe Dubois sysbus_init_irq(sbd, &s->irq[0]); 1311a699b410SJean-Christophe Dubois sysbus_init_irq(sbd, &s->irq[1]); 1312a699b410SJean-Christophe Dubois 1313fcbd8018SJean-Christophe Dubois qemu_macaddr_default_if_unset(&s->conf.macaddr); 1314fcbd8018SJean-Christophe Dubois 1315a699b410SJean-Christophe Dubois s->nic = qemu_new_nic(&imx_eth_net_info, &s->conf, 1316a699b410SJean-Christophe Dubois object_get_typename(OBJECT(dev)), 1317a699b410SJean-Christophe Dubois DEVICE(dev)->id, s); 1318a699b410SJean-Christophe Dubois 1319fcbd8018SJean-Christophe Dubois qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 1320fcbd8018SJean-Christophe Dubois } 1321fcbd8018SJean-Christophe Dubois 1322a699b410SJean-Christophe Dubois static Property imx_eth_properties[] = { 1323fcbd8018SJean-Christophe Dubois DEFINE_NIC_PROPERTIES(IMXFECState, conf), 1324f93f961cSAndrey Smirnov DEFINE_PROP_UINT32("tx-ring-num", IMXFECState, tx_ring_num, 1), 1325fcbd8018SJean-Christophe Dubois DEFINE_PROP_END_OF_LIST(), 1326fcbd8018SJean-Christophe Dubois }; 1327fcbd8018SJean-Christophe Dubois 1328a699b410SJean-Christophe Dubois static void imx_eth_class_init(ObjectClass *klass, void *data) 1329fcbd8018SJean-Christophe Dubois { 1330fcbd8018SJean-Christophe Dubois DeviceClass *dc = DEVICE_CLASS(klass); 1331fcbd8018SJean-Christophe Dubois 1332a699b410SJean-Christophe Dubois dc->vmsd = &vmstate_imx_eth; 1333a699b410SJean-Christophe Dubois dc->reset = imx_eth_reset; 1334a699b410SJean-Christophe Dubois dc->props = imx_eth_properties; 1335a699b410SJean-Christophe Dubois dc->realize = imx_eth_realize; 1336a699b410SJean-Christophe Dubois dc->desc = "i.MX FEC/ENET Ethernet Controller"; 1337a699b410SJean-Christophe Dubois } 1338a699b410SJean-Christophe Dubois 1339a699b410SJean-Christophe Dubois static void imx_fec_init(Object *obj) 1340a699b410SJean-Christophe Dubois { 1341a699b410SJean-Christophe Dubois IMXFECState *s = IMX_FEC(obj); 1342a699b410SJean-Christophe Dubois 1343a699b410SJean-Christophe Dubois s->is_fec = true; 1344a699b410SJean-Christophe Dubois } 1345a699b410SJean-Christophe Dubois 1346a699b410SJean-Christophe Dubois static void imx_enet_init(Object *obj) 1347a699b410SJean-Christophe Dubois { 1348a699b410SJean-Christophe Dubois IMXFECState *s = IMX_FEC(obj); 1349a699b410SJean-Christophe Dubois 1350a699b410SJean-Christophe Dubois s->is_fec = false; 1351fcbd8018SJean-Christophe Dubois } 1352fcbd8018SJean-Christophe Dubois 1353fcbd8018SJean-Christophe Dubois static const TypeInfo imx_fec_info = { 1354fcbd8018SJean-Christophe Dubois .name = TYPE_IMX_FEC, 1355fcbd8018SJean-Christophe Dubois .parent = TYPE_SYS_BUS_DEVICE, 1356fcbd8018SJean-Christophe Dubois .instance_size = sizeof(IMXFECState), 1357a699b410SJean-Christophe Dubois .instance_init = imx_fec_init, 1358a699b410SJean-Christophe Dubois .class_init = imx_eth_class_init, 1359fcbd8018SJean-Christophe Dubois }; 1360fcbd8018SJean-Christophe Dubois 1361a699b410SJean-Christophe Dubois static const TypeInfo imx_enet_info = { 1362a699b410SJean-Christophe Dubois .name = TYPE_IMX_ENET, 1363a699b410SJean-Christophe Dubois .parent = TYPE_IMX_FEC, 1364a699b410SJean-Christophe Dubois .instance_init = imx_enet_init, 1365a699b410SJean-Christophe Dubois }; 1366a699b410SJean-Christophe Dubois 1367a699b410SJean-Christophe Dubois static void imx_eth_register_types(void) 1368fcbd8018SJean-Christophe Dubois { 1369fcbd8018SJean-Christophe Dubois type_register_static(&imx_fec_info); 1370a699b410SJean-Christophe Dubois type_register_static(&imx_enet_info); 1371fcbd8018SJean-Christophe Dubois } 1372fcbd8018SJean-Christophe Dubois 1373a699b410SJean-Christophe Dubois type_init(imx_eth_register_types) 1374