1376b8519SHelge Deller /* 2376b8519SHelge Deller * QEMU Intel i82596 (Apricot) emulation 3376b8519SHelge Deller * 4376b8519SHelge Deller * Copyright (c) 2019 Helge Deller <deller@gmx.de> 5376b8519SHelge Deller * This work is licensed under the GNU GPL license version 2 or later. 6376b8519SHelge Deller * 7376b8519SHelge Deller * This software was written to be compatible with the specification: 8376b8519SHelge Deller * https://www.intel.com/assets/pdf/general/82596ca.pdf 9376b8519SHelge Deller */ 10376b8519SHelge Deller 11376b8519SHelge Deller #include "qemu/osdep.h" 12376b8519SHelge Deller #include "qemu/timer.h" 13376b8519SHelge Deller #include "net/net.h" 14376b8519SHelge Deller #include "net/eth.h" 15376b8519SHelge Deller #include "hw/irq.h" 16376b8519SHelge Deller #include "hw/qdev-properties.h" 17376b8519SHelge Deller #include "migration/vmstate.h" 18ae4994d2SPhilippe Mathieu-Daudé #include "exec/address-spaces.h" 19376b8519SHelge Deller #include "qemu/module.h" 20376b8519SHelge Deller #include "trace.h" 21376b8519SHelge Deller #include "i82596.h" 22376b8519SHelge Deller #include <zlib.h> /* For crc32 */ 23376b8519SHelge Deller 24376b8519SHelge Deller #if defined(ENABLE_DEBUG) 25376b8519SHelge Deller #define DBG(x) x 26376b8519SHelge Deller #else 27376b8519SHelge Deller #define DBG(x) do { } while (0) 28376b8519SHelge Deller #endif 29376b8519SHelge Deller 30376b8519SHelge Deller #define USE_TIMER 0 31376b8519SHelge Deller 32376b8519SHelge Deller #define BITS(n, m) (((0xffffffffU << (31 - n)) >> (31 - n + m)) << m) 33376b8519SHelge Deller 34376b8519SHelge Deller #define PKT_BUF_SZ 1536 35376b8519SHelge Deller #define MAX_MC_CNT 64 36376b8519SHelge Deller 37376b8519SHelge Deller #define ISCP_BUSY 0x0001 38376b8519SHelge Deller 39376b8519SHelge Deller #define I596_NULL ((uint32_t)0xffffffff) 40376b8519SHelge Deller 41376b8519SHelge Deller #define SCB_STATUS_CX 0x8000 /* CU finished command with I bit */ 42376b8519SHelge Deller #define SCB_STATUS_FR 0x4000 /* RU finished receiving a frame */ 43376b8519SHelge Deller #define SCB_STATUS_CNA 0x2000 /* CU left active state */ 44376b8519SHelge Deller #define SCB_STATUS_RNR 0x1000 /* RU left active state */ 45376b8519SHelge Deller 46baba731bSPhilippe Mathieu-Daudé #define SCB_COMMAND_ACK_MASK \ 47baba731bSPhilippe Mathieu-Daudé (SCB_STATUS_CX | SCB_STATUS_FR | SCB_STATUS_CNA | SCB_STATUS_RNR) 48baba731bSPhilippe Mathieu-Daudé 49376b8519SHelge Deller #define CU_IDLE 0 50376b8519SHelge Deller #define CU_SUSPENDED 1 51376b8519SHelge Deller #define CU_ACTIVE 2 52376b8519SHelge Deller 53376b8519SHelge Deller #define RX_IDLE 0 54376b8519SHelge Deller #define RX_SUSPENDED 1 55376b8519SHelge Deller #define RX_READY 4 56376b8519SHelge Deller 57376b8519SHelge Deller #define CMD_EOL 0x8000 /* The last command of the list, stop. */ 58376b8519SHelge Deller #define CMD_SUSP 0x4000 /* Suspend after doing cmd. */ 59376b8519SHelge Deller #define CMD_INTR 0x2000 /* Interrupt after doing cmd. */ 60376b8519SHelge Deller 61376b8519SHelge Deller #define CMD_FLEX 0x0008 /* Enable flexible memory model */ 62376b8519SHelge Deller 63376b8519SHelge Deller enum commands { 64376b8519SHelge Deller CmdNOp = 0, CmdSASetup = 1, CmdConfigure = 2, CmdMulticastList = 3, 65376b8519SHelge Deller CmdTx = 4, CmdTDR = 5, CmdDump = 6, CmdDiagnose = 7 66376b8519SHelge Deller }; 67376b8519SHelge Deller 68376b8519SHelge Deller #define STAT_C 0x8000 /* Set to 0 after execution */ 69376b8519SHelge Deller #define STAT_B 0x4000 /* Command being executed */ 70376b8519SHelge Deller #define STAT_OK 0x2000 /* Command executed ok */ 71376b8519SHelge Deller #define STAT_A 0x1000 /* Command aborted */ 72376b8519SHelge Deller 73376b8519SHelge Deller #define I596_EOF 0x8000 74376b8519SHelge Deller #define SIZE_MASK 0x3fff 75376b8519SHelge Deller 76376b8519SHelge Deller /* various flags in the chip config registers */ 77376b8519SHelge Deller #define I596_PREFETCH (s->config[0] & 0x80) 78376b8519SHelge Deller #define I596_PROMISC (s->config[8] & 0x01) 79376b8519SHelge Deller #define I596_BC_DISABLE (s->config[8] & 0x02) /* broadcast disable */ 80376b8519SHelge Deller #define I596_NOCRC_INS (s->config[8] & 0x08) 81376b8519SHelge Deller #define I596_CRCINM (s->config[11] & 0x04) /* CRC appended */ 82376b8519SHelge Deller #define I596_MC_ALL (s->config[11] & 0x20) 83376b8519SHelge Deller #define I596_MULTIIA (s->config[13] & 0x40) 84376b8519SHelge Deller 85376b8519SHelge Deller 86376b8519SHelge Deller static uint8_t get_byte(uint32_t addr) 87376b8519SHelge Deller { 88376b8519SHelge Deller return ldub_phys(&address_space_memory, addr); 89376b8519SHelge Deller } 90376b8519SHelge Deller 91376b8519SHelge Deller static void set_byte(uint32_t addr, uint8_t c) 92376b8519SHelge Deller { 93376b8519SHelge Deller return stb_phys(&address_space_memory, addr, c); 94376b8519SHelge Deller } 95376b8519SHelge Deller 96376b8519SHelge Deller static uint16_t get_uint16(uint32_t addr) 97376b8519SHelge Deller { 98376b8519SHelge Deller return lduw_be_phys(&address_space_memory, addr); 99376b8519SHelge Deller } 100376b8519SHelge Deller 101376b8519SHelge Deller static void set_uint16(uint32_t addr, uint16_t w) 102376b8519SHelge Deller { 103376b8519SHelge Deller return stw_be_phys(&address_space_memory, addr, w); 104376b8519SHelge Deller } 105376b8519SHelge Deller 106376b8519SHelge Deller static uint32_t get_uint32(uint32_t addr) 107376b8519SHelge Deller { 108376b8519SHelge Deller uint32_t lo = lduw_be_phys(&address_space_memory, addr); 109376b8519SHelge Deller uint32_t hi = lduw_be_phys(&address_space_memory, addr + 2); 110376b8519SHelge Deller return (hi << 16) | lo; 111376b8519SHelge Deller } 112376b8519SHelge Deller 113376b8519SHelge Deller static void set_uint32(uint32_t addr, uint32_t val) 114376b8519SHelge Deller { 115376b8519SHelge Deller set_uint16(addr, (uint16_t) val); 116376b8519SHelge Deller set_uint16(addr + 2, val >> 16); 117376b8519SHelge Deller } 118376b8519SHelge Deller 119376b8519SHelge Deller 120376b8519SHelge Deller struct qemu_ether_header { 121376b8519SHelge Deller uint8_t ether_dhost[6]; 122376b8519SHelge Deller uint8_t ether_shost[6]; 123376b8519SHelge Deller uint16_t ether_type; 124376b8519SHelge Deller }; 125376b8519SHelge Deller 126376b8519SHelge Deller #define PRINT_PKTHDR(txt, BUF) do { \ 127376b8519SHelge Deller struct qemu_ether_header *hdr = (void *)(BUF); \ 128376b8519SHelge Deller printf(txt ": packet dhost=" MAC_FMT ", shost=" MAC_FMT ", type=0x%04x\n",\ 129376b8519SHelge Deller MAC_ARG(hdr->ether_dhost), MAC_ARG(hdr->ether_shost), \ 130376b8519SHelge Deller be16_to_cpu(hdr->ether_type)); \ 131376b8519SHelge Deller } while (0) 132376b8519SHelge Deller 133376b8519SHelge Deller static void i82596_transmit(I82596State *s, uint32_t addr) 134376b8519SHelge Deller { 135376b8519SHelge Deller uint32_t tdb_p; /* Transmit Buffer Descriptor */ 136376b8519SHelge Deller 137376b8519SHelge Deller /* TODO: Check flexible mode */ 138376b8519SHelge Deller tdb_p = get_uint32(addr + 8); 139376b8519SHelge Deller while (tdb_p != I596_NULL) { 140376b8519SHelge Deller uint16_t size, len; 141376b8519SHelge Deller uint32_t tba; 142376b8519SHelge Deller 143376b8519SHelge Deller size = get_uint16(tdb_p); 144376b8519SHelge Deller len = size & SIZE_MASK; 145376b8519SHelge Deller tba = get_uint32(tdb_p + 8); 146376b8519SHelge Deller trace_i82596_transmit(len, tba); 147376b8519SHelge Deller 148376b8519SHelge Deller if (s->nic && len) { 149376b8519SHelge Deller assert(len <= sizeof(s->tx_buffer)); 15019f70347SPeter Maydell address_space_read(&address_space_memory, tba, 15119f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, s->tx_buffer, len); 152376b8519SHelge Deller DBG(PRINT_PKTHDR("Send", &s->tx_buffer)); 153376b8519SHelge Deller DBG(printf("Sending %d bytes\n", len)); 154376b8519SHelge Deller qemu_send_packet(qemu_get_queue(s->nic), s->tx_buffer, len); 155376b8519SHelge Deller } 156376b8519SHelge Deller 157376b8519SHelge Deller /* was this the last package? */ 158376b8519SHelge Deller if (size & I596_EOF) { 159376b8519SHelge Deller break; 160376b8519SHelge Deller } 161376b8519SHelge Deller 162376b8519SHelge Deller /* get next buffer pointer */ 163376b8519SHelge Deller tdb_p = get_uint32(tdb_p + 4); 164376b8519SHelge Deller } 165376b8519SHelge Deller } 166376b8519SHelge Deller 167376b8519SHelge Deller static void set_individual_address(I82596State *s, uint32_t addr) 168376b8519SHelge Deller { 169376b8519SHelge Deller NetClientState *nc; 170376b8519SHelge Deller uint8_t *m; 171376b8519SHelge Deller 172376b8519SHelge Deller nc = qemu_get_queue(s->nic); 173376b8519SHelge Deller m = s->conf.macaddr.a; 17419f70347SPeter Maydell address_space_read(&address_space_memory, addr + 8, 17519f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, m, ETH_ALEN); 176376b8519SHelge Deller qemu_format_nic_info_str(nc, m); 177376b8519SHelge Deller trace_i82596_new_mac(nc->info_str); 178376b8519SHelge Deller } 179376b8519SHelge Deller 180376b8519SHelge Deller static void set_multicast_list(I82596State *s, uint32_t addr) 181376b8519SHelge Deller { 182376b8519SHelge Deller uint16_t mc_count, i; 183376b8519SHelge Deller 184376b8519SHelge Deller memset(&s->mult[0], 0, sizeof(s->mult)); 185376b8519SHelge Deller mc_count = get_uint16(addr + 8) / ETH_ALEN; 186376b8519SHelge Deller addr += 10; 187376b8519SHelge Deller if (mc_count > MAX_MC_CNT) { 188376b8519SHelge Deller mc_count = MAX_MC_CNT; 189376b8519SHelge Deller } 190376b8519SHelge Deller for (i = 0; i < mc_count; i++) { 191376b8519SHelge Deller uint8_t multicast_addr[ETH_ALEN]; 19219f70347SPeter Maydell address_space_read(&address_space_memory, addr + i * ETH_ALEN, 19319f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, multicast_addr, ETH_ALEN); 194376b8519SHelge Deller DBG(printf("Add multicast entry " MAC_FMT "\n", 195376b8519SHelge Deller MAC_ARG(multicast_addr))); 196376b8519SHelge Deller unsigned mcast_idx = (net_crc32(multicast_addr, ETH_ALEN) & 197376b8519SHelge Deller BITS(7, 2)) >> 2; 198376b8519SHelge Deller assert(mcast_idx < 8 * sizeof(s->mult)); 199376b8519SHelge Deller s->mult[mcast_idx >> 3] |= (1 << (mcast_idx & 7)); 200376b8519SHelge Deller } 201376b8519SHelge Deller trace_i82596_set_multicast(mc_count); 202376b8519SHelge Deller } 203376b8519SHelge Deller 204376b8519SHelge Deller void i82596_set_link_status(NetClientState *nc) 205376b8519SHelge Deller { 206376b8519SHelge Deller I82596State *d = qemu_get_nic_opaque(nc); 207376b8519SHelge Deller 208376b8519SHelge Deller d->lnkst = nc->link_down ? 0 : 0x8000; 209376b8519SHelge Deller } 210376b8519SHelge Deller 211376b8519SHelge Deller static void update_scb_status(I82596State *s) 212376b8519SHelge Deller { 213376b8519SHelge Deller s->scb_status = (s->scb_status & 0xf000) 214376b8519SHelge Deller | (s->cu_status << 8) | (s->rx_status << 4); 215376b8519SHelge Deller set_uint16(s->scb, s->scb_status); 216376b8519SHelge Deller } 217376b8519SHelge Deller 218376b8519SHelge Deller 219376b8519SHelge Deller static void i82596_s_reset(I82596State *s) 220376b8519SHelge Deller { 221376b8519SHelge Deller trace_i82596_s_reset(s); 222376b8519SHelge Deller s->scp = 0; 223376b8519SHelge Deller s->scb_status = 0; 224376b8519SHelge Deller s->cu_status = CU_IDLE; 225376b8519SHelge Deller s->rx_status = RX_SUSPENDED; 226376b8519SHelge Deller s->cmd_p = I596_NULL; 227376b8519SHelge Deller s->lnkst = 0x8000; /* initial link state: up */ 228376b8519SHelge Deller s->ca = s->ca_active = 0; 229376b8519SHelge Deller s->send_irq = 0; 230376b8519SHelge Deller } 231376b8519SHelge Deller 232376b8519SHelge Deller 233376b8519SHelge Deller static void command_loop(I82596State *s) 234376b8519SHelge Deller { 235376b8519SHelge Deller uint16_t cmd; 236376b8519SHelge Deller uint16_t status; 237376b8519SHelge Deller uint8_t byte_cnt; 238376b8519SHelge Deller 239376b8519SHelge Deller DBG(printf("STARTING COMMAND LOOP cmd_p=%08x\n", s->cmd_p)); 240376b8519SHelge Deller 241376b8519SHelge Deller while (s->cmd_p != I596_NULL) { 242376b8519SHelge Deller /* set status */ 243376b8519SHelge Deller status = STAT_B; 244376b8519SHelge Deller set_uint16(s->cmd_p, status); 245376b8519SHelge Deller status = STAT_C | STAT_OK; /* update, but write later */ 246376b8519SHelge Deller 247376b8519SHelge Deller cmd = get_uint16(s->cmd_p + 2); 248376b8519SHelge Deller DBG(printf("Running command %04x at %08x\n", cmd, s->cmd_p)); 249376b8519SHelge Deller 250376b8519SHelge Deller switch (cmd & 0x07) { 251376b8519SHelge Deller case CmdNOp: 252376b8519SHelge Deller break; 253376b8519SHelge Deller case CmdSASetup: 254376b8519SHelge Deller set_individual_address(s, s->cmd_p); 255376b8519SHelge Deller break; 256376b8519SHelge Deller case CmdConfigure: 257376b8519SHelge Deller byte_cnt = get_byte(s->cmd_p + 8) & 0x0f; 258376b8519SHelge Deller byte_cnt = MAX(byte_cnt, 4); 259376b8519SHelge Deller byte_cnt = MIN(byte_cnt, sizeof(s->config)); 260376b8519SHelge Deller /* copy byte_cnt max. */ 26119f70347SPeter Maydell address_space_read(&address_space_memory, s->cmd_p + 8, 26219f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, s->config, byte_cnt); 263376b8519SHelge Deller /* config byte according to page 35ff */ 264376b8519SHelge Deller s->config[2] &= 0x82; /* mask valid bits */ 265376b8519SHelge Deller s->config[2] |= 0x40; 266376b8519SHelge Deller s->config[7] &= 0xf7; /* clear zero bit */ 267376b8519SHelge Deller assert(I596_NOCRC_INS == 0); /* do CRC insertion */ 268376b8519SHelge Deller s->config[10] = MAX(s->config[10], 5); /* min frame length */ 269376b8519SHelge Deller s->config[12] &= 0x40; /* only full duplex field valid */ 270376b8519SHelge Deller s->config[13] |= 0x3f; /* set ones in byte 13 */ 271376b8519SHelge Deller break; 272376b8519SHelge Deller case CmdTDR: 273376b8519SHelge Deller /* get signal LINK */ 274376b8519SHelge Deller set_uint32(s->cmd_p + 8, s->lnkst); 275376b8519SHelge Deller break; 276376b8519SHelge Deller case CmdTx: 277376b8519SHelge Deller i82596_transmit(s, s->cmd_p); 278376b8519SHelge Deller break; 279376b8519SHelge Deller case CmdMulticastList: 280376b8519SHelge Deller set_multicast_list(s, s->cmd_p); 281376b8519SHelge Deller break; 282376b8519SHelge Deller case CmdDump: 283376b8519SHelge Deller case CmdDiagnose: 284376b8519SHelge Deller printf("FIXME Command %d !!\n", cmd & 7); 285376b8519SHelge Deller assert(0); 286376b8519SHelge Deller } 287376b8519SHelge Deller 288376b8519SHelge Deller /* update status */ 289376b8519SHelge Deller set_uint16(s->cmd_p, status); 290376b8519SHelge Deller 291376b8519SHelge Deller s->cmd_p = get_uint32(s->cmd_p + 4); /* get link address */ 292376b8519SHelge Deller DBG(printf("NEXT addr would be %08x\n", s->cmd_p)); 293376b8519SHelge Deller if (s->cmd_p == 0) { 294376b8519SHelge Deller s->cmd_p = I596_NULL; 295376b8519SHelge Deller } 296376b8519SHelge Deller 297376b8519SHelge Deller /* Stop when last command of the list. */ 298376b8519SHelge Deller if (cmd & CMD_EOL) { 299376b8519SHelge Deller s->cmd_p = I596_NULL; 300376b8519SHelge Deller } 301376b8519SHelge Deller /* Suspend after doing cmd? */ 302376b8519SHelge Deller if (cmd & CMD_SUSP) { 303376b8519SHelge Deller s->cu_status = CU_SUSPENDED; 304376b8519SHelge Deller printf("FIXME SUSPEND !!\n"); 305376b8519SHelge Deller } 306376b8519SHelge Deller /* Interrupt after doing cmd? */ 307376b8519SHelge Deller if (cmd & CMD_INTR) { 308376b8519SHelge Deller s->scb_status |= SCB_STATUS_CX; 309376b8519SHelge Deller } else { 310376b8519SHelge Deller s->scb_status &= ~SCB_STATUS_CX; 311376b8519SHelge Deller } 312376b8519SHelge Deller update_scb_status(s); 313376b8519SHelge Deller 314376b8519SHelge Deller /* Interrupt after doing cmd? */ 315376b8519SHelge Deller if (cmd & CMD_INTR) { 316376b8519SHelge Deller s->send_irq = 1; 317376b8519SHelge Deller } 318376b8519SHelge Deller 319376b8519SHelge Deller if (s->cu_status != CU_ACTIVE) { 320376b8519SHelge Deller break; 321376b8519SHelge Deller } 322376b8519SHelge Deller } 323376b8519SHelge Deller DBG(printf("FINISHED COMMAND LOOP\n")); 324376b8519SHelge Deller qemu_flush_queued_packets(qemu_get_queue(s->nic)); 325376b8519SHelge Deller } 326376b8519SHelge Deller 327376b8519SHelge Deller static void i82596_flush_queue_timer(void *opaque) 328376b8519SHelge Deller { 329376b8519SHelge Deller I82596State *s = opaque; 330376b8519SHelge Deller if (0) { 331376b8519SHelge Deller timer_del(s->flush_queue_timer); 332376b8519SHelge Deller qemu_flush_queued_packets(qemu_get_queue(s->nic)); 333376b8519SHelge Deller timer_mod(s->flush_queue_timer, 334376b8519SHelge Deller qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000); 335376b8519SHelge Deller } 336376b8519SHelge Deller } 337376b8519SHelge Deller 338376b8519SHelge Deller static void examine_scb(I82596State *s) 339376b8519SHelge Deller { 340376b8519SHelge Deller uint16_t command, cuc, ruc; 341376b8519SHelge Deller 342376b8519SHelge Deller /* get the scb command word */ 343376b8519SHelge Deller command = get_uint16(s->scb + 2); 344376b8519SHelge Deller cuc = (command >> 8) & 0x7; 345376b8519SHelge Deller ruc = (command >> 4) & 0x7; 346376b8519SHelge Deller DBG(printf("MAIN COMMAND %04x cuc %02x ruc %02x\n", command, cuc, ruc)); 347376b8519SHelge Deller /* and clear the scb command word */ 348376b8519SHelge Deller set_uint16(s->scb + 2, 0); 349376b8519SHelge Deller 350baba731bSPhilippe Mathieu-Daudé s->scb_status &= ~(command & SCB_COMMAND_ACK_MASK); 351376b8519SHelge Deller 352376b8519SHelge Deller switch (cuc) { 353376b8519SHelge Deller case 0: /* no change */ 354376b8519SHelge Deller break; 355376b8519SHelge Deller case 1: /* CUC_START */ 356376b8519SHelge Deller s->cu_status = CU_ACTIVE; 357376b8519SHelge Deller break; 358376b8519SHelge Deller case 4: /* CUC_ABORT */ 359376b8519SHelge Deller s->cu_status = CU_SUSPENDED; 360376b8519SHelge Deller s->scb_status |= SCB_STATUS_CNA; /* CU left active state */ 361376b8519SHelge Deller break; 362376b8519SHelge Deller default: 363376b8519SHelge Deller printf("WARNING: Unknown CUC %d!\n", cuc); 364376b8519SHelge Deller } 365376b8519SHelge Deller 366376b8519SHelge Deller switch (ruc) { 367376b8519SHelge Deller case 0: /* no change */ 368376b8519SHelge Deller break; 369376b8519SHelge Deller case 1: /* RX_START */ 370376b8519SHelge Deller case 2: /* RX_RESUME */ 371376b8519SHelge Deller s->rx_status = RX_IDLE; 372376b8519SHelge Deller if (USE_TIMER) { 373376b8519SHelge Deller timer_mod(s->flush_queue_timer, qemu_clock_get_ms( 374376b8519SHelge Deller QEMU_CLOCK_VIRTUAL) + 1000); 375376b8519SHelge Deller } 376376b8519SHelge Deller break; 377376b8519SHelge Deller case 3: /* RX_SUSPEND */ 378376b8519SHelge Deller case 4: /* RX_ABORT */ 379376b8519SHelge Deller s->rx_status = RX_SUSPENDED; 380376b8519SHelge Deller s->scb_status |= SCB_STATUS_RNR; /* RU left active state */ 381376b8519SHelge Deller break; 382376b8519SHelge Deller default: 383376b8519SHelge Deller printf("WARNING: Unknown RUC %d!\n", ruc); 384376b8519SHelge Deller } 385376b8519SHelge Deller 386376b8519SHelge Deller if (command & 0x80) { /* reset bit set? */ 387376b8519SHelge Deller i82596_s_reset(s); 388376b8519SHelge Deller } 389376b8519SHelge Deller 390376b8519SHelge Deller /* execute commands from SCBL */ 391376b8519SHelge Deller if (s->cu_status != CU_SUSPENDED) { 392376b8519SHelge Deller if (s->cmd_p == I596_NULL) { 393376b8519SHelge Deller s->cmd_p = get_uint32(s->scb + 4); 394376b8519SHelge Deller } 395376b8519SHelge Deller } 396376b8519SHelge Deller 397376b8519SHelge Deller /* update scb status */ 398376b8519SHelge Deller update_scb_status(s); 399376b8519SHelge Deller 400376b8519SHelge Deller command_loop(s); 401376b8519SHelge Deller } 402376b8519SHelge Deller 403376b8519SHelge Deller static void signal_ca(I82596State *s) 404376b8519SHelge Deller { 405376b8519SHelge Deller uint32_t iscp = 0; 406376b8519SHelge Deller 407376b8519SHelge Deller /* trace_i82596_channel_attention(s); */ 408376b8519SHelge Deller if (s->scp) { 409376b8519SHelge Deller /* CA after reset -> do init with new scp. */ 410376b8519SHelge Deller s->sysbus = get_byte(s->scp + 3); /* big endian */ 411376b8519SHelge Deller DBG(printf("SYSBUS = %08x\n", s->sysbus)); 412376b8519SHelge Deller if (((s->sysbus >> 1) & 0x03) != 2) { 413376b8519SHelge Deller printf("WARNING: NO LINEAR MODE !!\n"); 414376b8519SHelge Deller } 415376b8519SHelge Deller if ((s->sysbus >> 7)) { 416376b8519SHelge Deller printf("WARNING: 32BIT LINMODE IN B-STEPPING NOT SUPPORTED !!\n"); 417376b8519SHelge Deller } 418376b8519SHelge Deller iscp = get_uint32(s->scp + 8); 419376b8519SHelge Deller s->scb = get_uint32(iscp + 4); 420376b8519SHelge Deller set_byte(iscp + 1, 0); /* clear BUSY flag in iscp */ 421376b8519SHelge Deller s->scp = 0; 422376b8519SHelge Deller } 423376b8519SHelge Deller 424376b8519SHelge Deller s->ca++; /* count ca() */ 425376b8519SHelge Deller if (!s->ca_active) { 426376b8519SHelge Deller s->ca_active = 1; 427376b8519SHelge Deller while (s->ca) { 428376b8519SHelge Deller examine_scb(s); 429376b8519SHelge Deller s->ca--; 430376b8519SHelge Deller } 431376b8519SHelge Deller s->ca_active = 0; 432376b8519SHelge Deller } 433376b8519SHelge Deller 434376b8519SHelge Deller if (s->send_irq) { 435376b8519SHelge Deller s->send_irq = 0; 436376b8519SHelge Deller qemu_set_irq(s->irq, 1); 437376b8519SHelge Deller } 438376b8519SHelge Deller } 439376b8519SHelge Deller 440376b8519SHelge Deller void i82596_ioport_writew(void *opaque, uint32_t addr, uint32_t val) 441376b8519SHelge Deller { 442376b8519SHelge Deller I82596State *s = opaque; 443376b8519SHelge Deller /* printf("i82596_ioport_writew addr=0x%08x val=0x%04x\n", addr, val); */ 444376b8519SHelge Deller switch (addr) { 445376b8519SHelge Deller case PORT_RESET: /* Reset */ 446376b8519SHelge Deller i82596_s_reset(s); 447376b8519SHelge Deller break; 448376b8519SHelge Deller case PORT_ALTSCP: 449376b8519SHelge Deller s->scp = val; 450376b8519SHelge Deller break; 451376b8519SHelge Deller case PORT_CA: 452376b8519SHelge Deller signal_ca(s); 453376b8519SHelge Deller break; 454376b8519SHelge Deller } 455376b8519SHelge Deller } 456376b8519SHelge Deller 457376b8519SHelge Deller uint32_t i82596_ioport_readw(void *opaque, uint32_t addr) 458376b8519SHelge Deller { 459376b8519SHelge Deller return -1; 460376b8519SHelge Deller } 461376b8519SHelge Deller 462376b8519SHelge Deller void i82596_h_reset(void *opaque) 463376b8519SHelge Deller { 464376b8519SHelge Deller I82596State *s = opaque; 465376b8519SHelge Deller 466376b8519SHelge Deller i82596_s_reset(s); 467376b8519SHelge Deller } 468376b8519SHelge Deller 469b8c4b67eSPhilippe Mathieu-Daudé bool i82596_can_receive(NetClientState *nc) 470376b8519SHelge Deller { 471376b8519SHelge Deller I82596State *s = qemu_get_nic_opaque(nc); 472376b8519SHelge Deller 473376b8519SHelge Deller if (s->rx_status == RX_SUSPENDED) { 474b8c4b67eSPhilippe Mathieu-Daudé return false; 475376b8519SHelge Deller } 476376b8519SHelge Deller 477376b8519SHelge Deller if (!s->lnkst) { 478b8c4b67eSPhilippe Mathieu-Daudé return false; 479376b8519SHelge Deller } 480376b8519SHelge Deller 481376b8519SHelge Deller if (USE_TIMER && !timer_pending(s->flush_queue_timer)) { 482b8c4b67eSPhilippe Mathieu-Daudé return true; 483376b8519SHelge Deller } 484376b8519SHelge Deller 485b8c4b67eSPhilippe Mathieu-Daudé return true; 486376b8519SHelge Deller } 487376b8519SHelge Deller 488376b8519SHelge Deller ssize_t i82596_receive(NetClientState *nc, const uint8_t *buf, size_t sz) 489376b8519SHelge Deller { 490376b8519SHelge Deller I82596State *s = qemu_get_nic_opaque(nc); 491376b8519SHelge Deller uint32_t rfd_p; 492376b8519SHelge Deller uint32_t rbd; 493376b8519SHelge Deller uint16_t is_broadcast = 0; 494a43790f2SPeter Maydell size_t len = sz; /* length of data for guest (including CRC) */ 495a43790f2SPeter Maydell size_t bufsz = sz; /* length of data in buf */ 496376b8519SHelge Deller uint32_t crc; 497376b8519SHelge Deller uint8_t *crc_ptr; 498376b8519SHelge Deller static const uint8_t broadcast_macaddr[6] = { 499376b8519SHelge Deller 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 500376b8519SHelge Deller 501376b8519SHelge Deller DBG(printf("i82596_receive() start\n")); 502376b8519SHelge Deller 503376b8519SHelge Deller if (USE_TIMER && timer_pending(s->flush_queue_timer)) { 504376b8519SHelge Deller return 0; 505376b8519SHelge Deller } 506376b8519SHelge Deller 507376b8519SHelge Deller /* first check if receiver is enabled */ 508376b8519SHelge Deller if (s->rx_status == RX_SUSPENDED) { 509376b8519SHelge Deller trace_i82596_receive_analysis(">>> Receiving suspended"); 510376b8519SHelge Deller return -1; 511376b8519SHelge Deller } 512376b8519SHelge Deller 513376b8519SHelge Deller if (!s->lnkst) { 514376b8519SHelge Deller trace_i82596_receive_analysis(">>> Link down"); 515376b8519SHelge Deller return -1; 516376b8519SHelge Deller } 517376b8519SHelge Deller 518376b8519SHelge Deller /* Received frame smaller than configured "min frame len"? */ 519376b8519SHelge Deller if (sz < s->config[10]) { 520376b8519SHelge Deller printf("Received frame too small, %zu vs. %u bytes\n", 521376b8519SHelge Deller sz, s->config[10]); 522376b8519SHelge Deller return -1; 523376b8519SHelge Deller } 524376b8519SHelge Deller 525376b8519SHelge Deller DBG(printf("Received %lu bytes\n", sz)); 526376b8519SHelge Deller 527376b8519SHelge Deller if (I596_PROMISC) { 528376b8519SHelge Deller 529376b8519SHelge Deller /* promiscuous: receive all */ 530376b8519SHelge Deller trace_i82596_receive_analysis( 531376b8519SHelge Deller ">>> packet received in promiscuous mode"); 532376b8519SHelge Deller 533376b8519SHelge Deller } else { 534376b8519SHelge Deller 535376b8519SHelge Deller if (!memcmp(buf, broadcast_macaddr, 6)) { 536376b8519SHelge Deller /* broadcast address */ 537376b8519SHelge Deller if (I596_BC_DISABLE) { 538376b8519SHelge Deller trace_i82596_receive_analysis(">>> broadcast packet rejected"); 539376b8519SHelge Deller 540376b8519SHelge Deller return len; 541376b8519SHelge Deller } 542376b8519SHelge Deller 543376b8519SHelge Deller trace_i82596_receive_analysis(">>> broadcast packet received"); 544376b8519SHelge Deller is_broadcast = 1; 545376b8519SHelge Deller 546376b8519SHelge Deller } else if (buf[0] & 0x01) { 547376b8519SHelge Deller /* multicast */ 548376b8519SHelge Deller if (!I596_MC_ALL) { 549376b8519SHelge Deller trace_i82596_receive_analysis(">>> multicast packet rejected"); 550376b8519SHelge Deller 551376b8519SHelge Deller return len; 552376b8519SHelge Deller } 553376b8519SHelge Deller 554376b8519SHelge Deller int mcast_idx = (net_crc32(buf, ETH_ALEN) & BITS(7, 2)) >> 2; 555376b8519SHelge Deller assert(mcast_idx < 8 * sizeof(s->mult)); 556376b8519SHelge Deller 557376b8519SHelge Deller if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7)))) { 558376b8519SHelge Deller trace_i82596_receive_analysis(">>> multicast address mismatch"); 559376b8519SHelge Deller 560376b8519SHelge Deller return len; 561376b8519SHelge Deller } 562376b8519SHelge Deller 563376b8519SHelge Deller trace_i82596_receive_analysis(">>> multicast packet received"); 564376b8519SHelge Deller is_broadcast = 1; 565376b8519SHelge Deller 566376b8519SHelge Deller } else if (!memcmp(s->conf.macaddr.a, buf, 6)) { 567376b8519SHelge Deller 568376b8519SHelge Deller /* match */ 569376b8519SHelge Deller trace_i82596_receive_analysis( 570376b8519SHelge Deller ">>> physical address matching packet received"); 571376b8519SHelge Deller 572376b8519SHelge Deller } else { 573376b8519SHelge Deller 574376b8519SHelge Deller trace_i82596_receive_analysis(">>> unknown packet"); 575376b8519SHelge Deller 576376b8519SHelge Deller return len; 577376b8519SHelge Deller } 578376b8519SHelge Deller } 579376b8519SHelge Deller 580376b8519SHelge Deller /* Calculate the ethernet checksum (4 bytes) */ 581376b8519SHelge Deller len += 4; 582376b8519SHelge Deller crc = cpu_to_be32(crc32(~0, buf, sz)); 583376b8519SHelge Deller crc_ptr = (uint8_t *) &crc; 584376b8519SHelge Deller 585376b8519SHelge Deller rfd_p = get_uint32(s->scb + 8); /* get Receive Frame Descriptor */ 586376b8519SHelge Deller assert(rfd_p && rfd_p != I596_NULL); 587376b8519SHelge Deller 588376b8519SHelge Deller /* get first Receive Buffer Descriptor Address */ 589376b8519SHelge Deller rbd = get_uint32(rfd_p + 8); 590376b8519SHelge Deller assert(rbd && rbd != I596_NULL); 591376b8519SHelge Deller 592376b8519SHelge Deller trace_i82596_receive_packet(len); 593376b8519SHelge Deller /* PRINT_PKTHDR("Receive", buf); */ 594376b8519SHelge Deller 595376b8519SHelge Deller while (len) { 596376b8519SHelge Deller uint16_t command, status; 597376b8519SHelge Deller uint32_t next_rfd; 598376b8519SHelge Deller 599376b8519SHelge Deller command = get_uint16(rfd_p + 2); 600376b8519SHelge Deller assert(command & CMD_FLEX); /* assert Flex Mode */ 601376b8519SHelge Deller /* get first Receive Buffer Descriptor Address */ 602376b8519SHelge Deller rbd = get_uint32(rfd_p + 8); 603376b8519SHelge Deller assert(get_uint16(rfd_p + 14) == 0); 604376b8519SHelge Deller 605376b8519SHelge Deller /* printf("Receive: rfd is %08x\n", rfd_p); */ 606376b8519SHelge Deller 607376b8519SHelge Deller while (len) { 608376b8519SHelge Deller uint16_t buffer_size, num; 609376b8519SHelge Deller uint32_t rba; 610a43790f2SPeter Maydell size_t bufcount, crccount; 611376b8519SHelge Deller 612376b8519SHelge Deller /* printf("Receive: rbd is %08x\n", rbd); */ 613376b8519SHelge Deller buffer_size = get_uint16(rbd + 12); 614376b8519SHelge Deller /* printf("buffer_size is 0x%x\n", buffer_size); */ 615376b8519SHelge Deller assert(buffer_size != 0); 616376b8519SHelge Deller 617376b8519SHelge Deller num = buffer_size & SIZE_MASK; 618376b8519SHelge Deller if (num > len) { 619376b8519SHelge Deller num = len; 620376b8519SHelge Deller } 621376b8519SHelge Deller rba = get_uint32(rbd + 8); 622376b8519SHelge Deller /* printf("rba is 0x%x\n", rba); */ 623a43790f2SPeter Maydell /* 624a43790f2SPeter Maydell * Calculate how many bytes we want from buf[] and how many 625a43790f2SPeter Maydell * from the CRC. 626a43790f2SPeter Maydell */ 627a43790f2SPeter Maydell if ((len - num) >= 4) { 628a43790f2SPeter Maydell /* The whole guest buffer, we haven't hit the CRC yet */ 629a43790f2SPeter Maydell bufcount = num; 630a43790f2SPeter Maydell } else { 631a43790f2SPeter Maydell /* All that's left of buf[] */ 632a43790f2SPeter Maydell bufcount = len - 4; 633a43790f2SPeter Maydell } 634a43790f2SPeter Maydell crccount = num - bufcount; 635a43790f2SPeter Maydell 636a43790f2SPeter Maydell if (bufcount > 0) { 637a43790f2SPeter Maydell /* Still some of the actual data buffer to transfer */ 638a43790f2SPeter Maydell assert(bufsz >= bufcount); 639a43790f2SPeter Maydell bufsz -= bufcount; 6404ef044cbSPhilippe Mathieu-Daudé address_space_write(&address_space_memory, rba, 641a43790f2SPeter Maydell MEMTXATTRS_UNSPECIFIED, buf, bufcount); 642a43790f2SPeter Maydell rba += bufcount; 643a43790f2SPeter Maydell buf += bufcount; 644a43790f2SPeter Maydell len -= bufcount; 645a43790f2SPeter Maydell } 646a43790f2SPeter Maydell 647a43790f2SPeter Maydell /* Write as much of the CRC as fits */ 648a43790f2SPeter Maydell if (crccount > 0) { 649a43790f2SPeter Maydell address_space_write(&address_space_memory, rba, 650a43790f2SPeter Maydell MEMTXATTRS_UNSPECIFIED, crc_ptr, crccount); 651a43790f2SPeter Maydell rba += crccount; 652a43790f2SPeter Maydell crc_ptr += crccount; 653a43790f2SPeter Maydell len -= crccount; 654376b8519SHelge Deller } 655376b8519SHelge Deller 656376b8519SHelge Deller num |= 0x4000; /* set F BIT */ 657376b8519SHelge Deller if (len == 0) { 658376b8519SHelge Deller num |= I596_EOF; /* set EOF BIT */ 659376b8519SHelge Deller } 660376b8519SHelge Deller set_uint16(rbd + 0, num); /* write actual count with flags */ 661376b8519SHelge Deller 662376b8519SHelge Deller /* get next rbd */ 663376b8519SHelge Deller rbd = get_uint32(rbd + 4); 664376b8519SHelge Deller /* printf("Next Receive: rbd is %08x\n", rbd); */ 665376b8519SHelge Deller 666376b8519SHelge Deller if (buffer_size & I596_EOF) /* last entry */ 667376b8519SHelge Deller break; 668376b8519SHelge Deller } 669376b8519SHelge Deller 670376b8519SHelge Deller /* Housekeeping, see pg. 18 */ 671376b8519SHelge Deller next_rfd = get_uint32(rfd_p + 4); 672376b8519SHelge Deller set_uint32(next_rfd + 8, rbd); 673376b8519SHelge Deller 674376b8519SHelge Deller status = STAT_C | STAT_OK | is_broadcast; 675376b8519SHelge Deller set_uint16(rfd_p, status); 676376b8519SHelge Deller 677376b8519SHelge Deller if (command & CMD_SUSP) { /* suspend after command? */ 678376b8519SHelge Deller s->rx_status = RX_SUSPENDED; 679376b8519SHelge Deller s->scb_status |= SCB_STATUS_RNR; /* RU left active state */ 680376b8519SHelge Deller break; 681376b8519SHelge Deller } 682376b8519SHelge Deller if (command & CMD_EOL) /* was it last Frame Descriptor? */ 683376b8519SHelge Deller break; 684376b8519SHelge Deller 685376b8519SHelge Deller assert(len == 0); 686376b8519SHelge Deller } 687376b8519SHelge Deller 688376b8519SHelge Deller assert(len == 0); 689376b8519SHelge Deller 690376b8519SHelge Deller s->scb_status |= SCB_STATUS_FR; /* set "RU finished receiving frame" bit. */ 691376b8519SHelge Deller update_scb_status(s); 692376b8519SHelge Deller 693376b8519SHelge Deller /* send IRQ that we received data */ 694376b8519SHelge Deller qemu_set_irq(s->irq, 1); 695376b8519SHelge Deller /* s->send_irq = 1; */ 696376b8519SHelge Deller 697376b8519SHelge Deller if (0) { 698376b8519SHelge Deller DBG(printf("Checking:\n")); 699376b8519SHelge Deller rfd_p = get_uint32(s->scb + 8); /* get Receive Frame Descriptor */ 700376b8519SHelge Deller DBG(printf("Next Receive: rfd is %08x\n", rfd_p)); 701376b8519SHelge Deller rfd_p = get_uint32(rfd_p + 4); /* get Next Receive Frame Descriptor */ 702376b8519SHelge Deller DBG(printf("Next Receive: rfd is %08x\n", rfd_p)); 703376b8519SHelge Deller /* get first Receive Buffer Descriptor Address */ 704376b8519SHelge Deller rbd = get_uint32(rfd_p + 8); 705376b8519SHelge Deller DBG(printf("Next Receive: rbd is %08x\n", rbd)); 706376b8519SHelge Deller } 707376b8519SHelge Deller 708376b8519SHelge Deller return sz; 709376b8519SHelge Deller } 710376b8519SHelge Deller 711376b8519SHelge Deller 712376b8519SHelge Deller const VMStateDescription vmstate_i82596 = { 713376b8519SHelge Deller .name = "i82596", 714376b8519SHelge Deller .version_id = 1, 715376b8519SHelge Deller .minimum_version_id = 1, 716*1de81b42SRichard Henderson .fields = (const VMStateField[]) { 717376b8519SHelge Deller VMSTATE_UINT16(lnkst, I82596State), 718376b8519SHelge Deller VMSTATE_TIMER_PTR(flush_queue_timer, I82596State), 719376b8519SHelge Deller VMSTATE_END_OF_LIST() 720376b8519SHelge Deller } 721376b8519SHelge Deller }; 722376b8519SHelge Deller 723376b8519SHelge Deller void i82596_common_init(DeviceState *dev, I82596State *s, NetClientInfo *info) 724376b8519SHelge Deller { 725376b8519SHelge Deller if (s->conf.macaddr.a[0] == 0) { 726376b8519SHelge Deller qemu_macaddr_default_if_unset(&s->conf.macaddr); 727376b8519SHelge Deller } 728376b8519SHelge Deller s->nic = qemu_new_nic(info, &s->conf, object_get_typename(OBJECT(dev)), 7297d0fefdfSAkihiko Odaki dev->id, &dev->mem_reentrancy_guard, s); 730376b8519SHelge Deller qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 731376b8519SHelge Deller 732376b8519SHelge Deller if (USE_TIMER) { 733376b8519SHelge Deller s->flush_queue_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 734376b8519SHelge Deller i82596_flush_queue_timer, s); 735376b8519SHelge Deller } 736376b8519SHelge Deller s->lnkst = 0x8000; /* initial link state: up */ 737376b8519SHelge Deller } 738