1376b8519SHelge Deller /* 2376b8519SHelge Deller * QEMU Intel i82596 (Apricot) emulation 3376b8519SHelge Deller * 4376b8519SHelge Deller * Copyright (c) 2019 Helge Deller <deller@gmx.de> 5376b8519SHelge Deller * This work is licensed under the GNU GPL license version 2 or later. 6376b8519SHelge Deller * 7376b8519SHelge Deller * This software was written to be compatible with the specification: 8376b8519SHelge Deller * https://www.intel.com/assets/pdf/general/82596ca.pdf 9376b8519SHelge Deller */ 10376b8519SHelge Deller 11376b8519SHelge Deller #include "qemu/osdep.h" 12376b8519SHelge Deller #include "qemu/timer.h" 13376b8519SHelge Deller #include "net/net.h" 14376b8519SHelge Deller #include "net/eth.h" 15376b8519SHelge Deller #include "sysemu/sysemu.h" 16376b8519SHelge Deller #include "hw/irq.h" 17376b8519SHelge Deller #include "hw/qdev-properties.h" 18376b8519SHelge Deller #include "migration/vmstate.h" 19376b8519SHelge Deller #include "qemu/module.h" 20376b8519SHelge Deller #include "trace.h" 21376b8519SHelge Deller #include "i82596.h" 22376b8519SHelge Deller #include <zlib.h> /* For crc32 */ 23376b8519SHelge Deller 24376b8519SHelge Deller #if defined(ENABLE_DEBUG) 25376b8519SHelge Deller #define DBG(x) x 26376b8519SHelge Deller #else 27376b8519SHelge Deller #define DBG(x) do { } while (0) 28376b8519SHelge Deller #endif 29376b8519SHelge Deller 30376b8519SHelge Deller #define USE_TIMER 0 31376b8519SHelge Deller 32376b8519SHelge Deller #define BITS(n, m) (((0xffffffffU << (31 - n)) >> (31 - n + m)) << m) 33376b8519SHelge Deller 34376b8519SHelge Deller #define PKT_BUF_SZ 1536 35376b8519SHelge Deller #define MAX_MC_CNT 64 36376b8519SHelge Deller 37376b8519SHelge Deller #define ISCP_BUSY 0x0001 38376b8519SHelge Deller 39376b8519SHelge Deller #define I596_NULL ((uint32_t)0xffffffff) 40376b8519SHelge Deller 41376b8519SHelge Deller #define SCB_STATUS_CX 0x8000 /* CU finished command with I bit */ 42376b8519SHelge Deller #define SCB_STATUS_FR 0x4000 /* RU finished receiving a frame */ 43376b8519SHelge Deller #define SCB_STATUS_CNA 0x2000 /* CU left active state */ 44376b8519SHelge Deller #define SCB_STATUS_RNR 0x1000 /* RU left active state */ 45376b8519SHelge Deller 46376b8519SHelge Deller #define CU_IDLE 0 47376b8519SHelge Deller #define CU_SUSPENDED 1 48376b8519SHelge Deller #define CU_ACTIVE 2 49376b8519SHelge Deller 50376b8519SHelge Deller #define RX_IDLE 0 51376b8519SHelge Deller #define RX_SUSPENDED 1 52376b8519SHelge Deller #define RX_READY 4 53376b8519SHelge Deller 54376b8519SHelge Deller #define CMD_EOL 0x8000 /* The last command of the list, stop. */ 55376b8519SHelge Deller #define CMD_SUSP 0x4000 /* Suspend after doing cmd. */ 56376b8519SHelge Deller #define CMD_INTR 0x2000 /* Interrupt after doing cmd. */ 57376b8519SHelge Deller 58376b8519SHelge Deller #define CMD_FLEX 0x0008 /* Enable flexible memory model */ 59376b8519SHelge Deller 60376b8519SHelge Deller enum commands { 61376b8519SHelge Deller CmdNOp = 0, CmdSASetup = 1, CmdConfigure = 2, CmdMulticastList = 3, 62376b8519SHelge Deller CmdTx = 4, CmdTDR = 5, CmdDump = 6, CmdDiagnose = 7 63376b8519SHelge Deller }; 64376b8519SHelge Deller 65376b8519SHelge Deller #define STAT_C 0x8000 /* Set to 0 after execution */ 66376b8519SHelge Deller #define STAT_B 0x4000 /* Command being executed */ 67376b8519SHelge Deller #define STAT_OK 0x2000 /* Command executed ok */ 68376b8519SHelge Deller #define STAT_A 0x1000 /* Command aborted */ 69376b8519SHelge Deller 70376b8519SHelge Deller #define I596_EOF 0x8000 71376b8519SHelge Deller #define SIZE_MASK 0x3fff 72376b8519SHelge Deller 73376b8519SHelge Deller #define ETHER_TYPE_LEN 2 74376b8519SHelge Deller #define VLAN_TCI_LEN 2 75376b8519SHelge Deller #define VLAN_HLEN (ETHER_TYPE_LEN + VLAN_TCI_LEN) 76376b8519SHelge Deller 77376b8519SHelge Deller /* various flags in the chip config registers */ 78376b8519SHelge Deller #define I596_PREFETCH (s->config[0] & 0x80) 79376b8519SHelge Deller #define I596_PROMISC (s->config[8] & 0x01) 80376b8519SHelge Deller #define I596_BC_DISABLE (s->config[8] & 0x02) /* broadcast disable */ 81376b8519SHelge Deller #define I596_NOCRC_INS (s->config[8] & 0x08) 82376b8519SHelge Deller #define I596_CRCINM (s->config[11] & 0x04) /* CRC appended */ 83376b8519SHelge Deller #define I596_MC_ALL (s->config[11] & 0x20) 84376b8519SHelge Deller #define I596_MULTIIA (s->config[13] & 0x40) 85376b8519SHelge Deller 86376b8519SHelge Deller 87376b8519SHelge Deller static uint8_t get_byte(uint32_t addr) 88376b8519SHelge Deller { 89376b8519SHelge Deller return ldub_phys(&address_space_memory, addr); 90376b8519SHelge Deller } 91376b8519SHelge Deller 92376b8519SHelge Deller static void set_byte(uint32_t addr, uint8_t c) 93376b8519SHelge Deller { 94376b8519SHelge Deller return stb_phys(&address_space_memory, addr, c); 95376b8519SHelge Deller } 96376b8519SHelge Deller 97376b8519SHelge Deller static uint16_t get_uint16(uint32_t addr) 98376b8519SHelge Deller { 99376b8519SHelge Deller return lduw_be_phys(&address_space_memory, addr); 100376b8519SHelge Deller } 101376b8519SHelge Deller 102376b8519SHelge Deller static void set_uint16(uint32_t addr, uint16_t w) 103376b8519SHelge Deller { 104376b8519SHelge Deller return stw_be_phys(&address_space_memory, addr, w); 105376b8519SHelge Deller } 106376b8519SHelge Deller 107376b8519SHelge Deller static uint32_t get_uint32(uint32_t addr) 108376b8519SHelge Deller { 109376b8519SHelge Deller uint32_t lo = lduw_be_phys(&address_space_memory, addr); 110376b8519SHelge Deller uint32_t hi = lduw_be_phys(&address_space_memory, addr + 2); 111376b8519SHelge Deller return (hi << 16) | lo; 112376b8519SHelge Deller } 113376b8519SHelge Deller 114376b8519SHelge Deller static void set_uint32(uint32_t addr, uint32_t val) 115376b8519SHelge Deller { 116376b8519SHelge Deller set_uint16(addr, (uint16_t) val); 117376b8519SHelge Deller set_uint16(addr + 2, val >> 16); 118376b8519SHelge Deller } 119376b8519SHelge Deller 120376b8519SHelge Deller 121376b8519SHelge Deller struct qemu_ether_header { 122376b8519SHelge Deller uint8_t ether_dhost[6]; 123376b8519SHelge Deller uint8_t ether_shost[6]; 124376b8519SHelge Deller uint16_t ether_type; 125376b8519SHelge Deller }; 126376b8519SHelge Deller 127376b8519SHelge Deller #define PRINT_PKTHDR(txt, BUF) do { \ 128376b8519SHelge Deller struct qemu_ether_header *hdr = (void *)(BUF); \ 129376b8519SHelge Deller printf(txt ": packet dhost=" MAC_FMT ", shost=" MAC_FMT ", type=0x%04x\n",\ 130376b8519SHelge Deller MAC_ARG(hdr->ether_dhost), MAC_ARG(hdr->ether_shost), \ 131376b8519SHelge Deller be16_to_cpu(hdr->ether_type)); \ 132376b8519SHelge Deller } while (0) 133376b8519SHelge Deller 134376b8519SHelge Deller static void i82596_transmit(I82596State *s, uint32_t addr) 135376b8519SHelge Deller { 136376b8519SHelge Deller uint32_t tdb_p; /* Transmit Buffer Descriptor */ 137376b8519SHelge Deller 138376b8519SHelge Deller /* TODO: Check flexible mode */ 139376b8519SHelge Deller tdb_p = get_uint32(addr + 8); 140376b8519SHelge Deller while (tdb_p != I596_NULL) { 141376b8519SHelge Deller uint16_t size, len; 142376b8519SHelge Deller uint32_t tba; 143376b8519SHelge Deller 144376b8519SHelge Deller size = get_uint16(tdb_p); 145376b8519SHelge Deller len = size & SIZE_MASK; 146376b8519SHelge Deller tba = get_uint32(tdb_p + 8); 147376b8519SHelge Deller trace_i82596_transmit(len, tba); 148376b8519SHelge Deller 149376b8519SHelge Deller if (s->nic && len) { 150376b8519SHelge Deller assert(len <= sizeof(s->tx_buffer)); 151*19f70347SPeter Maydell address_space_read(&address_space_memory, tba, 152*19f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, s->tx_buffer, len); 153376b8519SHelge Deller DBG(PRINT_PKTHDR("Send", &s->tx_buffer)); 154376b8519SHelge Deller DBG(printf("Sending %d bytes\n", len)); 155376b8519SHelge Deller qemu_send_packet(qemu_get_queue(s->nic), s->tx_buffer, len); 156376b8519SHelge Deller } 157376b8519SHelge Deller 158376b8519SHelge Deller /* was this the last package? */ 159376b8519SHelge Deller if (size & I596_EOF) { 160376b8519SHelge Deller break; 161376b8519SHelge Deller } 162376b8519SHelge Deller 163376b8519SHelge Deller /* get next buffer pointer */ 164376b8519SHelge Deller tdb_p = get_uint32(tdb_p + 4); 165376b8519SHelge Deller } 166376b8519SHelge Deller } 167376b8519SHelge Deller 168376b8519SHelge Deller static void set_individual_address(I82596State *s, uint32_t addr) 169376b8519SHelge Deller { 170376b8519SHelge Deller NetClientState *nc; 171376b8519SHelge Deller uint8_t *m; 172376b8519SHelge Deller 173376b8519SHelge Deller nc = qemu_get_queue(s->nic); 174376b8519SHelge Deller m = s->conf.macaddr.a; 175*19f70347SPeter Maydell address_space_read(&address_space_memory, addr + 8, 176*19f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, m, ETH_ALEN); 177376b8519SHelge Deller qemu_format_nic_info_str(nc, m); 178376b8519SHelge Deller trace_i82596_new_mac(nc->info_str); 179376b8519SHelge Deller } 180376b8519SHelge Deller 181376b8519SHelge Deller static void set_multicast_list(I82596State *s, uint32_t addr) 182376b8519SHelge Deller { 183376b8519SHelge Deller uint16_t mc_count, i; 184376b8519SHelge Deller 185376b8519SHelge Deller memset(&s->mult[0], 0, sizeof(s->mult)); 186376b8519SHelge Deller mc_count = get_uint16(addr + 8) / ETH_ALEN; 187376b8519SHelge Deller addr += 10; 188376b8519SHelge Deller if (mc_count > MAX_MC_CNT) { 189376b8519SHelge Deller mc_count = MAX_MC_CNT; 190376b8519SHelge Deller } 191376b8519SHelge Deller for (i = 0; i < mc_count; i++) { 192376b8519SHelge Deller uint8_t multicast_addr[ETH_ALEN]; 193*19f70347SPeter Maydell address_space_read(&address_space_memory, addr + i * ETH_ALEN, 194*19f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, multicast_addr, ETH_ALEN); 195376b8519SHelge Deller DBG(printf("Add multicast entry " MAC_FMT "\n", 196376b8519SHelge Deller MAC_ARG(multicast_addr))); 197376b8519SHelge Deller unsigned mcast_idx = (net_crc32(multicast_addr, ETH_ALEN) & 198376b8519SHelge Deller BITS(7, 2)) >> 2; 199376b8519SHelge Deller assert(mcast_idx < 8 * sizeof(s->mult)); 200376b8519SHelge Deller s->mult[mcast_idx >> 3] |= (1 << (mcast_idx & 7)); 201376b8519SHelge Deller } 202376b8519SHelge Deller trace_i82596_set_multicast(mc_count); 203376b8519SHelge Deller } 204376b8519SHelge Deller 205376b8519SHelge Deller void i82596_set_link_status(NetClientState *nc) 206376b8519SHelge Deller { 207376b8519SHelge Deller I82596State *d = qemu_get_nic_opaque(nc); 208376b8519SHelge Deller 209376b8519SHelge Deller d->lnkst = nc->link_down ? 0 : 0x8000; 210376b8519SHelge Deller } 211376b8519SHelge Deller 212376b8519SHelge Deller static void update_scb_status(I82596State *s) 213376b8519SHelge Deller { 214376b8519SHelge Deller s->scb_status = (s->scb_status & 0xf000) 215376b8519SHelge Deller | (s->cu_status << 8) | (s->rx_status << 4); 216376b8519SHelge Deller set_uint16(s->scb, s->scb_status); 217376b8519SHelge Deller } 218376b8519SHelge Deller 219376b8519SHelge Deller 220376b8519SHelge Deller static void i82596_s_reset(I82596State *s) 221376b8519SHelge Deller { 222376b8519SHelge Deller trace_i82596_s_reset(s); 223376b8519SHelge Deller s->scp = 0; 224376b8519SHelge Deller s->scb_status = 0; 225376b8519SHelge Deller s->cu_status = CU_IDLE; 226376b8519SHelge Deller s->rx_status = RX_SUSPENDED; 227376b8519SHelge Deller s->cmd_p = I596_NULL; 228376b8519SHelge Deller s->lnkst = 0x8000; /* initial link state: up */ 229376b8519SHelge Deller s->ca = s->ca_active = 0; 230376b8519SHelge Deller s->send_irq = 0; 231376b8519SHelge Deller } 232376b8519SHelge Deller 233376b8519SHelge Deller 234376b8519SHelge Deller static void command_loop(I82596State *s) 235376b8519SHelge Deller { 236376b8519SHelge Deller uint16_t cmd; 237376b8519SHelge Deller uint16_t status; 238376b8519SHelge Deller uint8_t byte_cnt; 239376b8519SHelge Deller 240376b8519SHelge Deller DBG(printf("STARTING COMMAND LOOP cmd_p=%08x\n", s->cmd_p)); 241376b8519SHelge Deller 242376b8519SHelge Deller while (s->cmd_p != I596_NULL) { 243376b8519SHelge Deller /* set status */ 244376b8519SHelge Deller status = STAT_B; 245376b8519SHelge Deller set_uint16(s->cmd_p, status); 246376b8519SHelge Deller status = STAT_C | STAT_OK; /* update, but write later */ 247376b8519SHelge Deller 248376b8519SHelge Deller cmd = get_uint16(s->cmd_p + 2); 249376b8519SHelge Deller DBG(printf("Running command %04x at %08x\n", cmd, s->cmd_p)); 250376b8519SHelge Deller 251376b8519SHelge Deller switch (cmd & 0x07) { 252376b8519SHelge Deller case CmdNOp: 253376b8519SHelge Deller break; 254376b8519SHelge Deller case CmdSASetup: 255376b8519SHelge Deller set_individual_address(s, s->cmd_p); 256376b8519SHelge Deller break; 257376b8519SHelge Deller case CmdConfigure: 258376b8519SHelge Deller byte_cnt = get_byte(s->cmd_p + 8) & 0x0f; 259376b8519SHelge Deller byte_cnt = MAX(byte_cnt, 4); 260376b8519SHelge Deller byte_cnt = MIN(byte_cnt, sizeof(s->config)); 261376b8519SHelge Deller /* copy byte_cnt max. */ 262*19f70347SPeter Maydell address_space_read(&address_space_memory, s->cmd_p + 8, 263*19f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, s->config, byte_cnt); 264376b8519SHelge Deller /* config byte according to page 35ff */ 265376b8519SHelge Deller s->config[2] &= 0x82; /* mask valid bits */ 266376b8519SHelge Deller s->config[2] |= 0x40; 267376b8519SHelge Deller s->config[7] &= 0xf7; /* clear zero bit */ 268376b8519SHelge Deller assert(I596_NOCRC_INS == 0); /* do CRC insertion */ 269376b8519SHelge Deller s->config[10] = MAX(s->config[10], 5); /* min frame length */ 270376b8519SHelge Deller s->config[12] &= 0x40; /* only full duplex field valid */ 271376b8519SHelge Deller s->config[13] |= 0x3f; /* set ones in byte 13 */ 272376b8519SHelge Deller break; 273376b8519SHelge Deller case CmdTDR: 274376b8519SHelge Deller /* get signal LINK */ 275376b8519SHelge Deller set_uint32(s->cmd_p + 8, s->lnkst); 276376b8519SHelge Deller break; 277376b8519SHelge Deller case CmdTx: 278376b8519SHelge Deller i82596_transmit(s, s->cmd_p); 279376b8519SHelge Deller break; 280376b8519SHelge Deller case CmdMulticastList: 281376b8519SHelge Deller set_multicast_list(s, s->cmd_p); 282376b8519SHelge Deller break; 283376b8519SHelge Deller case CmdDump: 284376b8519SHelge Deller case CmdDiagnose: 285376b8519SHelge Deller printf("FIXME Command %d !!\n", cmd & 7); 286376b8519SHelge Deller assert(0); 287376b8519SHelge Deller } 288376b8519SHelge Deller 289376b8519SHelge Deller /* update status */ 290376b8519SHelge Deller set_uint16(s->cmd_p, status); 291376b8519SHelge Deller 292376b8519SHelge Deller s->cmd_p = get_uint32(s->cmd_p + 4); /* get link address */ 293376b8519SHelge Deller DBG(printf("NEXT addr would be %08x\n", s->cmd_p)); 294376b8519SHelge Deller if (s->cmd_p == 0) { 295376b8519SHelge Deller s->cmd_p = I596_NULL; 296376b8519SHelge Deller } 297376b8519SHelge Deller 298376b8519SHelge Deller /* Stop when last command of the list. */ 299376b8519SHelge Deller if (cmd & CMD_EOL) { 300376b8519SHelge Deller s->cmd_p = I596_NULL; 301376b8519SHelge Deller } 302376b8519SHelge Deller /* Suspend after doing cmd? */ 303376b8519SHelge Deller if (cmd & CMD_SUSP) { 304376b8519SHelge Deller s->cu_status = CU_SUSPENDED; 305376b8519SHelge Deller printf("FIXME SUSPEND !!\n"); 306376b8519SHelge Deller } 307376b8519SHelge Deller /* Interrupt after doing cmd? */ 308376b8519SHelge Deller if (cmd & CMD_INTR) { 309376b8519SHelge Deller s->scb_status |= SCB_STATUS_CX; 310376b8519SHelge Deller } else { 311376b8519SHelge Deller s->scb_status &= ~SCB_STATUS_CX; 312376b8519SHelge Deller } 313376b8519SHelge Deller update_scb_status(s); 314376b8519SHelge Deller 315376b8519SHelge Deller /* Interrupt after doing cmd? */ 316376b8519SHelge Deller if (cmd & CMD_INTR) { 317376b8519SHelge Deller s->send_irq = 1; 318376b8519SHelge Deller } 319376b8519SHelge Deller 320376b8519SHelge Deller if (s->cu_status != CU_ACTIVE) { 321376b8519SHelge Deller break; 322376b8519SHelge Deller } 323376b8519SHelge Deller } 324376b8519SHelge Deller DBG(printf("FINISHED COMMAND LOOP\n")); 325376b8519SHelge Deller qemu_flush_queued_packets(qemu_get_queue(s->nic)); 326376b8519SHelge Deller } 327376b8519SHelge Deller 328376b8519SHelge Deller static void i82596_flush_queue_timer(void *opaque) 329376b8519SHelge Deller { 330376b8519SHelge Deller I82596State *s = opaque; 331376b8519SHelge Deller if (0) { 332376b8519SHelge Deller timer_del(s->flush_queue_timer); 333376b8519SHelge Deller qemu_flush_queued_packets(qemu_get_queue(s->nic)); 334376b8519SHelge Deller timer_mod(s->flush_queue_timer, 335376b8519SHelge Deller qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000); 336376b8519SHelge Deller } 337376b8519SHelge Deller } 338376b8519SHelge Deller 339376b8519SHelge Deller static void examine_scb(I82596State *s) 340376b8519SHelge Deller { 341376b8519SHelge Deller uint16_t command, cuc, ruc; 342376b8519SHelge Deller 343376b8519SHelge Deller /* get the scb command word */ 344376b8519SHelge Deller command = get_uint16(s->scb + 2); 345376b8519SHelge Deller cuc = (command >> 8) & 0x7; 346376b8519SHelge Deller ruc = (command >> 4) & 0x7; 347376b8519SHelge Deller DBG(printf("MAIN COMMAND %04x cuc %02x ruc %02x\n", command, cuc, ruc)); 348376b8519SHelge Deller /* and clear the scb command word */ 349376b8519SHelge Deller set_uint16(s->scb + 2, 0); 350376b8519SHelge Deller 351376b8519SHelge Deller if (command & BIT(31)) /* ACK-CX */ 352376b8519SHelge Deller s->scb_status &= ~SCB_STATUS_CX; 353376b8519SHelge Deller if (command & BIT(30)) /*ACK-FR */ 354376b8519SHelge Deller s->scb_status &= ~SCB_STATUS_FR; 355376b8519SHelge Deller if (command & BIT(29)) /*ACK-CNA */ 356376b8519SHelge Deller s->scb_status &= ~SCB_STATUS_CNA; 357376b8519SHelge Deller if (command & BIT(28)) /*ACK-RNR */ 358376b8519SHelge Deller s->scb_status &= ~SCB_STATUS_RNR; 359376b8519SHelge Deller 360376b8519SHelge Deller switch (cuc) { 361376b8519SHelge Deller case 0: /* no change */ 362376b8519SHelge Deller break; 363376b8519SHelge Deller case 1: /* CUC_START */ 364376b8519SHelge Deller s->cu_status = CU_ACTIVE; 365376b8519SHelge Deller break; 366376b8519SHelge Deller case 4: /* CUC_ABORT */ 367376b8519SHelge Deller s->cu_status = CU_SUSPENDED; 368376b8519SHelge Deller s->scb_status |= SCB_STATUS_CNA; /* CU left active state */ 369376b8519SHelge Deller break; 370376b8519SHelge Deller default: 371376b8519SHelge Deller printf("WARNING: Unknown CUC %d!\n", cuc); 372376b8519SHelge Deller } 373376b8519SHelge Deller 374376b8519SHelge Deller switch (ruc) { 375376b8519SHelge Deller case 0: /* no change */ 376376b8519SHelge Deller break; 377376b8519SHelge Deller case 1: /* RX_START */ 378376b8519SHelge Deller case 2: /* RX_RESUME */ 379376b8519SHelge Deller s->rx_status = RX_IDLE; 380376b8519SHelge Deller if (USE_TIMER) { 381376b8519SHelge Deller timer_mod(s->flush_queue_timer, qemu_clock_get_ms( 382376b8519SHelge Deller QEMU_CLOCK_VIRTUAL) + 1000); 383376b8519SHelge Deller } 384376b8519SHelge Deller break; 385376b8519SHelge Deller case 3: /* RX_SUSPEND */ 386376b8519SHelge Deller case 4: /* RX_ABORT */ 387376b8519SHelge Deller s->rx_status = RX_SUSPENDED; 388376b8519SHelge Deller s->scb_status |= SCB_STATUS_RNR; /* RU left active state */ 389376b8519SHelge Deller break; 390376b8519SHelge Deller default: 391376b8519SHelge Deller printf("WARNING: Unknown RUC %d!\n", ruc); 392376b8519SHelge Deller } 393376b8519SHelge Deller 394376b8519SHelge Deller if (command & 0x80) { /* reset bit set? */ 395376b8519SHelge Deller i82596_s_reset(s); 396376b8519SHelge Deller } 397376b8519SHelge Deller 398376b8519SHelge Deller /* execute commands from SCBL */ 399376b8519SHelge Deller if (s->cu_status != CU_SUSPENDED) { 400376b8519SHelge Deller if (s->cmd_p == I596_NULL) { 401376b8519SHelge Deller s->cmd_p = get_uint32(s->scb + 4); 402376b8519SHelge Deller } 403376b8519SHelge Deller } 404376b8519SHelge Deller 405376b8519SHelge Deller /* update scb status */ 406376b8519SHelge Deller update_scb_status(s); 407376b8519SHelge Deller 408376b8519SHelge Deller command_loop(s); 409376b8519SHelge Deller } 410376b8519SHelge Deller 411376b8519SHelge Deller static void signal_ca(I82596State *s) 412376b8519SHelge Deller { 413376b8519SHelge Deller uint32_t iscp = 0; 414376b8519SHelge Deller 415376b8519SHelge Deller /* trace_i82596_channel_attention(s); */ 416376b8519SHelge Deller if (s->scp) { 417376b8519SHelge Deller /* CA after reset -> do init with new scp. */ 418376b8519SHelge Deller s->sysbus = get_byte(s->scp + 3); /* big endian */ 419376b8519SHelge Deller DBG(printf("SYSBUS = %08x\n", s->sysbus)); 420376b8519SHelge Deller if (((s->sysbus >> 1) & 0x03) != 2) { 421376b8519SHelge Deller printf("WARNING: NO LINEAR MODE !!\n"); 422376b8519SHelge Deller } 423376b8519SHelge Deller if ((s->sysbus >> 7)) { 424376b8519SHelge Deller printf("WARNING: 32BIT LINMODE IN B-STEPPING NOT SUPPORTED !!\n"); 425376b8519SHelge Deller } 426376b8519SHelge Deller iscp = get_uint32(s->scp + 8); 427376b8519SHelge Deller s->scb = get_uint32(iscp + 4); 428376b8519SHelge Deller set_byte(iscp + 1, 0); /* clear BUSY flag in iscp */ 429376b8519SHelge Deller s->scp = 0; 430376b8519SHelge Deller } 431376b8519SHelge Deller 432376b8519SHelge Deller s->ca++; /* count ca() */ 433376b8519SHelge Deller if (!s->ca_active) { 434376b8519SHelge Deller s->ca_active = 1; 435376b8519SHelge Deller while (s->ca) { 436376b8519SHelge Deller examine_scb(s); 437376b8519SHelge Deller s->ca--; 438376b8519SHelge Deller } 439376b8519SHelge Deller s->ca_active = 0; 440376b8519SHelge Deller } 441376b8519SHelge Deller 442376b8519SHelge Deller if (s->send_irq) { 443376b8519SHelge Deller s->send_irq = 0; 444376b8519SHelge Deller qemu_set_irq(s->irq, 1); 445376b8519SHelge Deller } 446376b8519SHelge Deller } 447376b8519SHelge Deller 448376b8519SHelge Deller void i82596_ioport_writew(void *opaque, uint32_t addr, uint32_t val) 449376b8519SHelge Deller { 450376b8519SHelge Deller I82596State *s = opaque; 451376b8519SHelge Deller /* printf("i82596_ioport_writew addr=0x%08x val=0x%04x\n", addr, val); */ 452376b8519SHelge Deller switch (addr) { 453376b8519SHelge Deller case PORT_RESET: /* Reset */ 454376b8519SHelge Deller i82596_s_reset(s); 455376b8519SHelge Deller break; 456376b8519SHelge Deller case PORT_ALTSCP: 457376b8519SHelge Deller s->scp = val; 458376b8519SHelge Deller break; 459376b8519SHelge Deller case PORT_CA: 460376b8519SHelge Deller signal_ca(s); 461376b8519SHelge Deller break; 462376b8519SHelge Deller } 463376b8519SHelge Deller } 464376b8519SHelge Deller 465376b8519SHelge Deller uint32_t i82596_ioport_readw(void *opaque, uint32_t addr) 466376b8519SHelge Deller { 467376b8519SHelge Deller return -1; 468376b8519SHelge Deller } 469376b8519SHelge Deller 470376b8519SHelge Deller void i82596_h_reset(void *opaque) 471376b8519SHelge Deller { 472376b8519SHelge Deller I82596State *s = opaque; 473376b8519SHelge Deller 474376b8519SHelge Deller i82596_s_reset(s); 475376b8519SHelge Deller } 476376b8519SHelge Deller 477376b8519SHelge Deller int i82596_can_receive(NetClientState *nc) 478376b8519SHelge Deller { 479376b8519SHelge Deller I82596State *s = qemu_get_nic_opaque(nc); 480376b8519SHelge Deller 481376b8519SHelge Deller if (s->rx_status == RX_SUSPENDED) { 482376b8519SHelge Deller return 0; 483376b8519SHelge Deller } 484376b8519SHelge Deller 485376b8519SHelge Deller if (!s->lnkst) { 486376b8519SHelge Deller return 0; 487376b8519SHelge Deller } 488376b8519SHelge Deller 489376b8519SHelge Deller if (USE_TIMER && !timer_pending(s->flush_queue_timer)) { 490376b8519SHelge Deller return 1; 491376b8519SHelge Deller } 492376b8519SHelge Deller 493376b8519SHelge Deller return 1; 494376b8519SHelge Deller } 495376b8519SHelge Deller 496376b8519SHelge Deller #define MIN_BUF_SIZE 60 497376b8519SHelge Deller 498376b8519SHelge Deller ssize_t i82596_receive(NetClientState *nc, const uint8_t *buf, size_t sz) 499376b8519SHelge Deller { 500376b8519SHelge Deller I82596State *s = qemu_get_nic_opaque(nc); 501376b8519SHelge Deller uint32_t rfd_p; 502376b8519SHelge Deller uint32_t rbd; 503376b8519SHelge Deller uint16_t is_broadcast = 0; 504376b8519SHelge Deller size_t len = sz; 505376b8519SHelge Deller uint32_t crc; 506376b8519SHelge Deller uint8_t *crc_ptr; 507376b8519SHelge Deller uint8_t buf1[MIN_BUF_SIZE + VLAN_HLEN]; 508376b8519SHelge Deller static const uint8_t broadcast_macaddr[6] = { 509376b8519SHelge Deller 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 510376b8519SHelge Deller 511376b8519SHelge Deller DBG(printf("i82596_receive() start\n")); 512376b8519SHelge Deller 513376b8519SHelge Deller if (USE_TIMER && timer_pending(s->flush_queue_timer)) { 514376b8519SHelge Deller return 0; 515376b8519SHelge Deller } 516376b8519SHelge Deller 517376b8519SHelge Deller /* first check if receiver is enabled */ 518376b8519SHelge Deller if (s->rx_status == RX_SUSPENDED) { 519376b8519SHelge Deller trace_i82596_receive_analysis(">>> Receiving suspended"); 520376b8519SHelge Deller return -1; 521376b8519SHelge Deller } 522376b8519SHelge Deller 523376b8519SHelge Deller if (!s->lnkst) { 524376b8519SHelge Deller trace_i82596_receive_analysis(">>> Link down"); 525376b8519SHelge Deller return -1; 526376b8519SHelge Deller } 527376b8519SHelge Deller 528376b8519SHelge Deller /* Received frame smaller than configured "min frame len"? */ 529376b8519SHelge Deller if (sz < s->config[10]) { 530376b8519SHelge Deller printf("Received frame too small, %zu vs. %u bytes\n", 531376b8519SHelge Deller sz, s->config[10]); 532376b8519SHelge Deller return -1; 533376b8519SHelge Deller } 534376b8519SHelge Deller 535376b8519SHelge Deller DBG(printf("Received %lu bytes\n", sz)); 536376b8519SHelge Deller 537376b8519SHelge Deller if (I596_PROMISC) { 538376b8519SHelge Deller 539376b8519SHelge Deller /* promiscuous: receive all */ 540376b8519SHelge Deller trace_i82596_receive_analysis( 541376b8519SHelge Deller ">>> packet received in promiscuous mode"); 542376b8519SHelge Deller 543376b8519SHelge Deller } else { 544376b8519SHelge Deller 545376b8519SHelge Deller if (!memcmp(buf, broadcast_macaddr, 6)) { 546376b8519SHelge Deller /* broadcast address */ 547376b8519SHelge Deller if (I596_BC_DISABLE) { 548376b8519SHelge Deller trace_i82596_receive_analysis(">>> broadcast packet rejected"); 549376b8519SHelge Deller 550376b8519SHelge Deller return len; 551376b8519SHelge Deller } 552376b8519SHelge Deller 553376b8519SHelge Deller trace_i82596_receive_analysis(">>> broadcast packet received"); 554376b8519SHelge Deller is_broadcast = 1; 555376b8519SHelge Deller 556376b8519SHelge Deller } else if (buf[0] & 0x01) { 557376b8519SHelge Deller /* multicast */ 558376b8519SHelge Deller if (!I596_MC_ALL) { 559376b8519SHelge Deller trace_i82596_receive_analysis(">>> multicast packet rejected"); 560376b8519SHelge Deller 561376b8519SHelge Deller return len; 562376b8519SHelge Deller } 563376b8519SHelge Deller 564376b8519SHelge Deller int mcast_idx = (net_crc32(buf, ETH_ALEN) & BITS(7, 2)) >> 2; 565376b8519SHelge Deller assert(mcast_idx < 8 * sizeof(s->mult)); 566376b8519SHelge Deller 567376b8519SHelge Deller if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7)))) { 568376b8519SHelge Deller trace_i82596_receive_analysis(">>> multicast address mismatch"); 569376b8519SHelge Deller 570376b8519SHelge Deller return len; 571376b8519SHelge Deller } 572376b8519SHelge Deller 573376b8519SHelge Deller trace_i82596_receive_analysis(">>> multicast packet received"); 574376b8519SHelge Deller is_broadcast = 1; 575376b8519SHelge Deller 576376b8519SHelge Deller } else if (!memcmp(s->conf.macaddr.a, buf, 6)) { 577376b8519SHelge Deller 578376b8519SHelge Deller /* match */ 579376b8519SHelge Deller trace_i82596_receive_analysis( 580376b8519SHelge Deller ">>> physical address matching packet received"); 581376b8519SHelge Deller 582376b8519SHelge Deller } else { 583376b8519SHelge Deller 584376b8519SHelge Deller trace_i82596_receive_analysis(">>> unknown packet"); 585376b8519SHelge Deller 586376b8519SHelge Deller return len; 587376b8519SHelge Deller } 588376b8519SHelge Deller } 589376b8519SHelge Deller 590376b8519SHelge Deller /* if too small buffer, then expand it */ 591376b8519SHelge Deller if (len < MIN_BUF_SIZE + VLAN_HLEN) { 592376b8519SHelge Deller memcpy(buf1, buf, len); 593376b8519SHelge Deller memset(buf1 + len, 0, MIN_BUF_SIZE + VLAN_HLEN - len); 594376b8519SHelge Deller buf = buf1; 595376b8519SHelge Deller if (len < MIN_BUF_SIZE) { 596376b8519SHelge Deller len = MIN_BUF_SIZE; 597376b8519SHelge Deller } 598376b8519SHelge Deller } 599376b8519SHelge Deller 600376b8519SHelge Deller /* Calculate the ethernet checksum (4 bytes) */ 601376b8519SHelge Deller len += 4; 602376b8519SHelge Deller crc = cpu_to_be32(crc32(~0, buf, sz)); 603376b8519SHelge Deller crc_ptr = (uint8_t *) &crc; 604376b8519SHelge Deller 605376b8519SHelge Deller rfd_p = get_uint32(s->scb + 8); /* get Receive Frame Descriptor */ 606376b8519SHelge Deller assert(rfd_p && rfd_p != I596_NULL); 607376b8519SHelge Deller 608376b8519SHelge Deller /* get first Receive Buffer Descriptor Address */ 609376b8519SHelge Deller rbd = get_uint32(rfd_p + 8); 610376b8519SHelge Deller assert(rbd && rbd != I596_NULL); 611376b8519SHelge Deller 612376b8519SHelge Deller trace_i82596_receive_packet(len); 613376b8519SHelge Deller /* PRINT_PKTHDR("Receive", buf); */ 614376b8519SHelge Deller 615376b8519SHelge Deller while (len) { 616376b8519SHelge Deller uint16_t command, status; 617376b8519SHelge Deller uint32_t next_rfd; 618376b8519SHelge Deller 619376b8519SHelge Deller command = get_uint16(rfd_p + 2); 620376b8519SHelge Deller assert(command & CMD_FLEX); /* assert Flex Mode */ 621376b8519SHelge Deller /* get first Receive Buffer Descriptor Address */ 622376b8519SHelge Deller rbd = get_uint32(rfd_p + 8); 623376b8519SHelge Deller assert(get_uint16(rfd_p + 14) == 0); 624376b8519SHelge Deller 625376b8519SHelge Deller /* printf("Receive: rfd is %08x\n", rfd_p); */ 626376b8519SHelge Deller 627376b8519SHelge Deller while (len) { 628376b8519SHelge Deller uint16_t buffer_size, num; 629376b8519SHelge Deller uint32_t rba; 630376b8519SHelge Deller 631376b8519SHelge Deller /* printf("Receive: rbd is %08x\n", rbd); */ 632376b8519SHelge Deller buffer_size = get_uint16(rbd + 12); 633376b8519SHelge Deller /* printf("buffer_size is 0x%x\n", buffer_size); */ 634376b8519SHelge Deller assert(buffer_size != 0); 635376b8519SHelge Deller 636376b8519SHelge Deller num = buffer_size & SIZE_MASK; 637376b8519SHelge Deller if (num > len) { 638376b8519SHelge Deller num = len; 639376b8519SHelge Deller } 640376b8519SHelge Deller rba = get_uint32(rbd + 8); 641376b8519SHelge Deller /* printf("rba is 0x%x\n", rba); */ 6424ef044cbSPhilippe Mathieu-Daudé address_space_write(&address_space_memory, rba, 6434ef044cbSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, buf, num); 644376b8519SHelge Deller rba += num; 645376b8519SHelge Deller buf += num; 646376b8519SHelge Deller len -= num; 647376b8519SHelge Deller if (len == 0) { /* copy crc */ 648*19f70347SPeter Maydell address_space_write(&address_space_memory, rba - 4, 649*19f70347SPeter Maydell MEMTXATTRS_UNSPECIFIED, crc_ptr, 4); 650376b8519SHelge Deller } 651376b8519SHelge Deller 652376b8519SHelge Deller num |= 0x4000; /* set F BIT */ 653376b8519SHelge Deller if (len == 0) { 654376b8519SHelge Deller num |= I596_EOF; /* set EOF BIT */ 655376b8519SHelge Deller } 656376b8519SHelge Deller set_uint16(rbd + 0, num); /* write actual count with flags */ 657376b8519SHelge Deller 658376b8519SHelge Deller /* get next rbd */ 659376b8519SHelge Deller rbd = get_uint32(rbd + 4); 660376b8519SHelge Deller /* printf("Next Receive: rbd is %08x\n", rbd); */ 661376b8519SHelge Deller 662376b8519SHelge Deller if (buffer_size & I596_EOF) /* last entry */ 663376b8519SHelge Deller break; 664376b8519SHelge Deller } 665376b8519SHelge Deller 666376b8519SHelge Deller /* Housekeeping, see pg. 18 */ 667376b8519SHelge Deller next_rfd = get_uint32(rfd_p + 4); 668376b8519SHelge Deller set_uint32(next_rfd + 8, rbd); 669376b8519SHelge Deller 670376b8519SHelge Deller status = STAT_C | STAT_OK | is_broadcast; 671376b8519SHelge Deller set_uint16(rfd_p, status); 672376b8519SHelge Deller 673376b8519SHelge Deller if (command & CMD_SUSP) { /* suspend after command? */ 674376b8519SHelge Deller s->rx_status = RX_SUSPENDED; 675376b8519SHelge Deller s->scb_status |= SCB_STATUS_RNR; /* RU left active state */ 676376b8519SHelge Deller break; 677376b8519SHelge Deller } 678376b8519SHelge Deller if (command & CMD_EOL) /* was it last Frame Descriptor? */ 679376b8519SHelge Deller break; 680376b8519SHelge Deller 681376b8519SHelge Deller assert(len == 0); 682376b8519SHelge Deller } 683376b8519SHelge Deller 684376b8519SHelge Deller assert(len == 0); 685376b8519SHelge Deller 686376b8519SHelge Deller s->scb_status |= SCB_STATUS_FR; /* set "RU finished receiving frame" bit. */ 687376b8519SHelge Deller update_scb_status(s); 688376b8519SHelge Deller 689376b8519SHelge Deller /* send IRQ that we received data */ 690376b8519SHelge Deller qemu_set_irq(s->irq, 1); 691376b8519SHelge Deller /* s->send_irq = 1; */ 692376b8519SHelge Deller 693376b8519SHelge Deller if (0) { 694376b8519SHelge Deller DBG(printf("Checking:\n")); 695376b8519SHelge Deller rfd_p = get_uint32(s->scb + 8); /* get Receive Frame Descriptor */ 696376b8519SHelge Deller DBG(printf("Next Receive: rfd is %08x\n", rfd_p)); 697376b8519SHelge Deller rfd_p = get_uint32(rfd_p + 4); /* get Next Receive Frame Descriptor */ 698376b8519SHelge Deller DBG(printf("Next Receive: rfd is %08x\n", rfd_p)); 699376b8519SHelge Deller /* get first Receive Buffer Descriptor Address */ 700376b8519SHelge Deller rbd = get_uint32(rfd_p + 8); 701376b8519SHelge Deller DBG(printf("Next Receive: rbd is %08x\n", rbd)); 702376b8519SHelge Deller } 703376b8519SHelge Deller 704376b8519SHelge Deller return sz; 705376b8519SHelge Deller } 706376b8519SHelge Deller 707376b8519SHelge Deller 708376b8519SHelge Deller const VMStateDescription vmstate_i82596 = { 709376b8519SHelge Deller .name = "i82596", 710376b8519SHelge Deller .version_id = 1, 711376b8519SHelge Deller .minimum_version_id = 1, 712376b8519SHelge Deller .fields = (VMStateField[]) { 713376b8519SHelge Deller VMSTATE_UINT16(lnkst, I82596State), 714376b8519SHelge Deller VMSTATE_TIMER_PTR(flush_queue_timer, I82596State), 715376b8519SHelge Deller VMSTATE_END_OF_LIST() 716376b8519SHelge Deller } 717376b8519SHelge Deller }; 718376b8519SHelge Deller 719376b8519SHelge Deller void i82596_common_init(DeviceState *dev, I82596State *s, NetClientInfo *info) 720376b8519SHelge Deller { 721376b8519SHelge Deller if (s->conf.macaddr.a[0] == 0) { 722376b8519SHelge Deller qemu_macaddr_default_if_unset(&s->conf.macaddr); 723376b8519SHelge Deller } 724376b8519SHelge Deller s->nic = qemu_new_nic(info, &s->conf, object_get_typename(OBJECT(dev)), 725376b8519SHelge Deller dev->id, s); 726376b8519SHelge Deller qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 727376b8519SHelge Deller 728376b8519SHelge Deller if (USE_TIMER) { 729376b8519SHelge Deller s->flush_queue_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 730376b8519SHelge Deller i82596_flush_queue_timer, s); 731376b8519SHelge Deller } 732376b8519SHelge Deller s->lnkst = 0x8000; /* initial link state: up */ 733376b8519SHelge Deller } 734