1bd44300dSCédric Le Goater /* 2bd44300dSCédric Le Goater * Faraday FTGMAC100 Gigabit Ethernet 3bd44300dSCédric Le Goater * 4bd44300dSCédric Le Goater * Copyright (C) 2016-2017, IBM Corporation. 5bd44300dSCédric Le Goater * 6bd44300dSCédric Le Goater * Based on Coldfire Fast Ethernet Controller emulation. 7bd44300dSCédric Le Goater * 8bd44300dSCédric Le Goater * Copyright (c) 2007 CodeSourcery. 9bd44300dSCédric Le Goater * 10bd44300dSCédric Le Goater * This code is licensed under the GPL version 2 or later. See the 11bd44300dSCédric Le Goater * COPYING file in the top-level directory. 12bd44300dSCédric Le Goater */ 13bd44300dSCédric Le Goater 14bd44300dSCédric Le Goater #include "qemu/osdep.h" 1564552b6bSMarkus Armbruster #include "hw/irq.h" 16bd44300dSCédric Le Goater #include "hw/net/ftgmac100.h" 17bd44300dSCédric Le Goater #include "sysemu/dma.h" 18289251b0SCédric Le Goater #include "qapi/error.h" 19bd44300dSCédric Le Goater #include "qemu/log.h" 200b8fa32fSMarkus Armbruster #include "qemu/module.h" 21bd44300dSCédric Le Goater #include "net/checksum.h" 22bd44300dSCédric Le Goater #include "net/eth.h" 23bd44300dSCédric Le Goater #include "hw/net/mii.h" 24a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 25d6454270SMarkus Armbruster #include "migration/vmstate.h" 26bd44300dSCédric Le Goater 27bd44300dSCédric Le Goater /* For crc32 */ 28bd44300dSCédric Le Goater #include <zlib.h> 29bd44300dSCédric Le Goater 30bd44300dSCédric Le Goater /* 31bd44300dSCédric Le Goater * FTGMAC100 registers 32bd44300dSCédric Le Goater */ 33bd44300dSCédric Le Goater #define FTGMAC100_ISR 0x00 34bd44300dSCédric Le Goater #define FTGMAC100_IER 0x04 35bd44300dSCédric Le Goater #define FTGMAC100_MAC_MADR 0x08 36bd44300dSCédric Le Goater #define FTGMAC100_MAC_LADR 0x0c 37bd44300dSCédric Le Goater #define FTGMAC100_MATH0 0x10 38bd44300dSCédric Le Goater #define FTGMAC100_MATH1 0x14 39bd44300dSCédric Le Goater #define FTGMAC100_NPTXPD 0x18 40bd44300dSCédric Le Goater #define FTGMAC100_RXPD 0x1C 41bd44300dSCédric Le Goater #define FTGMAC100_NPTXR_BADR 0x20 42bd44300dSCédric Le Goater #define FTGMAC100_RXR_BADR 0x24 43bd44300dSCédric Le Goater #define FTGMAC100_HPTXPD 0x28 44bd44300dSCédric Le Goater #define FTGMAC100_HPTXR_BADR 0x2c 45bd44300dSCédric Le Goater #define FTGMAC100_ITC 0x30 46bd44300dSCédric Le Goater #define FTGMAC100_APTC 0x34 47bd44300dSCédric Le Goater #define FTGMAC100_DBLAC 0x38 48bd44300dSCédric Le Goater #define FTGMAC100_REVR 0x40 49bd44300dSCédric Le Goater #define FTGMAC100_FEAR1 0x44 50bd44300dSCédric Le Goater #define FTGMAC100_RBSR 0x4c 51bd44300dSCédric Le Goater #define FTGMAC100_TPAFCR 0x48 52bd44300dSCédric Le Goater 53bd44300dSCédric Le Goater #define FTGMAC100_MACCR 0x50 54bd44300dSCédric Le Goater #define FTGMAC100_MACSR 0x54 55bd44300dSCédric Le Goater #define FTGMAC100_PHYCR 0x60 56bd44300dSCédric Le Goater #define FTGMAC100_PHYDATA 0x64 57bd44300dSCédric Le Goater #define FTGMAC100_FCR 0x68 58bd44300dSCédric Le Goater 59bd44300dSCédric Le Goater /* 60578c6e9eSJamin Lin * FTGMAC100 registers high 61578c6e9eSJamin Lin * 62578c6e9eSJamin Lin * values below are offset by - FTGMAC100_REG_HIGH_OFFSET from datasheet 63578c6e9eSJamin Lin * because its memory region is start at FTGMAC100_REG_HIGH_OFFSET 64578c6e9eSJamin Lin */ 65578c6e9eSJamin Lin #define FTGMAC100_NPTXR_BADR_HIGH (0x17C - FTGMAC100_REG_HIGH_OFFSET) 66578c6e9eSJamin Lin #define FTGMAC100_HPTXR_BADR_HIGH (0x184 - FTGMAC100_REG_HIGH_OFFSET) 67578c6e9eSJamin Lin #define FTGMAC100_RXR_BADR_HIGH (0x18C - FTGMAC100_REG_HIGH_OFFSET) 68578c6e9eSJamin Lin 69578c6e9eSJamin Lin /* 70bd44300dSCédric Le Goater * Interrupt status register & interrupt enable register 71bd44300dSCédric Le Goater */ 72bd44300dSCédric Le Goater #define FTGMAC100_INT_RPKT_BUF (1 << 0) 73bd44300dSCédric Le Goater #define FTGMAC100_INT_RPKT_FIFO (1 << 1) 74bd44300dSCédric Le Goater #define FTGMAC100_INT_NO_RXBUF (1 << 2) 75bd44300dSCédric Le Goater #define FTGMAC100_INT_RPKT_LOST (1 << 3) 76bd44300dSCédric Le Goater #define FTGMAC100_INT_XPKT_ETH (1 << 4) 77bd44300dSCédric Le Goater #define FTGMAC100_INT_XPKT_FIFO (1 << 5) 78bd44300dSCédric Le Goater #define FTGMAC100_INT_NO_NPTXBUF (1 << 6) 79bd44300dSCédric Le Goater #define FTGMAC100_INT_XPKT_LOST (1 << 7) 80bd44300dSCédric Le Goater #define FTGMAC100_INT_AHB_ERR (1 << 8) 81bd44300dSCédric Le Goater #define FTGMAC100_INT_PHYSTS_CHG (1 << 9) 82bd44300dSCédric Le Goater #define FTGMAC100_INT_NO_HPTXBUF (1 << 10) 83bd44300dSCédric Le Goater 84bd44300dSCédric Le Goater /* 85bd44300dSCédric Le Goater * Automatic polling timer control register 86bd44300dSCédric Le Goater */ 87bd44300dSCédric Le Goater #define FTGMAC100_APTC_RXPOLL_CNT(x) ((x) & 0xf) 88bd44300dSCédric Le Goater #define FTGMAC100_APTC_RXPOLL_TIME_SEL (1 << 4) 89bd44300dSCédric Le Goater #define FTGMAC100_APTC_TXPOLL_CNT(x) (((x) >> 8) & 0xf) 90bd44300dSCédric Le Goater #define FTGMAC100_APTC_TXPOLL_TIME_SEL (1 << 12) 91bd44300dSCédric Le Goater 92bd44300dSCédric Le Goater /* 93d7a64d00SErik Smit * DMA burst length and arbitration control register 94d7a64d00SErik Smit */ 95d7a64d00SErik Smit #define FTGMAC100_DBLAC_RXBURST_SIZE(x) (((x) >> 8) & 0x3) 96d7a64d00SErik Smit #define FTGMAC100_DBLAC_TXBURST_SIZE(x) (((x) >> 10) & 0x3) 97d7a64d00SErik Smit #define FTGMAC100_DBLAC_RXDES_SIZE(x) ((((x) >> 12) & 0xf) * 8) 98d7a64d00SErik Smit #define FTGMAC100_DBLAC_TXDES_SIZE(x) ((((x) >> 16) & 0xf) * 8) 99d7a64d00SErik Smit #define FTGMAC100_DBLAC_IFG_CNT(x) (((x) >> 20) & 0x7) 100d7a64d00SErik Smit #define FTGMAC100_DBLAC_IFG_INC (1 << 23) 101d7a64d00SErik Smit 102d7a64d00SErik Smit /* 103bd44300dSCédric Le Goater * PHY control register 104bd44300dSCédric Le Goater */ 105bd44300dSCédric Le Goater #define FTGMAC100_PHYCR_MIIRD (1 << 26) 106bd44300dSCédric Le Goater #define FTGMAC100_PHYCR_MIIWR (1 << 27) 107bd44300dSCédric Le Goater 108bd44300dSCédric Le Goater #define FTGMAC100_PHYCR_DEV(x) (((x) >> 16) & 0x1f) 109bd44300dSCédric Le Goater #define FTGMAC100_PHYCR_REG(x) (((x) >> 21) & 0x1f) 110bd44300dSCédric Le Goater 111bd44300dSCédric Le Goater /* 112bd44300dSCédric Le Goater * PHY data register 113bd44300dSCédric Le Goater */ 114bd44300dSCédric Le Goater #define FTGMAC100_PHYDATA_MIIWDATA(x) ((x) & 0xffff) 115bd44300dSCédric Le Goater #define FTGMAC100_PHYDATA_MIIRDATA(x) (((x) >> 16) & 0xffff) 116bd44300dSCédric Le Goater 117bd44300dSCédric Le Goater /* 118f16c845aSCédric Le Goater * PHY control register - New MDC/MDIO interface 119f16c845aSCédric Le Goater */ 120f16c845aSCédric Le Goater #define FTGMAC100_PHYCR_NEW_DATA(x) (((x) >> 16) & 0xffff) 121f16c845aSCédric Le Goater #define FTGMAC100_PHYCR_NEW_FIRE (1 << 15) 122f16c845aSCédric Le Goater #define FTGMAC100_PHYCR_NEW_ST_22 (1 << 12) 123f16c845aSCédric Le Goater #define FTGMAC100_PHYCR_NEW_OP(x) (((x) >> 10) & 3) 124f16c845aSCédric Le Goater #define FTGMAC100_PHYCR_NEW_OP_WRITE 0x1 125f16c845aSCédric Le Goater #define FTGMAC100_PHYCR_NEW_OP_READ 0x2 126f16c845aSCédric Le Goater #define FTGMAC100_PHYCR_NEW_DEV(x) (((x) >> 5) & 0x1f) 127f16c845aSCédric Le Goater #define FTGMAC100_PHYCR_NEW_REG(x) ((x) & 0x1f) 128f16c845aSCédric Le Goater 129f16c845aSCédric Le Goater /* 130bd44300dSCédric Le Goater * Feature Register 131bd44300dSCédric Le Goater */ 132bd44300dSCédric Le Goater #define FTGMAC100_REVR_NEW_MDIO_INTERFACE (1 << 31) 133bd44300dSCédric Le Goater 134bd44300dSCédric Le Goater /* 135bd44300dSCédric Le Goater * MAC control register 136bd44300dSCédric Le Goater */ 137bd44300dSCédric Le Goater #define FTGMAC100_MACCR_TXDMA_EN (1 << 0) 138bd44300dSCédric Le Goater #define FTGMAC100_MACCR_RXDMA_EN (1 << 1) 139bd44300dSCédric Le Goater #define FTGMAC100_MACCR_TXMAC_EN (1 << 2) 140bd44300dSCédric Le Goater #define FTGMAC100_MACCR_RXMAC_EN (1 << 3) 141bd44300dSCédric Le Goater #define FTGMAC100_MACCR_RM_VLAN (1 << 4) 142bd44300dSCédric Le Goater #define FTGMAC100_MACCR_HPTXR_EN (1 << 5) 143bd44300dSCédric Le Goater #define FTGMAC100_MACCR_LOOP_EN (1 << 6) 144bd44300dSCédric Le Goater #define FTGMAC100_MACCR_ENRX_IN_HALFTX (1 << 7) 145bd44300dSCédric Le Goater #define FTGMAC100_MACCR_FULLDUP (1 << 8) 146bd44300dSCédric Le Goater #define FTGMAC100_MACCR_GIGA_MODE (1 << 9) 147bd44300dSCédric Le Goater #define FTGMAC100_MACCR_CRC_APD (1 << 10) /* not needed */ 148bd44300dSCédric Le Goater #define FTGMAC100_MACCR_RX_RUNT (1 << 12) 149bd44300dSCédric Le Goater #define FTGMAC100_MACCR_JUMBO_LF (1 << 13) 150bd44300dSCédric Le Goater #define FTGMAC100_MACCR_RX_ALL (1 << 14) 151bd44300dSCédric Le Goater #define FTGMAC100_MACCR_HT_MULTI_EN (1 << 15) 152bd44300dSCédric Le Goater #define FTGMAC100_MACCR_RX_MULTIPKT (1 << 16) 153bd44300dSCédric Le Goater #define FTGMAC100_MACCR_RX_BROADPKT (1 << 17) 154bd44300dSCédric Le Goater #define FTGMAC100_MACCR_DISCARD_CRCERR (1 << 18) 155bd44300dSCédric Le Goater #define FTGMAC100_MACCR_FAST_MODE (1 << 19) 156bd44300dSCédric Le Goater #define FTGMAC100_MACCR_SW_RST (1 << 31) 157bd44300dSCédric Le Goater 158bd44300dSCédric Le Goater /* 159bd44300dSCédric Le Goater * Transmit descriptor 160bd44300dSCédric Le Goater */ 161bd44300dSCédric Le Goater #define FTGMAC100_TXDES0_TXBUF_SIZE(x) ((x) & 0x3fff) 162bd44300dSCédric Le Goater #define FTGMAC100_TXDES0_EDOTR (1 << 15) 163bd44300dSCédric Le Goater #define FTGMAC100_TXDES0_CRC_ERR (1 << 19) 164bd44300dSCédric Le Goater #define FTGMAC100_TXDES0_LTS (1 << 28) 165bd44300dSCédric Le Goater #define FTGMAC100_TXDES0_FTS (1 << 29) 1661335fe3eSCédric Le Goater #define FTGMAC100_TXDES0_EDOTR_ASPEED (1 << 30) 167bd44300dSCédric Le Goater #define FTGMAC100_TXDES0_TXDMA_OWN (1 << 31) 168bd44300dSCédric Le Goater 169bd44300dSCédric Le Goater #define FTGMAC100_TXDES1_VLANTAG_CI(x) ((x) & 0xffff) 170bd44300dSCédric Le Goater #define FTGMAC100_TXDES1_INS_VLANTAG (1 << 16) 171bd44300dSCédric Le Goater #define FTGMAC100_TXDES1_TCP_CHKSUM (1 << 17) 172bd44300dSCédric Le Goater #define FTGMAC100_TXDES1_UDP_CHKSUM (1 << 18) 173bd44300dSCédric Le Goater #define FTGMAC100_TXDES1_IP_CHKSUM (1 << 19) 174bd44300dSCédric Le Goater #define FTGMAC100_TXDES1_LLC (1 << 22) 175bd44300dSCédric Le Goater #define FTGMAC100_TXDES1_TX2FIC (1 << 30) 176bd44300dSCédric Le Goater #define FTGMAC100_TXDES1_TXIC (1 << 31) 177bd44300dSCédric Le Goater 1782095468dSJamin Lin #define FTGMAC100_TXDES2_TXBUF_BADR_HI(x) (((x) >> 16) & 0x7) 1792095468dSJamin Lin 180bd44300dSCédric Le Goater /* 181bd44300dSCédric Le Goater * Receive descriptor 182bd44300dSCédric Le Goater */ 183bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_VDBC 0x3fff 184bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_EDORR (1 << 15) 185bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_MULTICAST (1 << 16) 186bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_BROADCAST (1 << 17) 187bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_RX_ERR (1 << 18) 188bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_CRC_ERR (1 << 19) 189bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_FTL (1 << 20) 190bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_RUNT (1 << 21) 191bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_RX_ODD_NB (1 << 22) 192bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_FIFO_FULL (1 << 23) 193bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_PAUSE_OPCODE (1 << 24) 194bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_PAUSE_FRAME (1 << 25) 195bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_LRS (1 << 28) 196bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_FRS (1 << 29) 1971335fe3eSCédric Le Goater #define FTGMAC100_RXDES0_EDORR_ASPEED (1 << 30) 198bd44300dSCédric Le Goater #define FTGMAC100_RXDES0_RXPKT_RDY (1 << 31) 199bd44300dSCédric Le Goater 200bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_VLANTAG_CI 0xffff 201bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_PROT_MASK (0x3 << 20) 202bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_PROT_NONIP (0x0 << 20) 203bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_PROT_IP (0x1 << 20) 204bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_PROT_TCPIP (0x2 << 20) 205bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_PROT_UDPIP (0x3 << 20) 206bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_LLC (1 << 22) 207bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_DF (1 << 23) 208bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_VLANTAG_AVAIL (1 << 24) 209bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR (1 << 25) 210bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR (1 << 26) 211bd44300dSCédric Le Goater #define FTGMAC100_RXDES1_IP_CHKSUM_ERR (1 << 27) 212bd44300dSCédric Le Goater 2132095468dSJamin Lin #define FTGMAC100_RXDES2_RXBUF_BADR_HI(x) (((x) >> 16) & 0x7) 2142095468dSJamin Lin 215bd44300dSCédric Le Goater /* 216bd44300dSCédric Le Goater * Receive and transmit Buffer Descriptor 217bd44300dSCédric Le Goater */ 218bd44300dSCédric Le Goater typedef struct { 219bd44300dSCédric Le Goater uint32_t des0; 220bd44300dSCédric Le Goater uint32_t des1; 2212095468dSJamin Lin uint32_t des2; /* used by HW 64 bits DMA */ 222bd44300dSCédric Le Goater uint32_t des3; 223bd44300dSCédric Le Goater } FTGMAC100Desc; 224bd44300dSCédric Le Goater 22555efb365SCédric Le Goater #define FTGMAC100_DESC_ALIGNMENT 16 22655efb365SCédric Le Goater 227bd44300dSCédric Le Goater /* 228bd44300dSCédric Le Goater * Specific RTL8211E MII Registers 229bd44300dSCédric Le Goater */ 230bd44300dSCédric Le Goater #define RTL8211E_MII_PHYCR 16 /* PHY Specific Control */ 231bd44300dSCédric Le Goater #define RTL8211E_MII_PHYSR 17 /* PHY Specific Status */ 232bd44300dSCédric Le Goater #define RTL8211E_MII_INER 18 /* Interrupt Enable */ 233bd44300dSCédric Le Goater #define RTL8211E_MII_INSR 19 /* Interrupt Status */ 234bd44300dSCédric Le Goater #define RTL8211E_MII_RXERC 24 /* Receive Error Counter */ 235bd44300dSCédric Le Goater #define RTL8211E_MII_LDPSR 27 /* Link Down Power Saving */ 236bd44300dSCédric Le Goater #define RTL8211E_MII_EPAGSR 30 /* Extension Page Select */ 237bd44300dSCédric Le Goater #define RTL8211E_MII_PAGSEL 31 /* Page Select */ 238bd44300dSCédric Le Goater 239bd44300dSCédric Le Goater /* 240bd44300dSCédric Le Goater * RTL8211E Interrupt Status 241bd44300dSCédric Le Goater */ 242bd44300dSCédric Le Goater #define PHY_INT_AUTONEG_ERROR (1 << 15) 243bd44300dSCédric Le Goater #define PHY_INT_PAGE_RECV (1 << 12) 244bd44300dSCédric Le Goater #define PHY_INT_AUTONEG_COMPLETE (1 << 11) 245bd44300dSCédric Le Goater #define PHY_INT_LINK_STATUS (1 << 10) 246bd44300dSCédric Le Goater #define PHY_INT_ERROR (1 << 9) 247bd44300dSCédric Le Goater #define PHY_INT_DOWN (1 << 8) 248bd44300dSCédric Le Goater #define PHY_INT_JABBER (1 << 0) 249bd44300dSCédric Le Goater 250bd44300dSCédric Le Goater /* 251bd44300dSCédric Le Goater * Max frame size for the receiving buffer 252bd44300dSCédric Le Goater */ 253cd679a76SCédric Le Goater #define FTGMAC100_MAX_FRAME_SIZE 9220 254bd44300dSCédric Le Goater 2555b0961f7SJamin Lin /* 2565b0961f7SJamin Lin * Limits depending on the type of the frame 257bd44300dSCédric Le Goater * 258bd44300dSCédric Le Goater * 9216 for Jumbo frames (+ 4 for VLAN) 259bd44300dSCédric Le Goater * 1518 for other frames (+ 4 for VLAN) 260bd44300dSCédric Le Goater */ 261cd679a76SCédric Le Goater static int ftgmac100_max_frame_size(FTGMAC100State *s, uint16_t proto) 262bd44300dSCédric Le Goater { 263cd679a76SCédric Le Goater int max = (s->maccr & FTGMAC100_MACCR_JUMBO_LF ? 9216 : 1518); 264cd679a76SCédric Le Goater 265cd679a76SCédric Le Goater return max + (proto == ETH_P_VLAN ? 4 : 0); 266bd44300dSCédric Le Goater } 267bd44300dSCédric Le Goater 268bd44300dSCédric Le Goater static void ftgmac100_update_irq(FTGMAC100State *s) 269bd44300dSCédric Le Goater { 270bd44300dSCédric Le Goater qemu_set_irq(s->irq, s->isr & s->ier); 271bd44300dSCédric Le Goater } 272bd44300dSCédric Le Goater 273bd44300dSCédric Le Goater /* 274bd44300dSCédric Le Goater * The MII phy could raise a GPIO to the processor which in turn 275bd44300dSCédric Le Goater * could be handled as an interrpt by the OS. 276bd44300dSCédric Le Goater * For now we don't handle any GPIO/interrupt line, so the OS will 277bd44300dSCédric Le Goater * have to poll for the PHY status. 278bd44300dSCédric Le Goater */ 279bd44300dSCédric Le Goater static void phy_update_irq(FTGMAC100State *s) 280bd44300dSCédric Le Goater { 281bd44300dSCédric Le Goater ftgmac100_update_irq(s); 282bd44300dSCédric Le Goater } 283bd44300dSCédric Le Goater 284bd44300dSCédric Le Goater static void phy_update_link(FTGMAC100State *s) 285bd44300dSCédric Le Goater { 286bd44300dSCédric Le Goater /* Autonegotiation status mirrors link status. */ 287bd44300dSCédric Le Goater if (qemu_get_queue(s->nic)->link_down) { 288bd44300dSCédric Le Goater s->phy_status &= ~(MII_BMSR_LINK_ST | MII_BMSR_AN_COMP); 289bd44300dSCédric Le Goater s->phy_int |= PHY_INT_DOWN; 290bd44300dSCédric Le Goater } else { 291bd44300dSCédric Le Goater s->phy_status |= (MII_BMSR_LINK_ST | MII_BMSR_AN_COMP); 292bd44300dSCédric Le Goater s->phy_int |= PHY_INT_AUTONEG_COMPLETE; 293bd44300dSCédric Le Goater } 294bd44300dSCédric Le Goater phy_update_irq(s); 295bd44300dSCédric Le Goater } 296bd44300dSCédric Le Goater 297bd44300dSCédric Le Goater static void ftgmac100_set_link(NetClientState *nc) 298bd44300dSCédric Le Goater { 299bd44300dSCédric Le Goater phy_update_link(FTGMAC100(qemu_get_nic_opaque(nc))); 300bd44300dSCédric Le Goater } 301bd44300dSCédric Le Goater 302bd44300dSCédric Le Goater static void phy_reset(FTGMAC100State *s) 303bd44300dSCédric Le Goater { 304bd44300dSCédric Le Goater s->phy_status = (MII_BMSR_100TX_FD | MII_BMSR_100TX_HD | MII_BMSR_10T_FD | 305bd44300dSCédric Le Goater MII_BMSR_10T_HD | MII_BMSR_EXTSTAT | MII_BMSR_MFPS | 306bd44300dSCédric Le Goater MII_BMSR_AN_COMP | MII_BMSR_AUTONEG | MII_BMSR_LINK_ST | 307bd44300dSCédric Le Goater MII_BMSR_EXTCAP); 308bd44300dSCédric Le Goater s->phy_control = (MII_BMCR_AUTOEN | MII_BMCR_FD | MII_BMCR_SPEED1000); 309bd44300dSCédric Le Goater s->phy_advertise = (MII_ANAR_PAUSE_ASYM | MII_ANAR_PAUSE | MII_ANAR_TXFD | 310bd44300dSCédric Le Goater MII_ANAR_TX | MII_ANAR_10FD | MII_ANAR_10 | 311bd44300dSCédric Le Goater MII_ANAR_CSMACD); 312bd44300dSCédric Le Goater s->phy_int_mask = 0; 313bd44300dSCédric Le Goater s->phy_int = 0; 314bd44300dSCédric Le Goater } 315bd44300dSCédric Le Goater 316f16c845aSCédric Le Goater static uint16_t do_phy_read(FTGMAC100State *s, uint8_t reg) 317bd44300dSCédric Le Goater { 318f16c845aSCédric Le Goater uint16_t val; 319bd44300dSCédric Le Goater 320bd44300dSCédric Le Goater switch (reg) { 321bd44300dSCédric Le Goater case MII_BMCR: /* Basic Control */ 322bd44300dSCédric Le Goater val = s->phy_control; 323bd44300dSCédric Le Goater break; 324bd44300dSCédric Le Goater case MII_BMSR: /* Basic Status */ 325bd44300dSCédric Le Goater val = s->phy_status; 326bd44300dSCédric Le Goater break; 327bd44300dSCédric Le Goater case MII_PHYID1: /* ID1 */ 328bd44300dSCédric Le Goater val = RTL8211E_PHYID1; 329bd44300dSCédric Le Goater break; 330bd44300dSCédric Le Goater case MII_PHYID2: /* ID2 */ 331bd44300dSCédric Le Goater val = RTL8211E_PHYID2; 332bd44300dSCédric Le Goater break; 333bd44300dSCédric Le Goater case MII_ANAR: /* Auto-neg advertisement */ 334bd44300dSCédric Le Goater val = s->phy_advertise; 335bd44300dSCédric Le Goater break; 336bd44300dSCédric Le Goater case MII_ANLPAR: /* Auto-neg Link Partner Ability */ 337bd44300dSCédric Le Goater val = (MII_ANLPAR_ACK | MII_ANLPAR_PAUSE | MII_ANLPAR_TXFD | 338bd44300dSCédric Le Goater MII_ANLPAR_TX | MII_ANLPAR_10FD | MII_ANLPAR_10 | 339bd44300dSCédric Le Goater MII_ANLPAR_CSMACD); 340bd44300dSCédric Le Goater break; 341bd44300dSCédric Le Goater case MII_ANER: /* Auto-neg Expansion */ 342bd44300dSCédric Le Goater val = MII_ANER_NWAY; 343bd44300dSCédric Le Goater break; 344bd44300dSCédric Le Goater case MII_CTRL1000: /* 1000BASE-T control */ 345bd44300dSCédric Le Goater val = (MII_CTRL1000_HALF | MII_CTRL1000_FULL); 346bd44300dSCédric Le Goater break; 347bd44300dSCédric Le Goater case MII_STAT1000: /* 1000BASE-T status */ 348bd44300dSCédric Le Goater val = MII_STAT1000_FULL; 349bd44300dSCédric Le Goater break; 350bd44300dSCédric Le Goater case RTL8211E_MII_INSR: /* Interrupt status. */ 351bd44300dSCédric Le Goater val = s->phy_int; 352bd44300dSCédric Le Goater s->phy_int = 0; 353bd44300dSCédric Le Goater phy_update_irq(s); 354bd44300dSCédric Le Goater break; 355bd44300dSCédric Le Goater case RTL8211E_MII_INER: /* Interrupt enable */ 356bd44300dSCédric Le Goater val = s->phy_int_mask; 357bd44300dSCédric Le Goater break; 358bd44300dSCédric Le Goater case RTL8211E_MII_PHYCR: 359bd44300dSCédric Le Goater case RTL8211E_MII_PHYSR: 360bd44300dSCédric Le Goater case RTL8211E_MII_RXERC: 361bd44300dSCédric Le Goater case RTL8211E_MII_LDPSR: 362bd44300dSCédric Le Goater case RTL8211E_MII_EPAGSR: 363bd44300dSCédric Le Goater case RTL8211E_MII_PAGSEL: 364bd44300dSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n", 365bd44300dSCédric Le Goater __func__, reg); 366bd44300dSCédric Le Goater val = 0; 367bd44300dSCédric Le Goater break; 368bd44300dSCédric Le Goater default: 369bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n", 370bd44300dSCédric Le Goater __func__, reg); 371bd44300dSCédric Le Goater val = 0; 372bd44300dSCédric Le Goater break; 373bd44300dSCédric Le Goater } 374bd44300dSCédric Le Goater 375bd44300dSCédric Le Goater return val; 376bd44300dSCédric Le Goater } 377bd44300dSCédric Le Goater 378bd44300dSCédric Le Goater #define MII_BMCR_MASK (MII_BMCR_LOOPBACK | MII_BMCR_SPEED100 | \ 379bd44300dSCédric Le Goater MII_BMCR_SPEED | MII_BMCR_AUTOEN | MII_BMCR_PDOWN | \ 380bd44300dSCédric Le Goater MII_BMCR_FD | MII_BMCR_CTST) 381bd44300dSCédric Le Goater #define MII_ANAR_MASK 0x2d7f 382bd44300dSCédric Le Goater 383f16c845aSCédric Le Goater static void do_phy_write(FTGMAC100State *s, uint8_t reg, uint16_t val) 384bd44300dSCédric Le Goater { 385bd44300dSCédric Le Goater switch (reg) { 386bd44300dSCédric Le Goater case MII_BMCR: /* Basic Control */ 387bd44300dSCédric Le Goater if (val & MII_BMCR_RESET) { 388bd44300dSCédric Le Goater phy_reset(s); 389bd44300dSCédric Le Goater } else { 390bd44300dSCédric Le Goater s->phy_control = val & MII_BMCR_MASK; 391bd44300dSCédric Le Goater /* Complete autonegotiation immediately. */ 392bd44300dSCédric Le Goater if (val & MII_BMCR_AUTOEN) { 393bd44300dSCédric Le Goater s->phy_status |= MII_BMSR_AN_COMP; 394bd44300dSCédric Le Goater } 395bd44300dSCédric Le Goater } 396bd44300dSCédric Le Goater break; 397bd44300dSCédric Le Goater case MII_ANAR: /* Auto-neg advertisement */ 398bd44300dSCédric Le Goater s->phy_advertise = (val & MII_ANAR_MASK) | MII_ANAR_TX; 399bd44300dSCédric Le Goater break; 400bd44300dSCédric Le Goater case RTL8211E_MII_INER: /* Interrupt enable */ 401bd44300dSCédric Le Goater s->phy_int_mask = val & 0xff; 402bd44300dSCédric Le Goater phy_update_irq(s); 403bd44300dSCédric Le Goater break; 404bd44300dSCédric Le Goater case RTL8211E_MII_PHYCR: 405bd44300dSCédric Le Goater case RTL8211E_MII_PHYSR: 406bd44300dSCédric Le Goater case RTL8211E_MII_RXERC: 407bd44300dSCédric Le Goater case RTL8211E_MII_LDPSR: 408bd44300dSCédric Le Goater case RTL8211E_MII_EPAGSR: 409bd44300dSCédric Le Goater case RTL8211E_MII_PAGSEL: 410bd44300dSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: reg %d not implemented\n", 411bd44300dSCédric Le Goater __func__, reg); 412bd44300dSCédric Le Goater break; 413bd44300dSCédric Le Goater default: 414bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset %d\n", 415bd44300dSCédric Le Goater __func__, reg); 416bd44300dSCédric Le Goater break; 417bd44300dSCédric Le Goater } 418bd44300dSCédric Le Goater } 419bd44300dSCédric Le Goater 420f16c845aSCédric Le Goater static void do_phy_new_ctl(FTGMAC100State *s) 421f16c845aSCédric Le Goater { 422f16c845aSCédric Le Goater uint8_t reg; 423f16c845aSCédric Le Goater uint16_t data; 424f16c845aSCédric Le Goater 425f16c845aSCédric Le Goater if (!(s->phycr & FTGMAC100_PHYCR_NEW_ST_22)) { 426f16c845aSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: unsupported ST code\n", __func__); 427f16c845aSCédric Le Goater return; 428f16c845aSCédric Le Goater } 429f16c845aSCédric Le Goater 430f16c845aSCédric Le Goater /* Nothing to do */ 431f16c845aSCédric Le Goater if (!(s->phycr & FTGMAC100_PHYCR_NEW_FIRE)) { 432f16c845aSCédric Le Goater return; 433f16c845aSCédric Le Goater } 434f16c845aSCédric Le Goater 435f16c845aSCédric Le Goater reg = FTGMAC100_PHYCR_NEW_REG(s->phycr); 436f16c845aSCédric Le Goater data = FTGMAC100_PHYCR_NEW_DATA(s->phycr); 437f16c845aSCédric Le Goater 438f16c845aSCédric Le Goater switch (FTGMAC100_PHYCR_NEW_OP(s->phycr)) { 439f16c845aSCédric Le Goater case FTGMAC100_PHYCR_NEW_OP_WRITE: 440f16c845aSCédric Le Goater do_phy_write(s, reg, data); 441f16c845aSCédric Le Goater break; 442f16c845aSCédric Le Goater case FTGMAC100_PHYCR_NEW_OP_READ: 443f16c845aSCédric Le Goater s->phydata = do_phy_read(s, reg) & 0xffff; 444f16c845aSCédric Le Goater break; 445f16c845aSCédric Le Goater default: 446f16c845aSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid OP code %08x\n", 447f16c845aSCédric Le Goater __func__, s->phycr); 448f16c845aSCédric Le Goater } 449f16c845aSCédric Le Goater 450f16c845aSCédric Le Goater s->phycr &= ~FTGMAC100_PHYCR_NEW_FIRE; 451f16c845aSCédric Le Goater } 452f16c845aSCédric Le Goater 453f16c845aSCédric Le Goater static void do_phy_ctl(FTGMAC100State *s) 454f16c845aSCédric Le Goater { 455f16c845aSCédric Le Goater uint8_t reg = FTGMAC100_PHYCR_REG(s->phycr); 456f16c845aSCédric Le Goater 457f16c845aSCédric Le Goater if (s->phycr & FTGMAC100_PHYCR_MIIWR) { 458f16c845aSCédric Le Goater do_phy_write(s, reg, s->phydata & 0xffff); 459f16c845aSCédric Le Goater s->phycr &= ~FTGMAC100_PHYCR_MIIWR; 460f16c845aSCédric Le Goater } else if (s->phycr & FTGMAC100_PHYCR_MIIRD) { 461f16c845aSCédric Le Goater s->phydata = do_phy_read(s, reg) << 16; 462f16c845aSCédric Le Goater s->phycr &= ~FTGMAC100_PHYCR_MIIRD; 463f16c845aSCédric Le Goater } else { 464f16c845aSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: no OP code %08x\n", 465f16c845aSCédric Le Goater __func__, s->phycr); 466f16c845aSCédric Le Goater } 467f16c845aSCédric Le Goater } 468f16c845aSCédric Le Goater 469bd44300dSCédric Le Goater static int ftgmac100_read_bd(FTGMAC100Desc *bd, dma_addr_t addr) 470bd44300dSCédric Le Goater { 471ba06fe8aSPhilippe Mathieu-Daudé if (dma_memory_read(&address_space_memory, addr, 472ba06fe8aSPhilippe Mathieu-Daudé bd, sizeof(*bd), MEMTXATTRS_UNSPECIFIED)) { 473bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to read descriptor @ 0x%" 474bd44300dSCédric Le Goater HWADDR_PRIx "\n", __func__, addr); 475bd44300dSCédric Le Goater return -1; 476bd44300dSCédric Le Goater } 477bd44300dSCédric Le Goater bd->des0 = le32_to_cpu(bd->des0); 478bd44300dSCédric Le Goater bd->des1 = le32_to_cpu(bd->des1); 479bd44300dSCédric Le Goater bd->des2 = le32_to_cpu(bd->des2); 480bd44300dSCédric Le Goater bd->des3 = le32_to_cpu(bd->des3); 481bd44300dSCédric Le Goater return 0; 482bd44300dSCédric Le Goater } 483bd44300dSCédric Le Goater 484bd44300dSCédric Le Goater static int ftgmac100_write_bd(FTGMAC100Desc *bd, dma_addr_t addr) 485bd44300dSCédric Le Goater { 486bd44300dSCédric Le Goater FTGMAC100Desc lebd; 487bd44300dSCédric Le Goater 488bd44300dSCédric Le Goater lebd.des0 = cpu_to_le32(bd->des0); 489bd44300dSCédric Le Goater lebd.des1 = cpu_to_le32(bd->des1); 490bd44300dSCédric Le Goater lebd.des2 = cpu_to_le32(bd->des2); 491bd44300dSCédric Le Goater lebd.des3 = cpu_to_le32(bd->des3); 492ba06fe8aSPhilippe Mathieu-Daudé if (dma_memory_write(&address_space_memory, addr, 493ba06fe8aSPhilippe Mathieu-Daudé &lebd, sizeof(lebd), MEMTXATTRS_UNSPECIFIED)) { 494bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to write descriptor @ 0x%" 495bd44300dSCédric Le Goater HWADDR_PRIx "\n", __func__, addr); 496bd44300dSCédric Le Goater return -1; 497bd44300dSCédric Le Goater } 498bd44300dSCédric Le Goater return 0; 499bd44300dSCédric Le Goater } 500bd44300dSCédric Le Goater 501c2ab73fcSCédric Le Goater static int ftgmac100_insert_vlan(FTGMAC100State *s, int frame_size, 502c2ab73fcSCédric Le Goater uint8_t vlan_tci) 503c2ab73fcSCédric Le Goater { 504c2ab73fcSCédric Le Goater uint8_t *vlan_hdr = s->frame + (ETH_ALEN * 2); 505c2ab73fcSCédric Le Goater uint8_t *payload = vlan_hdr + sizeof(struct vlan_header); 506c2ab73fcSCédric Le Goater 507c2ab73fcSCédric Le Goater if (frame_size < sizeof(struct eth_header)) { 508c2ab73fcSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 509c2ab73fcSCédric Le Goater "%s: frame too small for VLAN insertion : %d bytes\n", 510c2ab73fcSCédric Le Goater __func__, frame_size); 511c2ab73fcSCédric Le Goater s->isr |= FTGMAC100_INT_XPKT_LOST; 512c2ab73fcSCédric Le Goater goto out; 513c2ab73fcSCédric Le Goater } 514c2ab73fcSCédric Le Goater 515c2ab73fcSCédric Le Goater if (frame_size + sizeof(struct vlan_header) > sizeof(s->frame)) { 516c2ab73fcSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, 517c2ab73fcSCédric Le Goater "%s: frame too big : %d bytes\n", 518c2ab73fcSCédric Le Goater __func__, frame_size); 519c2ab73fcSCédric Le Goater s->isr |= FTGMAC100_INT_XPKT_LOST; 520c2ab73fcSCédric Le Goater frame_size -= sizeof(struct vlan_header); 521c2ab73fcSCédric Le Goater } 522c2ab73fcSCédric Le Goater 523c2ab73fcSCédric Le Goater memmove(payload, vlan_hdr, frame_size - (ETH_ALEN * 2)); 524c2ab73fcSCédric Le Goater stw_be_p(vlan_hdr, ETH_P_VLAN); 525c2ab73fcSCédric Le Goater stw_be_p(vlan_hdr + 2, vlan_tci); 526c2ab73fcSCédric Le Goater frame_size += sizeof(struct vlan_header); 527c2ab73fcSCédric Le Goater 528c2ab73fcSCédric Le Goater out: 529c2ab73fcSCédric Le Goater return frame_size; 530c2ab73fcSCédric Le Goater } 531c2ab73fcSCédric Le Goater 5320b51fd0fSJamin Lin static void ftgmac100_do_tx(FTGMAC100State *s, uint64_t tx_ring, 5330b51fd0fSJamin Lin uint64_t tx_descriptor) 534bd44300dSCédric Le Goater { 535bd44300dSCédric Le Goater int frame_size = 0; 536bd44300dSCédric Le Goater uint8_t *ptr = s->frame; 5370b51fd0fSJamin Lin uint64_t addr = tx_descriptor; 5382095468dSJamin Lin uint64_t buf_addr = 0; 539bd44300dSCédric Le Goater uint32_t flags = 0; 540bd44300dSCédric Le Goater 541bd44300dSCédric Le Goater while (1) { 542bd44300dSCédric Le Goater FTGMAC100Desc bd; 543bd44300dSCédric Le Goater int len; 544bd44300dSCédric Le Goater 545bd44300dSCédric Le Goater if (ftgmac100_read_bd(&bd, addr) || 546bd44300dSCédric Le Goater ((bd.des0 & FTGMAC100_TXDES0_TXDMA_OWN) == 0)) { 547bd44300dSCédric Le Goater /* Run out of descriptors to transmit. */ 548bd44300dSCédric Le Goater s->isr |= FTGMAC100_INT_NO_NPTXBUF; 549bd44300dSCédric Le Goater break; 550bd44300dSCédric Le Goater } 551bd44300dSCédric Le Goater 5525b0961f7SJamin Lin /* 5535b0961f7SJamin Lin * record transmit flags as they are valid only on the first 5545b0961f7SJamin Lin * segment 5555b0961f7SJamin Lin */ 556bd44300dSCédric Le Goater if (bd.des0 & FTGMAC100_TXDES0_FTS) { 557bd44300dSCédric Le Goater flags = bd.des1; 558bd44300dSCédric Le Goater } 559bd44300dSCédric Le Goater 560cd679a76SCédric Le Goater len = FTGMAC100_TXDES0_TXBUF_SIZE(bd.des0); 561af6d66e2SCédric Le Goater if (!len) { 562af6d66e2SCédric Le Goater /* 563af6d66e2SCédric Le Goater * 0 is an invalid size, however the HW does not raise any 564af6d66e2SCédric Le Goater * interrupt. Flag an error because the guest is buggy. 565af6d66e2SCédric Le Goater */ 566af6d66e2SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid segment size\n", 567af6d66e2SCédric Le Goater __func__); 568af6d66e2SCédric Le Goater } 569af6d66e2SCédric Le Goater 570cd679a76SCédric Le Goater if (frame_size + len > sizeof(s->frame)) { 571bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %d bytes\n", 572bd44300dSCédric Le Goater __func__, len); 573cd679a76SCédric Le Goater s->isr |= FTGMAC100_INT_XPKT_LOST; 574cd679a76SCédric Le Goater len = sizeof(s->frame) - frame_size; 575bd44300dSCédric Le Goater } 576bd44300dSCédric Le Goater 5772095468dSJamin Lin buf_addr = bd.des3; 5782095468dSJamin Lin if (s->dma64) { 5792095468dSJamin Lin buf_addr = deposit64(buf_addr, 32, 32, 5802095468dSJamin Lin FTGMAC100_TXDES2_TXBUF_BADR_HI(bd.des2)); 5812095468dSJamin Lin } 5822095468dSJamin Lin if (dma_memory_read(&address_space_memory, buf_addr, 583ba06fe8aSPhilippe Mathieu-Daudé ptr, len, MEMTXATTRS_UNSPECIFIED)) { 584bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: failed to read packet @ 0x%x\n", 585bd44300dSCédric Le Goater __func__, bd.des3); 5869c30f092SCédric Le Goater s->isr |= FTGMAC100_INT_AHB_ERR; 587bd44300dSCédric Le Goater break; 588bd44300dSCédric Le Goater } 589bd44300dSCédric Le Goater 590bd44300dSCédric Le Goater ptr += len; 591bd44300dSCédric Le Goater frame_size += len; 592bd44300dSCédric Le Goater if (bd.des0 & FTGMAC100_TXDES0_LTS) { 593f5746335SBin Meng int csum = 0; 594c2ab73fcSCédric Le Goater 595c2ab73fcSCédric Le Goater /* Check for VLAN */ 596c2ab73fcSCédric Le Goater if (flags & FTGMAC100_TXDES1_INS_VLANTAG && 597c2ab73fcSCédric Le Goater be16_to_cpu(PKT_GET_ETH_HDR(s->frame)->h_proto) != ETH_P_VLAN) { 598c2ab73fcSCédric Le Goater frame_size = ftgmac100_insert_vlan(s, frame_size, 599c2ab73fcSCédric Le Goater FTGMAC100_TXDES1_VLANTAG_CI(flags)); 600c2ab73fcSCédric Le Goater } 601c2ab73fcSCédric Le Goater 602bd44300dSCédric Le Goater if (flags & FTGMAC100_TXDES1_IP_CHKSUM) { 603f5746335SBin Meng csum |= CSUM_IP; 604bd44300dSCédric Le Goater } 605f5746335SBin Meng if (flags & FTGMAC100_TXDES1_TCP_CHKSUM) { 606f5746335SBin Meng csum |= CSUM_TCP; 607f5746335SBin Meng } 608f5746335SBin Meng if (flags & FTGMAC100_TXDES1_UDP_CHKSUM) { 609f5746335SBin Meng csum |= CSUM_UDP; 610f5746335SBin Meng } 611f5746335SBin Meng if (csum) { 612f5746335SBin Meng net_checksum_calculate(s->frame, frame_size, csum); 613f5746335SBin Meng } 614f5746335SBin Meng 615bd44300dSCédric Le Goater /* Last buffer in frame. */ 616bd44300dSCédric Le Goater qemu_send_packet(qemu_get_queue(s->nic), s->frame, frame_size); 617bd44300dSCédric Le Goater ptr = s->frame; 618bd44300dSCédric Le Goater frame_size = 0; 619bd44300dSCédric Le Goater s->isr |= FTGMAC100_INT_XPKT_ETH; 620bd44300dSCédric Le Goater } 621bd44300dSCédric Le Goater 622bd44300dSCédric Le Goater if (flags & FTGMAC100_TXDES1_TX2FIC) { 623bd44300dSCédric Le Goater s->isr |= FTGMAC100_INT_XPKT_FIFO; 624bd44300dSCédric Le Goater } 625bd44300dSCédric Le Goater bd.des0 &= ~FTGMAC100_TXDES0_TXDMA_OWN; 626bd44300dSCédric Le Goater 627bd44300dSCédric Le Goater /* Write back the modified descriptor. */ 628bd44300dSCédric Le Goater ftgmac100_write_bd(&bd, addr); 629bd44300dSCédric Le Goater /* Advance to the next descriptor. */ 6301335fe3eSCédric Le Goater if (bd.des0 & s->txdes0_edotr) { 631bd44300dSCédric Le Goater addr = tx_ring; 632bd44300dSCédric Le Goater } else { 633d7a64d00SErik Smit addr += FTGMAC100_DBLAC_TXDES_SIZE(s->dblac); 634bd44300dSCédric Le Goater } 635bd44300dSCédric Le Goater } 636bd44300dSCédric Le Goater 637bd44300dSCédric Le Goater s->tx_descriptor = addr; 638bd44300dSCédric Le Goater 639bd44300dSCédric Le Goater ftgmac100_update_irq(s); 640bd44300dSCédric Le Goater } 641bd44300dSCédric Le Goater 642b8c4b67eSPhilippe Mathieu-Daudé static bool ftgmac100_can_receive(NetClientState *nc) 643bd44300dSCédric Le Goater { 644bd44300dSCédric Le Goater FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc)); 645bd44300dSCédric Le Goater FTGMAC100Desc bd; 646bd44300dSCédric Le Goater 647bd44300dSCédric Le Goater if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) 648bd44300dSCédric Le Goater != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) { 649b8c4b67eSPhilippe Mathieu-Daudé return false; 650bd44300dSCédric Le Goater } 651bd44300dSCédric Le Goater 652bd44300dSCédric Le Goater if (ftgmac100_read_bd(&bd, s->rx_descriptor)) { 653b8c4b67eSPhilippe Mathieu-Daudé return false; 654bd44300dSCédric Le Goater } 655bd44300dSCédric Le Goater return !(bd.des0 & FTGMAC100_RXDES0_RXPKT_RDY); 656bd44300dSCédric Le Goater } 657bd44300dSCédric Le Goater 658bd44300dSCédric Le Goater /* 659bd44300dSCédric Le Goater * This is purely informative. The HW can poll the RW (and RX) ring 660bd44300dSCédric Le Goater * buffers for available descriptors but we don't need to trigger a 661bd44300dSCédric Le Goater * timer for that in qemu. 662bd44300dSCédric Le Goater */ 663bd44300dSCédric Le Goater static uint32_t ftgmac100_rxpoll(FTGMAC100State *s) 664bd44300dSCédric Le Goater { 6655b0961f7SJamin Lin /* 6665b0961f7SJamin Lin * Polling times : 667bd44300dSCédric Le Goater * 668bd44300dSCédric Le Goater * Speed TIME_SEL=0 TIME_SEL=1 669bd44300dSCédric Le Goater * 670bd44300dSCédric Le Goater * 10 51.2 ms 819.2 ms 671bd44300dSCédric Le Goater * 100 5.12 ms 81.92 ms 672bd44300dSCédric Le Goater * 1000 1.024 ms 16.384 ms 673bd44300dSCédric Le Goater */ 674bd44300dSCédric Le Goater static const int div[] = { 20, 200, 1000 }; 675bd44300dSCédric Le Goater 676bd44300dSCédric Le Goater uint32_t cnt = 1024 * FTGMAC100_APTC_RXPOLL_CNT(s->aptcr); 677bd44300dSCédric Le Goater uint32_t speed = (s->maccr & FTGMAC100_MACCR_FAST_MODE) ? 1 : 0; 678bd44300dSCédric Le Goater 679bd44300dSCédric Le Goater if (s->aptcr & FTGMAC100_APTC_RXPOLL_TIME_SEL) { 680bd44300dSCédric Le Goater cnt <<= 4; 681bd44300dSCédric Le Goater } 682bd44300dSCédric Le Goater 683bd44300dSCédric Le Goater if (s->maccr & FTGMAC100_MACCR_GIGA_MODE) { 684bd44300dSCédric Le Goater speed = 2; 685bd44300dSCédric Le Goater } 686bd44300dSCédric Le Goater 6874a4ff4c5SLaurent Vivier return cnt / div[speed]; 688bd44300dSCédric Le Goater } 689bd44300dSCédric Le Goater 690e0059c88SCédric Le Goater static void ftgmac100_do_reset(FTGMAC100State *s, bool sw_reset) 691bd44300dSCédric Le Goater { 692bd44300dSCédric Le Goater /* Reset the FTGMAC100 */ 693bd44300dSCédric Le Goater s->isr = 0; 694bd44300dSCédric Le Goater s->ier = 0; 695bd44300dSCédric Le Goater s->rx_enabled = 0; 696bd44300dSCédric Le Goater s->rx_ring = 0; 697bd44300dSCédric Le Goater s->rbsr = 0x640; 698bd44300dSCédric Le Goater s->rx_descriptor = 0; 699bd44300dSCédric Le Goater s->tx_ring = 0; 700bd44300dSCédric Le Goater s->tx_descriptor = 0; 701bd44300dSCédric Le Goater s->math[0] = 0; 702bd44300dSCédric Le Goater s->math[1] = 0; 703bd44300dSCédric Le Goater s->itc = 0; 704bd44300dSCédric Le Goater s->aptcr = 1; 705bd44300dSCédric Le Goater s->dblac = 0x00022f00; 706bd44300dSCédric Le Goater s->revr = 0; 707bd44300dSCédric Le Goater s->fear1 = 0; 708bd44300dSCédric Le Goater s->tpafcr = 0xf1; 709bd44300dSCédric Le Goater 710e0059c88SCédric Le Goater if (sw_reset) { 711e0059c88SCédric Le Goater s->maccr &= FTGMAC100_MACCR_GIGA_MODE | FTGMAC100_MACCR_FAST_MODE; 712e0059c88SCédric Le Goater } else { 713bd44300dSCédric Le Goater s->maccr = 0; 714e0059c88SCédric Le Goater } 715e0059c88SCédric Le Goater 716bd44300dSCédric Le Goater s->phycr = 0; 717bd44300dSCédric Le Goater s->phydata = 0; 718bd44300dSCédric Le Goater s->fcr = 0x400; 719bd44300dSCédric Le Goater 720bd44300dSCédric Le Goater /* and the PHY */ 721bd44300dSCédric Le Goater phy_reset(s); 722bd44300dSCédric Le Goater } 723bd44300dSCédric Le Goater 724e0059c88SCédric Le Goater static void ftgmac100_reset(DeviceState *d) 725e0059c88SCédric Le Goater { 726e0059c88SCédric Le Goater ftgmac100_do_reset(FTGMAC100(d), false); 727e0059c88SCédric Le Goater } 728e0059c88SCédric Le Goater 729bd44300dSCédric Le Goater static uint64_t ftgmac100_read(void *opaque, hwaddr addr, unsigned size) 730bd44300dSCédric Le Goater { 731bd44300dSCédric Le Goater FTGMAC100State *s = FTGMAC100(opaque); 732bd44300dSCédric Le Goater 733bd44300dSCédric Le Goater switch (addr & 0xff) { 734bd44300dSCédric Le Goater case FTGMAC100_ISR: 735bd44300dSCédric Le Goater return s->isr; 736bd44300dSCédric Le Goater case FTGMAC100_IER: 737bd44300dSCédric Le Goater return s->ier; 738bd44300dSCédric Le Goater case FTGMAC100_MAC_MADR: 739bd44300dSCédric Le Goater return (s->conf.macaddr.a[0] << 8) | s->conf.macaddr.a[1]; 740bd44300dSCédric Le Goater case FTGMAC100_MAC_LADR: 741bd44300dSCédric Le Goater return ((uint32_t) s->conf.macaddr.a[2] << 24) | 742bd44300dSCédric Le Goater (s->conf.macaddr.a[3] << 16) | (s->conf.macaddr.a[4] << 8) | 743bd44300dSCédric Le Goater s->conf.macaddr.a[5]; 744bd44300dSCédric Le Goater case FTGMAC100_MATH0: 745bd44300dSCédric Le Goater return s->math[0]; 746bd44300dSCédric Le Goater case FTGMAC100_MATH1: 747bd44300dSCédric Le Goater return s->math[1]; 74839161476SCédric Le Goater case FTGMAC100_RXR_BADR: 7490b51fd0fSJamin Lin return extract64(s->rx_ring, 0, 32); 75039161476SCédric Le Goater case FTGMAC100_NPTXR_BADR: 7510b51fd0fSJamin Lin return extract64(s->tx_ring, 0, 32); 752bd44300dSCédric Le Goater case FTGMAC100_ITC: 753bd44300dSCédric Le Goater return s->itc; 754bd44300dSCédric Le Goater case FTGMAC100_DBLAC: 755bd44300dSCédric Le Goater return s->dblac; 756bd44300dSCédric Le Goater case FTGMAC100_REVR: 757bd44300dSCédric Le Goater return s->revr; 758bd44300dSCédric Le Goater case FTGMAC100_FEAR1: 759bd44300dSCédric Le Goater return s->fear1; 760bd44300dSCédric Le Goater case FTGMAC100_TPAFCR: 761bd44300dSCédric Le Goater return s->tpafcr; 762bd44300dSCédric Le Goater case FTGMAC100_FCR: 763bd44300dSCédric Le Goater return s->fcr; 764bd44300dSCédric Le Goater case FTGMAC100_MACCR: 765bd44300dSCédric Le Goater return s->maccr; 766bd44300dSCédric Le Goater case FTGMAC100_PHYCR: 767bd44300dSCédric Le Goater return s->phycr; 768bd44300dSCédric Le Goater case FTGMAC100_PHYDATA: 769bd44300dSCédric Le Goater return s->phydata; 770bd44300dSCédric Le Goater 771bd44300dSCédric Le Goater /* We might want to support these one day */ 772bd44300dSCédric Le Goater case FTGMAC100_HPTXPD: /* High Priority Transmit Poll Demand */ 773bd44300dSCédric Le Goater case FTGMAC100_HPTXR_BADR: /* High Priority Transmit Ring Base Address */ 774bd44300dSCédric Le Goater case FTGMAC100_MACSR: /* MAC Status Register (MACSR) */ 775bd44300dSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: read to unimplemented register 0x%" 776bd44300dSCédric Le Goater HWADDR_PRIx "\n", __func__, addr); 777bd44300dSCédric Le Goater return 0; 778bd44300dSCédric Le Goater default: 779bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%" 780bd44300dSCédric Le Goater HWADDR_PRIx "\n", __func__, addr); 781bd44300dSCédric Le Goater return 0; 782bd44300dSCédric Le Goater } 783bd44300dSCédric Le Goater } 784bd44300dSCédric Le Goater 785bd44300dSCédric Le Goater static void ftgmac100_write(void *opaque, hwaddr addr, 786bd44300dSCédric Le Goater uint64_t value, unsigned size) 787bd44300dSCédric Le Goater { 788bd44300dSCédric Le Goater FTGMAC100State *s = FTGMAC100(opaque); 789bd44300dSCédric Le Goater 790bd44300dSCédric Le Goater switch (addr & 0xff) { 791bd44300dSCédric Le Goater case FTGMAC100_ISR: /* Interrupt status */ 792bd44300dSCédric Le Goater s->isr &= ~value; 793bd44300dSCédric Le Goater break; 794bd44300dSCédric Le Goater case FTGMAC100_IER: /* Interrupt control */ 795bd44300dSCédric Le Goater s->ier = value; 796bd44300dSCédric Le Goater break; 797bd44300dSCédric Le Goater case FTGMAC100_MAC_MADR: /* MAC */ 798bd44300dSCédric Le Goater s->conf.macaddr.a[0] = value >> 8; 799bd44300dSCédric Le Goater s->conf.macaddr.a[1] = value; 800bd44300dSCédric Le Goater break; 801bd44300dSCédric Le Goater case FTGMAC100_MAC_LADR: 802bd44300dSCédric Le Goater s->conf.macaddr.a[2] = value >> 24; 803bd44300dSCédric Le Goater s->conf.macaddr.a[3] = value >> 16; 804bd44300dSCédric Le Goater s->conf.macaddr.a[4] = value >> 8; 805bd44300dSCédric Le Goater s->conf.macaddr.a[5] = value; 806bd44300dSCédric Le Goater break; 807bd44300dSCédric Le Goater case FTGMAC100_MATH0: /* Multicast Address Hash Table 0 */ 808bd44300dSCédric Le Goater s->math[0] = value; 809bd44300dSCédric Le Goater break; 810bd44300dSCédric Le Goater case FTGMAC100_MATH1: /* Multicast Address Hash Table 1 */ 811bd44300dSCédric Le Goater s->math[1] = value; 812bd44300dSCédric Le Goater break; 813bd44300dSCédric Le Goater case FTGMAC100_ITC: /* TODO: Interrupt Timer Control */ 814bd44300dSCédric Le Goater s->itc = value; 815bd44300dSCédric Le Goater break; 816bd44300dSCédric Le Goater case FTGMAC100_RXR_BADR: /* Ring buffer address */ 81755efb365SCédric Le Goater if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) { 81855efb365SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad RX buffer alignment 0x%" 81955efb365SCédric Le Goater HWADDR_PRIx "\n", __func__, value); 82055efb365SCédric Le Goater return; 82155efb365SCédric Le Goater } 8220b51fd0fSJamin Lin s->rx_ring = deposit64(s->rx_ring, 0, 32, value); 8230b51fd0fSJamin Lin s->rx_descriptor = deposit64(s->rx_descriptor, 0, 32, value); 824bd44300dSCédric Le Goater break; 825bd44300dSCédric Le Goater 826bd44300dSCédric Le Goater case FTGMAC100_RBSR: /* DMA buffer size */ 827bd44300dSCédric Le Goater s->rbsr = value; 828bd44300dSCédric Le Goater break; 829bd44300dSCédric Le Goater 830bd44300dSCédric Le Goater case FTGMAC100_NPTXR_BADR: /* Transmit buffer address */ 83155efb365SCédric Le Goater if (!QEMU_IS_ALIGNED(value, FTGMAC100_DESC_ALIGNMENT)) { 83255efb365SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad TX buffer alignment 0x%" 83355efb365SCédric Le Goater HWADDR_PRIx "\n", __func__, value); 83455efb365SCédric Le Goater return; 83555efb365SCédric Le Goater } 8360b51fd0fSJamin Lin s->tx_ring = deposit64(s->tx_ring, 0, 32, value); 8370b51fd0fSJamin Lin s->tx_descriptor = deposit64(s->tx_descriptor, 0, 32, value); 838bd44300dSCédric Le Goater break; 839bd44300dSCédric Le Goater 840bd44300dSCédric Le Goater case FTGMAC100_NPTXPD: /* Trigger transmit */ 841bd44300dSCédric Le Goater if ((s->maccr & (FTGMAC100_MACCR_TXDMA_EN | FTGMAC100_MACCR_TXMAC_EN)) 842bd44300dSCédric Le Goater == (FTGMAC100_MACCR_TXDMA_EN | FTGMAC100_MACCR_TXMAC_EN)) { 843bd44300dSCédric Le Goater /* TODO: high priority tx ring */ 844bd44300dSCédric Le Goater ftgmac100_do_tx(s, s->tx_ring, s->tx_descriptor); 845bd44300dSCédric Le Goater } 846bd44300dSCédric Le Goater if (ftgmac100_can_receive(qemu_get_queue(s->nic))) { 847bd44300dSCédric Le Goater qemu_flush_queued_packets(qemu_get_queue(s->nic)); 848bd44300dSCédric Le Goater } 849bd44300dSCédric Le Goater break; 850bd44300dSCédric Le Goater 851bd44300dSCédric Le Goater case FTGMAC100_RXPD: /* Receive Poll Demand Register */ 852bd44300dSCédric Le Goater if (ftgmac100_can_receive(qemu_get_queue(s->nic))) { 853bd44300dSCédric Le Goater qemu_flush_queued_packets(qemu_get_queue(s->nic)); 854bd44300dSCédric Le Goater } 855bd44300dSCédric Le Goater break; 856bd44300dSCédric Le Goater 857bd44300dSCédric Le Goater case FTGMAC100_APTC: /* Automatic polling */ 858bd44300dSCédric Le Goater s->aptcr = value; 859bd44300dSCédric Le Goater 860bd44300dSCédric Le Goater if (FTGMAC100_APTC_RXPOLL_CNT(s->aptcr)) { 861bd44300dSCédric Le Goater ftgmac100_rxpoll(s); 862bd44300dSCédric Le Goater } 863bd44300dSCédric Le Goater 864bd44300dSCédric Le Goater if (FTGMAC100_APTC_TXPOLL_CNT(s->aptcr)) { 865bd44300dSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: no transmit polling\n", __func__); 866bd44300dSCédric Le Goater } 867bd44300dSCédric Le Goater break; 868bd44300dSCédric Le Goater 869bd44300dSCédric Le Goater case FTGMAC100_MACCR: /* MAC Device control */ 870bd44300dSCédric Le Goater s->maccr = value; 871bd44300dSCédric Le Goater if (value & FTGMAC100_MACCR_SW_RST) { 872e0059c88SCédric Le Goater ftgmac100_do_reset(s, true); 873bd44300dSCédric Le Goater } 874bd44300dSCédric Le Goater 875bd44300dSCédric Le Goater if (ftgmac100_can_receive(qemu_get_queue(s->nic))) { 876bd44300dSCédric Le Goater qemu_flush_queued_packets(qemu_get_queue(s->nic)); 877bd44300dSCédric Le Goater } 878bd44300dSCédric Le Goater break; 879bd44300dSCédric Le Goater 880bd44300dSCédric Le Goater case FTGMAC100_PHYCR: /* PHY Device control */ 881bd44300dSCédric Le Goater s->phycr = value; 882f16c845aSCédric Le Goater if (s->revr & FTGMAC100_REVR_NEW_MDIO_INTERFACE) { 883f16c845aSCédric Le Goater do_phy_new_ctl(s); 884bd44300dSCédric Le Goater } else { 885f16c845aSCédric Le Goater do_phy_ctl(s); 886bd44300dSCédric Le Goater } 887bd44300dSCédric Le Goater break; 888bd44300dSCédric Le Goater case FTGMAC100_PHYDATA: 889bd44300dSCédric Le Goater s->phydata = value & 0xffff; 890bd44300dSCédric Le Goater break; 891bd44300dSCédric Le Goater case FTGMAC100_DBLAC: /* DMA Burst Length and Arbitration Control */ 892a134321eSerik-smit if (FTGMAC100_DBLAC_TXDES_SIZE(value) < sizeof(FTGMAC100Desc)) { 893d7a64d00SErik Smit qemu_log_mask(LOG_GUEST_ERROR, 894a134321eSerik-smit "%s: transmit descriptor too small: %" PRIx64 895a134321eSerik-smit " bytes\n", __func__, 896a134321eSerik-smit FTGMAC100_DBLAC_TXDES_SIZE(value)); 897d7a64d00SErik Smit break; 898d7a64d00SErik Smit } 899a134321eSerik-smit if (FTGMAC100_DBLAC_RXDES_SIZE(value) < sizeof(FTGMAC100Desc)) { 900d7a64d00SErik Smit qemu_log_mask(LOG_GUEST_ERROR, 901a134321eSerik-smit "%s: receive descriptor too small : %" PRIx64 902a134321eSerik-smit " bytes\n", __func__, 903a134321eSerik-smit FTGMAC100_DBLAC_RXDES_SIZE(value)); 904d7a64d00SErik Smit break; 905d7a64d00SErik Smit } 906bd44300dSCédric Le Goater s->dblac = value; 907bd44300dSCédric Le Goater break; 908bd44300dSCédric Le Goater case FTGMAC100_REVR: /* Feature Register */ 909f16c845aSCédric Le Goater s->revr = value; 910bd44300dSCédric Le Goater break; 911bd44300dSCédric Le Goater case FTGMAC100_FEAR1: /* Feature Register 1 */ 912bd44300dSCédric Le Goater s->fear1 = value; 913bd44300dSCédric Le Goater break; 914bd44300dSCédric Le Goater case FTGMAC100_TPAFCR: /* Transmit Priority Arbitration and FIFO Control */ 915bd44300dSCédric Le Goater s->tpafcr = value; 916bd44300dSCédric Le Goater break; 917bd44300dSCédric Le Goater case FTGMAC100_FCR: /* Flow Control */ 918bd44300dSCédric Le Goater s->fcr = value; 919bd44300dSCédric Le Goater break; 920bd44300dSCédric Le Goater 921bd44300dSCédric Le Goater case FTGMAC100_HPTXPD: /* High Priority Transmit Poll Demand */ 922bd44300dSCédric Le Goater case FTGMAC100_HPTXR_BADR: /* High Priority Transmit Ring Base Address */ 923bd44300dSCédric Le Goater case FTGMAC100_MACSR: /* MAC Status Register (MACSR) */ 924bd44300dSCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: write to unimplemented register 0x%" 925bd44300dSCédric Le Goater HWADDR_PRIx "\n", __func__, addr); 926bd44300dSCédric Le Goater break; 927bd44300dSCédric Le Goater default: 928bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%" 929bd44300dSCédric Le Goater HWADDR_PRIx "\n", __func__, addr); 930bd44300dSCédric Le Goater break; 931bd44300dSCédric Le Goater } 932bd44300dSCédric Le Goater 933bd44300dSCédric Le Goater ftgmac100_update_irq(s); 934bd44300dSCédric Le Goater } 935bd44300dSCédric Le Goater 936578c6e9eSJamin Lin static uint64_t ftgmac100_high_read(void *opaque, hwaddr addr, unsigned size) 937578c6e9eSJamin Lin { 938578c6e9eSJamin Lin FTGMAC100State *s = FTGMAC100(opaque); 939578c6e9eSJamin Lin uint64_t val = 0; 940578c6e9eSJamin Lin 941578c6e9eSJamin Lin switch (addr) { 942578c6e9eSJamin Lin case FTGMAC100_NPTXR_BADR_HIGH: 943578c6e9eSJamin Lin val = extract64(s->tx_ring, 32, 32); 944578c6e9eSJamin Lin break; 945578c6e9eSJamin Lin case FTGMAC100_HPTXR_BADR_HIGH: 946578c6e9eSJamin Lin /* High Priority Transmit Ring Base High Address */ 947578c6e9eSJamin Lin qemu_log_mask(LOG_UNIMP, "%s: read to unimplemented register 0x%" 948578c6e9eSJamin Lin HWADDR_PRIx "\n", __func__, addr); 949578c6e9eSJamin Lin break; 950578c6e9eSJamin Lin case FTGMAC100_RXR_BADR_HIGH: 951578c6e9eSJamin Lin val = extract64(s->rx_ring, 32, 32); 952578c6e9eSJamin Lin break; 953578c6e9eSJamin Lin default: 954578c6e9eSJamin Lin qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%" 955578c6e9eSJamin Lin HWADDR_PRIx "\n", __func__, addr); 956578c6e9eSJamin Lin break; 957578c6e9eSJamin Lin } 958578c6e9eSJamin Lin 959578c6e9eSJamin Lin return val; 960578c6e9eSJamin Lin } 961578c6e9eSJamin Lin 962578c6e9eSJamin Lin static void ftgmac100_high_write(void *opaque, hwaddr addr, 963578c6e9eSJamin Lin uint64_t value, unsigned size) 964578c6e9eSJamin Lin { 965578c6e9eSJamin Lin FTGMAC100State *s = FTGMAC100(opaque); 966578c6e9eSJamin Lin 967578c6e9eSJamin Lin switch (addr) { 968578c6e9eSJamin Lin case FTGMAC100_NPTXR_BADR_HIGH: 969578c6e9eSJamin Lin s->tx_ring = deposit64(s->tx_ring, 32, 32, value); 970578c6e9eSJamin Lin s->tx_descriptor = deposit64(s->tx_descriptor, 32, 32, value); 971578c6e9eSJamin Lin break; 972578c6e9eSJamin Lin case FTGMAC100_HPTXR_BADR_HIGH: 973578c6e9eSJamin Lin /* High Priority Transmit Ring Base High Address */ 974578c6e9eSJamin Lin qemu_log_mask(LOG_UNIMP, "%s: write to unimplemented register 0x%" 975578c6e9eSJamin Lin HWADDR_PRIx "\n", __func__, addr); 976578c6e9eSJamin Lin break; 977578c6e9eSJamin Lin case FTGMAC100_RXR_BADR_HIGH: 978578c6e9eSJamin Lin s->rx_ring = deposit64(s->rx_ring, 32, 32, value); 979578c6e9eSJamin Lin s->rx_descriptor = deposit64(s->rx_descriptor, 32, 32, value); 980578c6e9eSJamin Lin break; 981578c6e9eSJamin Lin default: 982578c6e9eSJamin Lin qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address at offset 0x%" 983578c6e9eSJamin Lin HWADDR_PRIx "\n", __func__, addr); 984578c6e9eSJamin Lin break; 985578c6e9eSJamin Lin } 986578c6e9eSJamin Lin 987578c6e9eSJamin Lin ftgmac100_update_irq(s); 988578c6e9eSJamin Lin } 989578c6e9eSJamin Lin 990bd44300dSCédric Le Goater static int ftgmac100_filter(FTGMAC100State *s, const uint8_t *buf, size_t len) 991bd44300dSCédric Le Goater { 992bd44300dSCédric Le Goater unsigned mcast_idx; 993bd44300dSCédric Le Goater 994bd44300dSCédric Le Goater if (s->maccr & FTGMAC100_MACCR_RX_ALL) { 995bd44300dSCédric Le Goater return 1; 996bd44300dSCédric Le Goater } 997bd44300dSCédric Le Goater 998bd44300dSCédric Le Goater switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf))) { 999bd44300dSCédric Le Goater case ETH_PKT_BCAST: 1000bd44300dSCédric Le Goater if (!(s->maccr & FTGMAC100_MACCR_RX_BROADPKT)) { 1001bd44300dSCédric Le Goater return 0; 1002bd44300dSCédric Le Goater } 1003bd44300dSCédric Le Goater break; 1004bd44300dSCédric Le Goater case ETH_PKT_MCAST: 1005bd44300dSCédric Le Goater if (!(s->maccr & FTGMAC100_MACCR_RX_MULTIPKT)) { 1006bd44300dSCédric Le Goater if (!(s->maccr & FTGMAC100_MACCR_HT_MULTI_EN)) { 1007bd44300dSCédric Le Goater return 0; 1008bd44300dSCédric Le Goater } 1009bd44300dSCédric Le Goater 101044effc1fSCédric Le Goater mcast_idx = net_crc32_le(buf, ETH_ALEN); 101144effc1fSCédric Le Goater mcast_idx = (~(mcast_idx >> 2)) & 0x3f; 1012bd44300dSCédric Le Goater if (!(s->math[mcast_idx / 32] & (1 << (mcast_idx % 32)))) { 1013bd44300dSCédric Le Goater return 0; 1014bd44300dSCédric Le Goater } 1015bd44300dSCédric Le Goater } 1016bd44300dSCédric Le Goater break; 1017bd44300dSCédric Le Goater case ETH_PKT_UCAST: 1018bd44300dSCédric Le Goater if (memcmp(s->conf.macaddr.a, buf, 6)) { 1019bd44300dSCédric Le Goater return 0; 1020bd44300dSCédric Le Goater } 1021bd44300dSCédric Le Goater break; 1022bd44300dSCédric Le Goater } 1023bd44300dSCédric Le Goater 1024bd44300dSCédric Le Goater return 1; 1025bd44300dSCédric Le Goater } 1026bd44300dSCédric Le Goater 1027bd44300dSCédric Le Goater static ssize_t ftgmac100_receive(NetClientState *nc, const uint8_t *buf, 1028bd44300dSCédric Le Goater size_t len) 1029bd44300dSCédric Le Goater { 1030bd44300dSCédric Le Goater FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc)); 1031bd44300dSCédric Le Goater FTGMAC100Desc bd; 1032bd44300dSCédric Le Goater uint32_t flags = 0; 10330b51fd0fSJamin Lin uint64_t addr; 1034bd44300dSCédric Le Goater uint32_t crc; 10352095468dSJamin Lin uint64_t buf_addr = 0; 1036bd44300dSCédric Le Goater uint8_t *crc_ptr; 1037bd44300dSCédric Le Goater uint32_t buf_len; 1038bd44300dSCédric Le Goater size_t size = len; 1039bd44300dSCédric Le Goater uint32_t first = FTGMAC100_RXDES0_FRS; 1040cd679a76SCédric Le Goater uint16_t proto = be16_to_cpu(PKT_GET_ETH_HDR(buf)->h_proto); 1041cd679a76SCédric Le Goater int max_frame_size = ftgmac100_max_frame_size(s, proto); 1042bd44300dSCédric Le Goater 1043bd44300dSCédric Le Goater if ((s->maccr & (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) 1044bd44300dSCédric Le Goater != (FTGMAC100_MACCR_RXDMA_EN | FTGMAC100_MACCR_RXMAC_EN)) { 1045bd44300dSCédric Le Goater return -1; 1046bd44300dSCédric Le Goater } 1047bd44300dSCédric Le Goater 1048bd44300dSCédric Le Goater if (!ftgmac100_filter(s, buf, size)) { 1049bd44300dSCédric Le Goater return size; 1050bd44300dSCédric Le Goater } 1051bd44300dSCédric Le Goater 1052bd44300dSCédric Le Goater crc = cpu_to_be32(crc32(~0, buf, size)); 1053036e98e5SStephen Longfield /* Increase size by 4, loop below reads the last 4 bytes from crc_ptr. */ 1054036e98e5SStephen Longfield size += 4; 1055bd44300dSCédric Le Goater crc_ptr = (uint8_t *) &crc; 1056bd44300dSCédric Le Goater 1057bd44300dSCédric Le Goater /* Huge frames are truncated. */ 1058bd44300dSCédric Le Goater if (size > max_frame_size) { 1059bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: frame too big : %zd bytes\n", 1060bd44300dSCédric Le Goater __func__, size); 1061cd679a76SCédric Le Goater size = max_frame_size; 1062bd44300dSCédric Le Goater flags |= FTGMAC100_RXDES0_FTL; 1063bd44300dSCédric Le Goater } 1064bd44300dSCédric Le Goater 1065bd44300dSCédric Le Goater switch (get_eth_packet_type(PKT_GET_ETH_HDR(buf))) { 1066bd44300dSCédric Le Goater case ETH_PKT_BCAST: 1067bd44300dSCédric Le Goater flags |= FTGMAC100_RXDES0_BROADCAST; 1068bd44300dSCédric Le Goater break; 1069bd44300dSCédric Le Goater case ETH_PKT_MCAST: 1070bd44300dSCédric Le Goater flags |= FTGMAC100_RXDES0_MULTICAST; 1071bd44300dSCédric Le Goater break; 1072bd44300dSCédric Le Goater case ETH_PKT_UCAST: 1073bd44300dSCédric Le Goater break; 1074bd44300dSCédric Le Goater } 1075bd44300dSCédric Le Goater 1076cf9f48d3SCédric Le Goater s->isr |= FTGMAC100_INT_RPKT_FIFO; 1077bd44300dSCédric Le Goater addr = s->rx_descriptor; 1078bd44300dSCédric Le Goater while (size > 0) { 1079bd44300dSCédric Le Goater if (!ftgmac100_can_receive(nc)) { 1080bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Unexpected packet\n", __func__); 1081bd44300dSCédric Le Goater return -1; 1082bd44300dSCédric Le Goater } 1083bd44300dSCédric Le Goater 1084bd44300dSCédric Le Goater if (ftgmac100_read_bd(&bd, addr) || 1085bd44300dSCédric Le Goater (bd.des0 & FTGMAC100_RXDES0_RXPKT_RDY)) { 1086bd44300dSCédric Le Goater /* No descriptors available. Bail out. */ 1087bd44300dSCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: Lost end of frame\n", 1088bd44300dSCédric Le Goater __func__); 1089bd44300dSCédric Le Goater s->isr |= FTGMAC100_INT_NO_RXBUF; 1090bd44300dSCédric Le Goater break; 1091bd44300dSCédric Le Goater } 1092bd44300dSCédric Le Goater buf_len = (size <= s->rbsr) ? size : s->rbsr; 1093bd44300dSCédric Le Goater bd.des0 |= buf_len & 0x3fff; 1094bd44300dSCédric Le Goater size -= buf_len; 1095bd44300dSCédric Le Goater 1096bd44300dSCédric Le Goater /* The last 4 bytes are the CRC. */ 1097bd44300dSCédric Le Goater if (size < 4) { 1098bd44300dSCédric Le Goater buf_len += size - 4; 1099bd44300dSCédric Le Goater } 11002095468dSJamin Lin 1101bd44300dSCédric Le Goater buf_addr = bd.des3; 11022095468dSJamin Lin if (s->dma64) { 11032095468dSJamin Lin buf_addr = deposit64(buf_addr, 32, 32, 11042095468dSJamin Lin FTGMAC100_RXDES2_RXBUF_BADR_HI(bd.des2)); 11052095468dSJamin Lin } 11068576b12dSCédric Le Goater if (first && proto == ETH_P_VLAN && buf_len >= 18) { 11078576b12dSCédric Le Goater bd.des1 = lduw_be_p(buf + 14) | FTGMAC100_RXDES1_VLANTAG_AVAIL; 11088576b12dSCédric Le Goater 11098576b12dSCédric Le Goater if (s->maccr & FTGMAC100_MACCR_RM_VLAN) { 1110ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(&address_space_memory, buf_addr, buf, 12, 1111ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 1112ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(&address_space_memory, buf_addr + 12, 1113ba06fe8aSPhilippe Mathieu-Daudé buf + 16, buf_len - 16, 1114ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 11158576b12dSCédric Le Goater } else { 1116ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(&address_space_memory, buf_addr, buf, 1117ba06fe8aSPhilippe Mathieu-Daudé buf_len, MEMTXATTRS_UNSPECIFIED); 11188576b12dSCédric Le Goater } 11198576b12dSCédric Le Goater } else { 11208576b12dSCédric Le Goater bd.des1 = 0; 1121ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(&address_space_memory, buf_addr, buf, buf_len, 1122ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 11238576b12dSCédric Le Goater } 1124bd44300dSCédric Le Goater buf += buf_len; 1125bd44300dSCédric Le Goater if (size < 4) { 1126bd44300dSCédric Le Goater dma_memory_write(&address_space_memory, buf_addr + buf_len, 1127ba06fe8aSPhilippe Mathieu-Daudé crc_ptr, 4 - size, MEMTXATTRS_UNSPECIFIED); 1128bd44300dSCédric Le Goater crc_ptr += 4 - size; 1129bd44300dSCédric Le Goater } 1130bd44300dSCédric Le Goater 1131bd44300dSCédric Le Goater bd.des0 |= first | FTGMAC100_RXDES0_RXPKT_RDY; 1132bd44300dSCédric Le Goater first = 0; 1133bd44300dSCédric Le Goater if (size == 0) { 1134bd44300dSCédric Le Goater /* Last buffer in frame. */ 1135bd44300dSCédric Le Goater bd.des0 |= flags | FTGMAC100_RXDES0_LRS; 1136bd44300dSCédric Le Goater s->isr |= FTGMAC100_INT_RPKT_BUF; 1137bd44300dSCédric Le Goater } 1138bd44300dSCédric Le Goater ftgmac100_write_bd(&bd, addr); 11391335fe3eSCédric Le Goater if (bd.des0 & s->rxdes0_edorr) { 1140bd44300dSCédric Le Goater addr = s->rx_ring; 1141bd44300dSCédric Le Goater } else { 1142d7a64d00SErik Smit addr += FTGMAC100_DBLAC_RXDES_SIZE(s->dblac); 1143bd44300dSCédric Le Goater } 1144bd44300dSCédric Le Goater } 1145bd44300dSCédric Le Goater s->rx_descriptor = addr; 1146bd44300dSCédric Le Goater 1147bd44300dSCédric Le Goater ftgmac100_update_irq(s); 1148bd44300dSCédric Le Goater return len; 1149bd44300dSCédric Le Goater } 1150bd44300dSCédric Le Goater 1151bd44300dSCédric Le Goater static const MemoryRegionOps ftgmac100_ops = { 1152bd44300dSCédric Le Goater .read = ftgmac100_read, 1153bd44300dSCédric Le Goater .write = ftgmac100_write, 1154bd44300dSCédric Le Goater .valid.min_access_size = 4, 1155bd44300dSCédric Le Goater .valid.max_access_size = 4, 1156bd44300dSCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 1157bd44300dSCédric Le Goater }; 1158bd44300dSCédric Le Goater 1159578c6e9eSJamin Lin static const MemoryRegionOps ftgmac100_high_ops = { 1160578c6e9eSJamin Lin .read = ftgmac100_high_read, 1161578c6e9eSJamin Lin .write = ftgmac100_high_write, 1162578c6e9eSJamin Lin .valid.min_access_size = 4, 1163578c6e9eSJamin Lin .valid.max_access_size = 4, 1164578c6e9eSJamin Lin .endianness = DEVICE_LITTLE_ENDIAN, 1165578c6e9eSJamin Lin }; 1166578c6e9eSJamin Lin 1167bd44300dSCédric Le Goater static void ftgmac100_cleanup(NetClientState *nc) 1168bd44300dSCédric Le Goater { 1169bd44300dSCédric Le Goater FTGMAC100State *s = FTGMAC100(qemu_get_nic_opaque(nc)); 1170bd44300dSCédric Le Goater 1171bd44300dSCédric Le Goater s->nic = NULL; 1172bd44300dSCédric Le Goater } 1173bd44300dSCédric Le Goater 1174bd44300dSCédric Le Goater static NetClientInfo net_ftgmac100_info = { 1175bd44300dSCédric Le Goater .type = NET_CLIENT_DRIVER_NIC, 1176bd44300dSCédric Le Goater .size = sizeof(NICState), 1177bd44300dSCédric Le Goater .can_receive = ftgmac100_can_receive, 1178bd44300dSCédric Le Goater .receive = ftgmac100_receive, 1179bd44300dSCédric Le Goater .cleanup = ftgmac100_cleanup, 1180bd44300dSCédric Le Goater .link_status_changed = ftgmac100_set_link, 1181bd44300dSCédric Le Goater }; 1182bd44300dSCédric Le Goater 1183bd44300dSCédric Le Goater static void ftgmac100_realize(DeviceState *dev, Error **errp) 1184bd44300dSCédric Le Goater { 1185bd44300dSCédric Le Goater FTGMAC100State *s = FTGMAC100(dev); 1186bd44300dSCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1187bd44300dSCédric Le Goater 11881335fe3eSCédric Le Goater if (s->aspeed) { 11891335fe3eSCédric Le Goater s->txdes0_edotr = FTGMAC100_TXDES0_EDOTR_ASPEED; 11901335fe3eSCédric Le Goater s->rxdes0_edorr = FTGMAC100_RXDES0_EDORR_ASPEED; 11911335fe3eSCédric Le Goater } else { 11921335fe3eSCédric Le Goater s->txdes0_edotr = FTGMAC100_TXDES0_EDOTR; 11931335fe3eSCédric Le Goater s->rxdes0_edorr = FTGMAC100_RXDES0_EDORR; 11941335fe3eSCédric Le Goater } 11951335fe3eSCédric Le Goater 1196eec2f9ccSJamin Lin memory_region_init(&s->iomem_container, OBJECT(s), 1197eec2f9ccSJamin Lin TYPE_FTGMAC100 ".container", FTGMAC100_MEM_SIZE); 1198eec2f9ccSJamin Lin sysbus_init_mmio(sbd, &s->iomem_container); 1199eec2f9ccSJamin Lin 1200eec2f9ccSJamin Lin memory_region_init_io(&s->iomem, OBJECT(s), &ftgmac100_ops, s, 1201eec2f9ccSJamin Lin TYPE_FTGMAC100 ".regs", FTGMAC100_REG_MEM_SIZE); 1202eec2f9ccSJamin Lin memory_region_add_subregion(&s->iomem_container, 0x0, &s->iomem); 1203eec2f9ccSJamin Lin 1204578c6e9eSJamin Lin if (s->dma64) { 1205578c6e9eSJamin Lin memory_region_init_io(&s->iomem_high, OBJECT(s), &ftgmac100_high_ops, 1206578c6e9eSJamin Lin s, TYPE_FTGMAC100 ".regs.high", 1207578c6e9eSJamin Lin FTGMAC100_REG_HIGH_MEM_SIZE); 1208578c6e9eSJamin Lin memory_region_add_subregion(&s->iomem_container, 1209578c6e9eSJamin Lin FTGMAC100_REG_HIGH_OFFSET, 1210578c6e9eSJamin Lin &s->iomem_high); 1211578c6e9eSJamin Lin } 1212578c6e9eSJamin Lin 1213bd44300dSCédric Le Goater sysbus_init_irq(sbd, &s->irq); 1214bd44300dSCédric Le Goater qemu_macaddr_default_if_unset(&s->conf.macaddr); 1215bd44300dSCédric Le Goater 1216bd44300dSCédric Le Goater s->nic = qemu_new_nic(&net_ftgmac100_info, &s->conf, 12177d0fefdfSAkihiko Odaki object_get_typename(OBJECT(dev)), dev->id, 12187d0fefdfSAkihiko Odaki &dev->mem_reentrancy_guard, s); 1219bd44300dSCédric Le Goater qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 1220bd44300dSCédric Le Goater } 1221bd44300dSCédric Le Goater 1222bd44300dSCédric Le Goater static const VMStateDescription vmstate_ftgmac100 = { 1223bd44300dSCédric Le Goater .name = TYPE_FTGMAC100, 12240b51fd0fSJamin Lin .version_id = 2, 12250b51fd0fSJamin Lin .minimum_version_id = 2, 12261de81b42SRichard Henderson .fields = (const VMStateField[]) { 1227bd44300dSCédric Le Goater VMSTATE_UINT32(irq_state, FTGMAC100State), 1228bd44300dSCédric Le Goater VMSTATE_UINT32(isr, FTGMAC100State), 1229bd44300dSCédric Le Goater VMSTATE_UINT32(ier, FTGMAC100State), 1230bd44300dSCédric Le Goater VMSTATE_UINT32(rx_enabled, FTGMAC100State), 1231bd44300dSCédric Le Goater VMSTATE_UINT32(rbsr, FTGMAC100State), 1232bd44300dSCédric Le Goater VMSTATE_UINT32_ARRAY(math, FTGMAC100State, 2), 1233bd44300dSCédric Le Goater VMSTATE_UINT32(itc, FTGMAC100State), 1234bd44300dSCédric Le Goater VMSTATE_UINT32(aptcr, FTGMAC100State), 1235bd44300dSCédric Le Goater VMSTATE_UINT32(dblac, FTGMAC100State), 1236bd44300dSCédric Le Goater VMSTATE_UINT32(revr, FTGMAC100State), 1237bd44300dSCédric Le Goater VMSTATE_UINT32(fear1, FTGMAC100State), 1238bd44300dSCédric Le Goater VMSTATE_UINT32(tpafcr, FTGMAC100State), 1239bd44300dSCédric Le Goater VMSTATE_UINT32(maccr, FTGMAC100State), 1240bd44300dSCédric Le Goater VMSTATE_UINT32(phycr, FTGMAC100State), 1241bd44300dSCédric Le Goater VMSTATE_UINT32(phydata, FTGMAC100State), 1242bd44300dSCédric Le Goater VMSTATE_UINT32(fcr, FTGMAC100State), 1243bd44300dSCédric Le Goater VMSTATE_UINT32(phy_status, FTGMAC100State), 1244bd44300dSCédric Le Goater VMSTATE_UINT32(phy_control, FTGMAC100State), 1245bd44300dSCédric Le Goater VMSTATE_UINT32(phy_advertise, FTGMAC100State), 1246bd44300dSCédric Le Goater VMSTATE_UINT32(phy_int, FTGMAC100State), 1247bd44300dSCédric Le Goater VMSTATE_UINT32(phy_int_mask, FTGMAC100State), 12481335fe3eSCédric Le Goater VMSTATE_UINT32(txdes0_edotr, FTGMAC100State), 12491335fe3eSCédric Le Goater VMSTATE_UINT32(rxdes0_edorr, FTGMAC100State), 12500b51fd0fSJamin Lin VMSTATE_UINT64(rx_ring, FTGMAC100State), 12510b51fd0fSJamin Lin VMSTATE_UINT64(tx_ring, FTGMAC100State), 12520b51fd0fSJamin Lin VMSTATE_UINT64(rx_descriptor, FTGMAC100State), 12530b51fd0fSJamin Lin VMSTATE_UINT64(tx_descriptor, FTGMAC100State), 1254bd44300dSCédric Le Goater VMSTATE_END_OF_LIST() 1255bd44300dSCédric Le Goater } 1256bd44300dSCédric Le Goater }; 1257bd44300dSCédric Le Goater 1258bd44300dSCédric Le Goater static Property ftgmac100_properties[] = { 12591335fe3eSCédric Le Goater DEFINE_PROP_BOOL("aspeed", FTGMAC100State, aspeed, false), 1260bd44300dSCédric Le Goater DEFINE_NIC_PROPERTIES(FTGMAC100State, conf), 1261578c6e9eSJamin Lin DEFINE_PROP_BOOL("dma64", FTGMAC100State, dma64, false), 1262bd44300dSCédric Le Goater DEFINE_PROP_END_OF_LIST(), 1263bd44300dSCédric Le Goater }; 1264bd44300dSCédric Le Goater 1265bd44300dSCédric Le Goater static void ftgmac100_class_init(ObjectClass *klass, void *data) 1266bd44300dSCédric Le Goater { 1267bd44300dSCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 1268bd44300dSCédric Le Goater 1269bd44300dSCédric Le Goater dc->vmsd = &vmstate_ftgmac100; 1270*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, ftgmac100_reset); 12714f67d30bSMarc-André Lureau device_class_set_props(dc, ftgmac100_properties); 1272bd44300dSCédric Le Goater set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 1273bd44300dSCédric Le Goater dc->realize = ftgmac100_realize; 1274bd44300dSCédric Le Goater dc->desc = "Faraday FTGMAC100 Gigabit Ethernet emulation"; 1275bd44300dSCédric Le Goater } 1276bd44300dSCédric Le Goater 1277bd44300dSCédric Le Goater static const TypeInfo ftgmac100_info = { 1278bd44300dSCédric Le Goater .name = TYPE_FTGMAC100, 1279bd44300dSCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 1280bd44300dSCédric Le Goater .instance_size = sizeof(FTGMAC100State), 1281bd44300dSCédric Le Goater .class_init = ftgmac100_class_init, 1282bd44300dSCédric Le Goater }; 1283bd44300dSCédric Le Goater 1284289251b0SCédric Le Goater /* 1285289251b0SCédric Le Goater * AST2600 MII controller 1286289251b0SCédric Le Goater */ 1287289251b0SCédric Le Goater #define ASPEED_MII_PHYCR_FIRE BIT(31) 1288289251b0SCédric Le Goater #define ASPEED_MII_PHYCR_ST_22 BIT(28) 1289289251b0SCédric Le Goater #define ASPEED_MII_PHYCR_OP(x) ((x) & (ASPEED_MII_PHYCR_OP_WRITE | \ 1290289251b0SCédric Le Goater ASPEED_MII_PHYCR_OP_READ)) 1291289251b0SCédric Le Goater #define ASPEED_MII_PHYCR_OP_WRITE BIT(26) 1292289251b0SCédric Le Goater #define ASPEED_MII_PHYCR_OP_READ BIT(27) 1293289251b0SCédric Le Goater #define ASPEED_MII_PHYCR_DATA(x) (x & 0xffff) 1294289251b0SCédric Le Goater #define ASPEED_MII_PHYCR_PHY(x) (((x) >> 21) & 0x1f) 1295289251b0SCédric Le Goater #define ASPEED_MII_PHYCR_REG(x) (((x) >> 16) & 0x1f) 1296289251b0SCédric Le Goater 1297289251b0SCédric Le Goater #define ASPEED_MII_PHYDATA_IDLE BIT(16) 1298289251b0SCédric Le Goater 1299289251b0SCédric Le Goater static void aspeed_mii_transition(AspeedMiiState *s, bool fire) 1300289251b0SCédric Le Goater { 1301289251b0SCédric Le Goater if (fire) { 1302289251b0SCédric Le Goater s->phycr |= ASPEED_MII_PHYCR_FIRE; 1303289251b0SCédric Le Goater s->phydata &= ~ASPEED_MII_PHYDATA_IDLE; 1304289251b0SCédric Le Goater } else { 1305289251b0SCédric Le Goater s->phycr &= ~ASPEED_MII_PHYCR_FIRE; 1306289251b0SCédric Le Goater s->phydata |= ASPEED_MII_PHYDATA_IDLE; 1307289251b0SCédric Le Goater } 1308289251b0SCédric Le Goater } 1309289251b0SCédric Le Goater 1310289251b0SCédric Le Goater static void aspeed_mii_do_phy_ctl(AspeedMiiState *s) 1311289251b0SCédric Le Goater { 1312289251b0SCédric Le Goater uint8_t reg; 1313289251b0SCédric Le Goater uint16_t data; 1314289251b0SCédric Le Goater 1315289251b0SCédric Le Goater if (!(s->phycr & ASPEED_MII_PHYCR_ST_22)) { 1316289251b0SCédric Le Goater aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE); 1317289251b0SCédric Le Goater qemu_log_mask(LOG_UNIMP, "%s: unsupported ST code\n", __func__); 1318289251b0SCédric Le Goater return; 1319289251b0SCédric Le Goater } 1320289251b0SCédric Le Goater 1321289251b0SCédric Le Goater /* Nothing to do */ 1322289251b0SCédric Le Goater if (!(s->phycr & ASPEED_MII_PHYCR_FIRE)) { 1323289251b0SCédric Le Goater return; 1324289251b0SCédric Le Goater } 1325289251b0SCédric Le Goater 1326289251b0SCédric Le Goater reg = ASPEED_MII_PHYCR_REG(s->phycr); 1327289251b0SCédric Le Goater data = ASPEED_MII_PHYCR_DATA(s->phycr); 1328289251b0SCédric Le Goater 1329289251b0SCédric Le Goater switch (ASPEED_MII_PHYCR_OP(s->phycr)) { 1330289251b0SCédric Le Goater case ASPEED_MII_PHYCR_OP_WRITE: 1331289251b0SCédric Le Goater do_phy_write(s->nic, reg, data); 1332289251b0SCédric Le Goater break; 1333289251b0SCédric Le Goater case ASPEED_MII_PHYCR_OP_READ: 1334289251b0SCédric Le Goater s->phydata = (s->phydata & ~0xffff) | do_phy_read(s->nic, reg); 1335289251b0SCédric Le Goater break; 1336289251b0SCédric Le Goater default: 1337289251b0SCédric Le Goater qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid OP code %08x\n", 1338289251b0SCédric Le Goater __func__, s->phycr); 1339289251b0SCédric Le Goater } 1340289251b0SCédric Le Goater 1341289251b0SCédric Le Goater aspeed_mii_transition(s, !ASPEED_MII_PHYCR_FIRE); 1342289251b0SCédric Le Goater } 1343289251b0SCédric Le Goater 1344289251b0SCédric Le Goater static uint64_t aspeed_mii_read(void *opaque, hwaddr addr, unsigned size) 1345289251b0SCédric Le Goater { 1346289251b0SCédric Le Goater AspeedMiiState *s = ASPEED_MII(opaque); 1347289251b0SCédric Le Goater 1348289251b0SCédric Le Goater switch (addr) { 1349289251b0SCédric Le Goater case 0x0: 1350289251b0SCédric Le Goater return s->phycr; 1351289251b0SCédric Le Goater case 0x4: 1352289251b0SCédric Le Goater return s->phydata; 1353289251b0SCédric Le Goater default: 1354289251b0SCédric Le Goater g_assert_not_reached(); 1355289251b0SCédric Le Goater } 1356289251b0SCédric Le Goater } 1357289251b0SCédric Le Goater 1358289251b0SCédric Le Goater static void aspeed_mii_write(void *opaque, hwaddr addr, 1359289251b0SCédric Le Goater uint64_t value, unsigned size) 1360289251b0SCédric Le Goater { 1361289251b0SCédric Le Goater AspeedMiiState *s = ASPEED_MII(opaque); 1362289251b0SCédric Le Goater 1363289251b0SCédric Le Goater switch (addr) { 1364289251b0SCédric Le Goater case 0x0: 1365289251b0SCédric Le Goater s->phycr = value & ~(s->phycr & ASPEED_MII_PHYCR_FIRE); 1366289251b0SCédric Le Goater break; 1367289251b0SCédric Le Goater case 0x4: 1368289251b0SCédric Le Goater s->phydata = value & ~(0xffff | ASPEED_MII_PHYDATA_IDLE); 1369289251b0SCédric Le Goater break; 1370289251b0SCédric Le Goater default: 1371289251b0SCédric Le Goater g_assert_not_reached(); 1372289251b0SCédric Le Goater } 1373289251b0SCédric Le Goater 1374289251b0SCédric Le Goater aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE)); 1375289251b0SCédric Le Goater aspeed_mii_do_phy_ctl(s); 1376289251b0SCédric Le Goater } 1377289251b0SCédric Le Goater 1378289251b0SCédric Le Goater static const MemoryRegionOps aspeed_mii_ops = { 1379289251b0SCédric Le Goater .read = aspeed_mii_read, 1380289251b0SCédric Le Goater .write = aspeed_mii_write, 1381289251b0SCédric Le Goater .valid.min_access_size = 4, 1382289251b0SCédric Le Goater .valid.max_access_size = 4, 1383289251b0SCédric Le Goater .endianness = DEVICE_LITTLE_ENDIAN, 1384289251b0SCédric Le Goater }; 1385289251b0SCédric Le Goater 1386289251b0SCédric Le Goater static void aspeed_mii_reset(DeviceState *dev) 1387289251b0SCédric Le Goater { 1388289251b0SCédric Le Goater AspeedMiiState *s = ASPEED_MII(dev); 1389289251b0SCédric Le Goater 1390289251b0SCédric Le Goater s->phycr = 0; 1391289251b0SCédric Le Goater s->phydata = 0; 1392289251b0SCédric Le Goater 1393289251b0SCédric Le Goater aspeed_mii_transition(s, !!(s->phycr & ASPEED_MII_PHYCR_FIRE)); 1394289251b0SCédric Le Goater }; 1395289251b0SCédric Le Goater 1396289251b0SCédric Le Goater static void aspeed_mii_realize(DeviceState *dev, Error **errp) 1397289251b0SCédric Le Goater { 1398289251b0SCédric Le Goater AspeedMiiState *s = ASPEED_MII(dev); 1399289251b0SCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1400289251b0SCédric Le Goater 1401ccb88bf2SCédric Le Goater assert(s->nic); 1402289251b0SCédric Le Goater 1403289251b0SCédric Le Goater memory_region_init_io(&s->iomem, OBJECT(dev), &aspeed_mii_ops, s, 1404289251b0SCédric Le Goater TYPE_ASPEED_MII, 0x8); 1405289251b0SCédric Le Goater sysbus_init_mmio(sbd, &s->iomem); 1406289251b0SCédric Le Goater } 1407289251b0SCédric Le Goater 1408289251b0SCédric Le Goater static const VMStateDescription vmstate_aspeed_mii = { 1409289251b0SCédric Le Goater .name = TYPE_ASPEED_MII, 1410289251b0SCédric Le Goater .version_id = 1, 1411289251b0SCédric Le Goater .minimum_version_id = 1, 14121de81b42SRichard Henderson .fields = (const VMStateField[]) { 1413289251b0SCédric Le Goater VMSTATE_UINT32(phycr, FTGMAC100State), 1414289251b0SCédric Le Goater VMSTATE_UINT32(phydata, FTGMAC100State), 1415289251b0SCédric Le Goater VMSTATE_END_OF_LIST() 1416289251b0SCédric Le Goater } 1417289251b0SCédric Le Goater }; 1418ccb88bf2SCédric Le Goater 1419ccb88bf2SCédric Le Goater static Property aspeed_mii_properties[] = { 1420ccb88bf2SCédric Le Goater DEFINE_PROP_LINK("nic", AspeedMiiState, nic, TYPE_FTGMAC100, 1421ccb88bf2SCédric Le Goater FTGMAC100State *), 1422ccb88bf2SCédric Le Goater DEFINE_PROP_END_OF_LIST(), 1423ccb88bf2SCédric Le Goater }; 1424ccb88bf2SCédric Le Goater 1425289251b0SCédric Le Goater static void aspeed_mii_class_init(ObjectClass *klass, void *data) 1426289251b0SCédric Le Goater { 1427289251b0SCédric Le Goater DeviceClass *dc = DEVICE_CLASS(klass); 1428289251b0SCédric Le Goater 1429289251b0SCédric Le Goater dc->vmsd = &vmstate_aspeed_mii; 1430*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, aspeed_mii_reset); 1431289251b0SCédric Le Goater dc->realize = aspeed_mii_realize; 1432289251b0SCédric Le Goater dc->desc = "Aspeed MII controller"; 14334f67d30bSMarc-André Lureau device_class_set_props(dc, aspeed_mii_properties); 1434289251b0SCédric Le Goater } 1435289251b0SCédric Le Goater 1436289251b0SCédric Le Goater static const TypeInfo aspeed_mii_info = { 1437289251b0SCédric Le Goater .name = TYPE_ASPEED_MII, 1438289251b0SCédric Le Goater .parent = TYPE_SYS_BUS_DEVICE, 1439289251b0SCédric Le Goater .instance_size = sizeof(AspeedMiiState), 1440289251b0SCédric Le Goater .class_init = aspeed_mii_class_init, 1441289251b0SCédric Le Goater }; 1442289251b0SCédric Le Goater 1443bd44300dSCédric Le Goater static void ftgmac100_register_types(void) 1444bd44300dSCédric Le Goater { 1445bd44300dSCédric Le Goater type_register_static(&ftgmac100_info); 1446289251b0SCédric Le Goater type_register_static(&aspeed_mii_info); 1447bd44300dSCédric Le Goater } 1448bd44300dSCédric Le Goater 1449bd44300dSCédric Le Goater type_init(ftgmac100_register_types) 1450