xref: /qemu/hw/net/fsl_etsec/registers.c (revision e8d40465592716cb209f0ae5de6b4cbe9ea2f8ba)
1eb1e7c3eSFabien Chouteau /*
2eb1e7c3eSFabien Chouteau  * QEMU Freescale eTSEC Emulator
3eb1e7c3eSFabien Chouteau  *
4eb1e7c3eSFabien Chouteau  * Copyright (c) 2011-2013 AdaCore
5eb1e7c3eSFabien Chouteau  *
6eb1e7c3eSFabien Chouteau  * Permission is hereby granted, free of charge, to any person obtaining a copy
7eb1e7c3eSFabien Chouteau  * of this software and associated documentation files (the "Software"), to deal
8eb1e7c3eSFabien Chouteau  * in the Software without restriction, including without limitation the rights
9eb1e7c3eSFabien Chouteau  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10eb1e7c3eSFabien Chouteau  * copies of the Software, and to permit persons to whom the Software is
11eb1e7c3eSFabien Chouteau  * furnished to do so, subject to the following conditions:
12eb1e7c3eSFabien Chouteau  *
13eb1e7c3eSFabien Chouteau  * The above copyright notice and this permission notice shall be included in
14eb1e7c3eSFabien Chouteau  * all copies or substantial portions of the Software.
15eb1e7c3eSFabien Chouteau  *
16eb1e7c3eSFabien Chouteau  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17eb1e7c3eSFabien Chouteau  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18eb1e7c3eSFabien Chouteau  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19eb1e7c3eSFabien Chouteau  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20eb1e7c3eSFabien Chouteau  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21eb1e7c3eSFabien Chouteau  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22eb1e7c3eSFabien Chouteau  * THE SOFTWARE.
23eb1e7c3eSFabien Chouteau  */
24*e8d40465SPeter Maydell #include "qemu/osdep.h"
25eb1e7c3eSFabien Chouteau #include "registers.h"
26eb1e7c3eSFabien Chouteau 
27eb1e7c3eSFabien Chouteau const eTSEC_Register_Definition eTSEC_registers_def[] = {
28eb1e7c3eSFabien Chouteau {0x000, "TSEC_ID",  "Controller ID register",    ACC_RO,  0x01240000},
29eb1e7c3eSFabien Chouteau {0x004, "TSEC_ID2", "Controller ID register 2",  ACC_RO,  0x003000F0},
30eb1e7c3eSFabien Chouteau {0x010, "IEVENT",   "Interrupt event register",  ACC_W1C, 0x00000000},
31eb1e7c3eSFabien Chouteau {0x014, "IMASK",    "Interrupt mask register",   ACC_RW,  0x00000000},
32eb1e7c3eSFabien Chouteau {0x018, "EDIS",     "Error disabled register",   ACC_RW,  0x00000000},
33eb1e7c3eSFabien Chouteau {0x020, "ECNTRL",   "Ethernet control register", ACC_RW,  0x00000040},
34eb1e7c3eSFabien Chouteau {0x028, "PTV",      "Pause time value register", ACC_RW,  0x00000000},
35eb1e7c3eSFabien Chouteau {0x02C, "DMACTRL",  "DMA control register",      ACC_RW,  0x00000000},
36eb1e7c3eSFabien Chouteau {0x030, "TBIPA",    "TBI PHY address register",  ACC_RW,  0x00000000},
37eb1e7c3eSFabien Chouteau 
38eb1e7c3eSFabien Chouteau /* eTSEC FIFO Control and Status Registers */
39eb1e7c3eSFabien Chouteau 
40eb1e7c3eSFabien Chouteau {0x058, "FIFO_RX_ALARM",          "FIFO receive alarm start threshold register",    ACC_RW, 0x00000040},
41eb1e7c3eSFabien Chouteau {0x05C, "FIFO_RX_ALARM_SHUTOFF",  "FIFO receive alarm shut-off threshold register", ACC_RW, 0x00000080},
42eb1e7c3eSFabien Chouteau {0x08C, "FIFO_TX_THR",            "FIFO transmit threshold register",               ACC_RW, 0x00000080},
43eb1e7c3eSFabien Chouteau {0x098, "FIFO_TX_STARVE",         "FIFO transmit starve register",                  ACC_RW, 0x00000040},
44eb1e7c3eSFabien Chouteau {0x09C, "FIFO_TX_STARVE_SHUTOFF", "FIFO transmit starve shut-off register",         ACC_RW, 0x00000080},
45eb1e7c3eSFabien Chouteau 
46eb1e7c3eSFabien Chouteau /* eTSEC Transmit Control and Status Registers */
47eb1e7c3eSFabien Chouteau 
48eb1e7c3eSFabien Chouteau {0x100, "TCTRL",        "Transmit control register",                ACC_RW,  0x00000000},
49eb1e7c3eSFabien Chouteau {0x104, "TSTAT",        "Transmit status register",                 ACC_W1C, 0x00000000},
50eb1e7c3eSFabien Chouteau {0x108, "DFVLAN",       "Default VLAN control word",                ACC_RW,  0x81000000},
51eb1e7c3eSFabien Chouteau {0x110, "TXIC",         "Transmit interrupt coalescing register",   ACC_RW,  0x00000000},
52eb1e7c3eSFabien Chouteau {0x114, "TQUEUE",       "Transmit queue control register",          ACC_RW,  0x00008000},
53eb1e7c3eSFabien Chouteau {0x140, "TR03WT",       "TxBD Rings 0-3 round-robin weightings",    ACC_RW,  0x00000000},
54eb1e7c3eSFabien Chouteau {0x144, "TR47WT",       "TxBD Rings 4-7 round-robin weightings",    ACC_RW,  0x00000000},
55eb1e7c3eSFabien Chouteau {0x180, "TBDBPH",       "Tx data buffer pointer high bits",         ACC_RW,  0x00000000},
56eb1e7c3eSFabien Chouteau {0x184, "TBPTR0",       "TxBD pointer for ring 0",                  ACC_RW,  0x00000000},
57eb1e7c3eSFabien Chouteau {0x18C, "TBPTR1",       "TxBD pointer for ring 1",                  ACC_RW,  0x00000000},
58eb1e7c3eSFabien Chouteau {0x194, "TBPTR2",       "TxBD pointer for ring 2",                  ACC_RW,  0x00000000},
59eb1e7c3eSFabien Chouteau {0x19C, "TBPTR3",       "TxBD pointer for ring 3",                  ACC_RW,  0x00000000},
60eb1e7c3eSFabien Chouteau {0x1A4, "TBPTR4",       "TxBD pointer for ring 4",                  ACC_RW,  0x00000000},
61eb1e7c3eSFabien Chouteau {0x1AC, "TBPTR5",       "TxBD pointer for ring 5",                  ACC_RW,  0x00000000},
62eb1e7c3eSFabien Chouteau {0x1B4, "TBPTR6",       "TxBD pointer for ring 6",                  ACC_RW,  0x00000000},
63eb1e7c3eSFabien Chouteau {0x1BC, "TBPTR7",       "TxBD pointer for ring 7",                  ACC_RW,  0x00000000},
64eb1e7c3eSFabien Chouteau {0x200, "TBASEH",       "TxBD base address high bits",              ACC_RW,  0x00000000},
65eb1e7c3eSFabien Chouteau {0x204, "TBASE0",       "TxBD base address of ring 0",              ACC_RW,  0x00000000},
66eb1e7c3eSFabien Chouteau {0x20C, "TBASE1",       "TxBD base address of ring 1",              ACC_RW,  0x00000000},
67eb1e7c3eSFabien Chouteau {0x214, "TBASE2",       "TxBD base address of ring 2",              ACC_RW,  0x00000000},
68eb1e7c3eSFabien Chouteau {0x21C, "TBASE3",       "TxBD base address of ring 3",              ACC_RW,  0x00000000},
69eb1e7c3eSFabien Chouteau {0x224, "TBASE4",       "TxBD base address of ring 4",              ACC_RW,  0x00000000},
70eb1e7c3eSFabien Chouteau {0x22C, "TBASE5",       "TxBD base address of ring 5",              ACC_RW,  0x00000000},
71eb1e7c3eSFabien Chouteau {0x234, "TBASE6",       "TxBD base address of ring 6",              ACC_RW,  0x00000000},
72eb1e7c3eSFabien Chouteau {0x23C, "TBASE7",       "TxBD base address of ring 7",              ACC_RW,  0x00000000},
73eb1e7c3eSFabien Chouteau {0x280, "TMR_TXTS1_ID", "Tx time stamp identification tag (set 1)", ACC_RO,  0x00000000},
74eb1e7c3eSFabien Chouteau {0x284, "TMR_TXTS2_ID", "Tx time stamp identification tag (set 2)", ACC_RO,  0x00000000},
75eb1e7c3eSFabien Chouteau {0x2C0, "TMR_TXTS1_H",  "Tx time stamp high (set 1)",               ACC_RO,  0x00000000},
76eb1e7c3eSFabien Chouteau {0x2C4, "TMR_TXTS1_L",  "Tx time stamp high (set 1)",               ACC_RO,  0x00000000},
77eb1e7c3eSFabien Chouteau {0x2C8, "TMR_TXTS2_H",  "Tx time stamp high (set 2)",               ACC_RO,  0x00000000},
78eb1e7c3eSFabien Chouteau {0x2CC, "TMR_TXTS2_L",  "Tx time stamp high (set 2)",               ACC_RO,  0x00000000},
79eb1e7c3eSFabien Chouteau 
80eb1e7c3eSFabien Chouteau /* eTSEC Receive Control and Status Registers */
81eb1e7c3eSFabien Chouteau 
82eb1e7c3eSFabien Chouteau {0x300, "RCTRL",      "Receive control register",                     ACC_RW,  0x00000000},
83eb1e7c3eSFabien Chouteau {0x304, "RSTAT",      "Receive status register",                      ACC_W1C, 0x00000000},
84eb1e7c3eSFabien Chouteau {0x310, "RXIC",       "Receive interrupt coalescing register",        ACC_RW,  0x00000000},
85eb1e7c3eSFabien Chouteau {0x314, "RQUEUE",     "Receive queue control register.",              ACC_RW,  0x00800080},
86eb1e7c3eSFabien Chouteau {0x330, "RBIFX",      "Receive bit field extract control register",   ACC_RW,  0x00000000},
87eb1e7c3eSFabien Chouteau {0x334, "RQFAR",      "Receive queue filing table address register",  ACC_RW,  0x00000000},
88eb1e7c3eSFabien Chouteau {0x338, "RQFCR",      "Receive queue filing table control register",  ACC_RW,  0x00000000},
89eb1e7c3eSFabien Chouteau {0x33C, "RQFPR",      "Receive queue filing table property register", ACC_RW,  0x00000000},
90eb1e7c3eSFabien Chouteau {0x340, "MRBLR",      "Maximum receive buffer length register",       ACC_RW,  0x00000000},
91eb1e7c3eSFabien Chouteau {0x380, "RBDBPH",     "Rx data buffer pointer high bits",             ACC_RW,  0x00000000},
92eb1e7c3eSFabien Chouteau {0x384, "RBPTR0",     "RxBD pointer for ring 0",                      ACC_RW,  0x00000000},
93eb1e7c3eSFabien Chouteau {0x38C, "RBPTR1",     "RxBD pointer for ring 1",                      ACC_RW,  0x00000000},
94eb1e7c3eSFabien Chouteau {0x394, "RBPTR2",     "RxBD pointer for ring 2",                      ACC_RW,  0x00000000},
95eb1e7c3eSFabien Chouteau {0x39C, "RBPTR3",     "RxBD pointer for ring 3",                      ACC_RW,  0x00000000},
96eb1e7c3eSFabien Chouteau {0x3A4, "RBPTR4",     "RxBD pointer for ring 4",                      ACC_RW,  0x00000000},
97eb1e7c3eSFabien Chouteau {0x3AC, "RBPTR5",     "RxBD pointer for ring 5",                      ACC_RW,  0x00000000},
98eb1e7c3eSFabien Chouteau {0x3B4, "RBPTR6",     "RxBD pointer for ring 6",                      ACC_RW,  0x00000000},
99eb1e7c3eSFabien Chouteau {0x3BC, "RBPTR7",     "RxBD pointer for ring 7",                      ACC_RW,  0x00000000},
100eb1e7c3eSFabien Chouteau {0x400, "RBASEH",     "RxBD base address high bits",                  ACC_RW,  0x00000000},
101eb1e7c3eSFabien Chouteau {0x404, "RBASE0",     "RxBD base address of ring 0",                  ACC_RW,  0x00000000},
102eb1e7c3eSFabien Chouteau {0x40C, "RBASE1",     "RxBD base address of ring 1",                  ACC_RW,  0x00000000},
103eb1e7c3eSFabien Chouteau {0x414, "RBASE2",     "RxBD base address of ring 2",                  ACC_RW,  0x00000000},
104eb1e7c3eSFabien Chouteau {0x41C, "RBASE3",     "RxBD base address of ring 3",                  ACC_RW,  0x00000000},
105eb1e7c3eSFabien Chouteau {0x424, "RBASE4",     "RxBD base address of ring 4",                  ACC_RW,  0x00000000},
106eb1e7c3eSFabien Chouteau {0x42C, "RBASE5",     "RxBD base address of ring 5",                  ACC_RW,  0x00000000},
107eb1e7c3eSFabien Chouteau {0x434, "RBASE6",     "RxBD base address of ring 6",                  ACC_RW,  0x00000000},
108eb1e7c3eSFabien Chouteau {0x43C, "RBASE7",     "RxBD base address of ring 7",                  ACC_RW,  0x00000000},
109eb1e7c3eSFabien Chouteau {0x4C0, "TMR_RXTS_H", "Rx timer time stamp register high",            ACC_RW,  0x00000000},
110eb1e7c3eSFabien Chouteau {0x4C4, "TMR_RXTS_L", "Rx timer time stamp register low",             ACC_RW,  0x00000000},
111eb1e7c3eSFabien Chouteau 
112eb1e7c3eSFabien Chouteau /* eTSEC MAC Registers */
113eb1e7c3eSFabien Chouteau 
114eb1e7c3eSFabien Chouteau {0x500, "MACCFG1",     "MAC configuration register 1",          ACC_RW, 0x00000000},
115eb1e7c3eSFabien Chouteau {0x504, "MACCFG2",     "MAC configuration register 2",          ACC_RW, 0x00007000},
116eb1e7c3eSFabien Chouteau {0x508, "IPGIFG",      "Inter-packet/inter-frame gap register", ACC_RW, 0x40605060},
117eb1e7c3eSFabien Chouteau {0x50C, "HAFDUP",      "Half-duplex control",                   ACC_RW, 0x00A1F037},
118eb1e7c3eSFabien Chouteau {0x510, "MAXFRM",      "Maximum frame length",                  ACC_RW, 0x00000600},
119eb1e7c3eSFabien Chouteau {0x520, "MIIMCFG",     "MII management configuration",          ACC_RW, 0x00000007},
120eb1e7c3eSFabien Chouteau {0x524, "MIIMCOM",     "MII management command",                ACC_RW, 0x00000000},
121eb1e7c3eSFabien Chouteau {0x528, "MIIMADD",     "MII management address",                ACC_RW, 0x00000000},
122eb1e7c3eSFabien Chouteau {0x52C, "MIIMCON",     "MII management control",                ACC_WO, 0x00000000},
123eb1e7c3eSFabien Chouteau {0x530, "MIIMSTAT",    "MII management status",                 ACC_RO, 0x00000000},
124eb1e7c3eSFabien Chouteau {0x534, "MIIMIND",     "MII management indicator",              ACC_RO, 0x00000000},
125eb1e7c3eSFabien Chouteau {0x53C, "IFSTAT",      "Interface status",                      ACC_RO, 0x00000000},
126eb1e7c3eSFabien Chouteau {0x540, "MACSTNADDR1", "MAC station address register 1",        ACC_RW, 0x00000000},
127eb1e7c3eSFabien Chouteau {0x544, "MACSTNADDR2", "MAC station address register 2",        ACC_RW, 0x00000000},
128eb1e7c3eSFabien Chouteau {0x548, "MAC01ADDR1",  "MAC exact match address 1, part 1",     ACC_RW, 0x00000000},
129eb1e7c3eSFabien Chouteau {0x54C, "MAC01ADDR2",  "MAC exact match address 1, part 2",     ACC_RW, 0x00000000},
130eb1e7c3eSFabien Chouteau {0x550, "MAC02ADDR1",  "MAC exact match address 2, part 1",     ACC_RW, 0x00000000},
131eb1e7c3eSFabien Chouteau {0x554, "MAC02ADDR2",  "MAC exact match address 2, part 2",     ACC_RW, 0x00000000},
132eb1e7c3eSFabien Chouteau {0x558, "MAC03ADDR1",  "MAC exact match address 3, part 1",     ACC_RW, 0x00000000},
133eb1e7c3eSFabien Chouteau {0x55C, "MAC03ADDR2",  "MAC exact match address 3, part 2",     ACC_RW, 0x00000000},
134eb1e7c3eSFabien Chouteau {0x560, "MAC04ADDR1",  "MAC exact match address 4, part 1",     ACC_RW, 0x00000000},
135eb1e7c3eSFabien Chouteau {0x564, "MAC04ADDR2",  "MAC exact match address 4, part 2",     ACC_RW, 0x00000000},
136eb1e7c3eSFabien Chouteau {0x568, "MAC05ADDR1",  "MAC exact match address 5, part 1",     ACC_RW, 0x00000000},
137eb1e7c3eSFabien Chouteau {0x56C, "MAC05ADDR2",  "MAC exact match address 5, part 2",     ACC_RW, 0x00000000},
138eb1e7c3eSFabien Chouteau {0x570, "MAC06ADDR1",  "MAC exact match address 6, part 1",     ACC_RW, 0x00000000},
139eb1e7c3eSFabien Chouteau {0x574, "MAC06ADDR2",  "MAC exact match address 6, part 2",     ACC_RW, 0x00000000},
140eb1e7c3eSFabien Chouteau {0x578, "MAC07ADDR1",  "MAC exact match address 7, part 1",     ACC_RW, 0x00000000},
141eb1e7c3eSFabien Chouteau {0x57C, "MAC07ADDR2",  "MAC exact match address 7, part 2",     ACC_RW, 0x00000000},
142eb1e7c3eSFabien Chouteau {0x580, "MAC08ADDR1",  "MAC exact match address 8, part 1",     ACC_RW, 0x00000000},
143eb1e7c3eSFabien Chouteau {0x584, "MAC08ADDR2",  "MAC exact match address 8, part 2",     ACC_RW, 0x00000000},
144eb1e7c3eSFabien Chouteau {0x588, "MAC09ADDR1",  "MAC exact match address 9, part 1",     ACC_RW, 0x00000000},
145eb1e7c3eSFabien Chouteau {0x58C, "MAC09ADDR2",  "MAC exact match address 9, part 2",     ACC_RW, 0x00000000},
146eb1e7c3eSFabien Chouteau {0x590, "MAC10ADDR1",  "MAC exact match address 10, part 1",    ACC_RW, 0x00000000},
147eb1e7c3eSFabien Chouteau {0x594, "MAC10ADDR2",  "MAC exact match address 10, part 2",    ACC_RW, 0x00000000},
148eb1e7c3eSFabien Chouteau {0x598, "MAC11ADDR1",  "MAC exact match address 11, part 1",    ACC_RW, 0x00000000},
149eb1e7c3eSFabien Chouteau {0x59C, "MAC11ADDR2",  "MAC exact match address 11, part 2",    ACC_RW, 0x00000000},
150eb1e7c3eSFabien Chouteau {0x5A0, "MAC12ADDR1",  "MAC exact match address 12, part 1",    ACC_RW, 0x00000000},
151eb1e7c3eSFabien Chouteau {0x5A4, "MAC12ADDR2",  "MAC exact match address 12, part 2",    ACC_RW, 0x00000000},
152eb1e7c3eSFabien Chouteau {0x5A8, "MAC13ADDR1",  "MAC exact match address 13, part 1",    ACC_RW, 0x00000000},
153eb1e7c3eSFabien Chouteau {0x5AC, "MAC13ADDR2",  "MAC exact match address 13, part 2",    ACC_RW, 0x00000000},
154eb1e7c3eSFabien Chouteau {0x5B0, "MAC14ADDR1",  "MAC exact match address 14, part 1",    ACC_RW, 0x00000000},
155eb1e7c3eSFabien Chouteau {0x5B4, "MAC14ADDR2",  "MAC exact match address 14, part 2",    ACC_RW, 0x00000000},
156eb1e7c3eSFabien Chouteau {0x5B8, "MAC15ADDR1",  "MAC exact match address 15, part 1",    ACC_RW, 0x00000000},
157eb1e7c3eSFabien Chouteau {0x5BC, "MAC15ADDR2",  "MAC exact match address 15, part 2",    ACC_RW, 0x00000000},
158eb1e7c3eSFabien Chouteau 
159eb1e7c3eSFabien Chouteau /* eTSEC, "Transmit", "and", Receive, Counters */
160eb1e7c3eSFabien Chouteau 
161eb1e7c3eSFabien Chouteau {0x680, "TR64",  "Transmit and receive 64-byte frame counter ",                   ACC_RW, 0x00000000},
162eb1e7c3eSFabien Chouteau {0x684, "TR127", "Transmit and receive 65- to 127-byte frame counter",            ACC_RW, 0x00000000},
163eb1e7c3eSFabien Chouteau {0x688, "TR255", "Transmit and receive 128- to 255-byte frame counter",           ACC_RW, 0x00000000},
164eb1e7c3eSFabien Chouteau {0x68C, "TR511", "Transmit and receive 256- to 511-byte frame counter",           ACC_RW, 0x00000000},
165eb1e7c3eSFabien Chouteau {0x690, "TR1K",  "Transmit and receive 512- to 1023-byte frame counter",          ACC_RW, 0x00000000},
166eb1e7c3eSFabien Chouteau {0x694, "TRMAX", "Transmit and receive 1024- to 1518-byte frame counter",         ACC_RW, 0x00000000},
167eb1e7c3eSFabien Chouteau {0x698, "TRMGV", "Transmit and receive 1519- to 1522-byte good VLAN frame count", ACC_RW, 0x00000000},
168eb1e7c3eSFabien Chouteau 
169eb1e7c3eSFabien Chouteau /* eTSEC Receive Counters */
170eb1e7c3eSFabien Chouteau 
171eb1e7c3eSFabien Chouteau {0x69C, "RBYT", "Receive byte counter",                  ACC_RW, 0x00000000},
172eb1e7c3eSFabien Chouteau {0x6A0, "RPKT", "Receive packet counter",                ACC_RW, 0x00000000},
173eb1e7c3eSFabien Chouteau {0x6A4, "RFCS", "Receive FCS error counter",             ACC_RW, 0x00000000},
174eb1e7c3eSFabien Chouteau {0x6A8, "RMCA", "Receive multicast packet counter",      ACC_RW, 0x00000000},
175eb1e7c3eSFabien Chouteau {0x6AC, "RBCA", "Receive broadcast packet counter",      ACC_RW, 0x00000000},
176eb1e7c3eSFabien Chouteau {0x6B0, "RXCF", "Receive control frame packet counter ", ACC_RW, 0x00000000},
177eb1e7c3eSFabien Chouteau {0x6B4, "RXPF", "Receive PAUSE frame packet counter",    ACC_RW, 0x00000000},
178eb1e7c3eSFabien Chouteau {0x6B8, "RXUO", "Receive unknown OP code counter ",      ACC_RW, 0x00000000},
179eb1e7c3eSFabien Chouteau {0x6BC, "RALN", "Receive alignment error counter ",      ACC_RW, 0x00000000},
180eb1e7c3eSFabien Chouteau {0x6C0, "RFLR", "Receive frame length error counter ",   ACC_RW, 0x00000000},
181eb1e7c3eSFabien Chouteau {0x6C4, "RCDE", "Receive code error counter ",           ACC_RW, 0x00000000},
182eb1e7c3eSFabien Chouteau {0x6C8, "RCSE", "Receive carrier sense error counter",   ACC_RW, 0x00000000},
183eb1e7c3eSFabien Chouteau {0x6CC, "RUND", "Receive undersize packet counter",      ACC_RW, 0x00000000},
184eb1e7c3eSFabien Chouteau {0x6D0, "ROVR", "Receive oversize packet counter ",      ACC_RW, 0x00000000},
185eb1e7c3eSFabien Chouteau {0x6D4, "RFRG", "Receive fragments counter",             ACC_RW, 0x00000000},
186eb1e7c3eSFabien Chouteau {0x6D8, "RJBR", "Receive jabber counter ",               ACC_RW, 0x00000000},
187eb1e7c3eSFabien Chouteau {0x6DC, "RDRP", "Receive drop counter",                  ACC_RW, 0x00000000},
188eb1e7c3eSFabien Chouteau 
189eb1e7c3eSFabien Chouteau /* eTSEC Transmit Counters */
190eb1e7c3eSFabien Chouteau 
191eb1e7c3eSFabien Chouteau {0x6E0, "TBYT", "Transmit byte counter",                       ACC_RW, 0x00000000},
192eb1e7c3eSFabien Chouteau {0x6E4, "TPKT", "Transmit packet counter",                     ACC_RW, 0x00000000},
193eb1e7c3eSFabien Chouteau {0x6E8, "TMCA", "Transmit multicast packet counter ",          ACC_RW, 0x00000000},
194eb1e7c3eSFabien Chouteau {0x6EC, "TBCA", "Transmit broadcast packet counter ",          ACC_RW, 0x00000000},
195eb1e7c3eSFabien Chouteau {0x6F0, "TXPF", "Transmit PAUSE control frame counter ",       ACC_RW, 0x00000000},
196eb1e7c3eSFabien Chouteau {0x6F4, "TDFR", "Transmit deferral packet counter ",           ACC_RW, 0x00000000},
197eb1e7c3eSFabien Chouteau {0x6F8, "TEDF", "Transmit excessive deferral packet counter ", ACC_RW, 0x00000000},
198eb1e7c3eSFabien Chouteau {0x6FC, "TSCL", "Transmit single collision packet counter",    ACC_RW, 0x00000000},
199eb1e7c3eSFabien Chouteau {0x700, "TMCL", "Transmit multiple collision packet counter",  ACC_RW, 0x00000000},
200eb1e7c3eSFabien Chouteau {0x704, "TLCL", "Transmit late collision packet counter",      ACC_RW, 0x00000000},
201eb1e7c3eSFabien Chouteau {0x708, "TXCL", "Transmit excessive collision packet counter", ACC_RW, 0x00000000},
202eb1e7c3eSFabien Chouteau {0x70C, "TNCL", "Transmit total collision counter ",           ACC_RW, 0x00000000},
203eb1e7c3eSFabien Chouteau {0x714, "TDRP", "Transmit drop frame counter",                 ACC_RW, 0x00000000},
204eb1e7c3eSFabien Chouteau {0x718, "TJBR", "Transmit jabber frame counter ",              ACC_RW, 0x00000000},
205eb1e7c3eSFabien Chouteau {0x71C, "TFCS", "Transmit FCS error counter",                  ACC_RW, 0x00000000},
206eb1e7c3eSFabien Chouteau {0x720, "TXCF", "Transmit control frame counter ",             ACC_RW, 0x00000000},
207eb1e7c3eSFabien Chouteau {0x724, "TOVR", "Transmit oversize frame counter",             ACC_RW, 0x00000000},
208eb1e7c3eSFabien Chouteau {0x728, "TUND", "Transmit undersize frame counter ",           ACC_RW, 0x00000000},
209eb1e7c3eSFabien Chouteau {0x72C, "TFRG", "Transmit fragments frame counter ",           ACC_RW, 0x00000000},
210eb1e7c3eSFabien Chouteau 
211eb1e7c3eSFabien Chouteau /* eTSEC Counter Control and TOE Statistics Registers */
212eb1e7c3eSFabien Chouteau 
213eb1e7c3eSFabien Chouteau {0x730, "CAR1", "Carry register one register",           ACC_W1C, 0x00000000},
214eb1e7c3eSFabien Chouteau {0x734, "CAR2", "Carry register two register ",          ACC_W1C, 0x00000000},
215eb1e7c3eSFabien Chouteau {0x738, "CAM1", "Carry register one mask register ",     ACC_RW,  0xFE03FFFF},
216eb1e7c3eSFabien Chouteau {0x73C, "CAM2", "Carry register two mask register ",     ACC_RW,  0x000FFFFD},
217eb1e7c3eSFabien Chouteau {0x740, "RREJ", "Receive filer rejected packet counter", ACC_RW,  0x00000000},
218eb1e7c3eSFabien Chouteau 
219eb1e7c3eSFabien Chouteau /* Hash Function Registers */
220eb1e7c3eSFabien Chouteau 
221eb1e7c3eSFabien Chouteau {0x800, "IGADDR0", "Individual/group address register 0", ACC_RW, 0x00000000},
222eb1e7c3eSFabien Chouteau {0x804, "IGADDR1", "Individual/group address register 1", ACC_RW, 0x00000000},
223eb1e7c3eSFabien Chouteau {0x808, "IGADDR2", "Individual/group address register 2", ACC_RW, 0x00000000},
224eb1e7c3eSFabien Chouteau {0x80C, "IGADDR3", "Individual/group address register 3", ACC_RW, 0x00000000},
225eb1e7c3eSFabien Chouteau {0x810, "IGADDR4", "Individual/group address register 4", ACC_RW, 0x00000000},
226eb1e7c3eSFabien Chouteau {0x814, "IGADDR5", "Individual/group address register 5", ACC_RW, 0x00000000},
227eb1e7c3eSFabien Chouteau {0x818, "IGADDR6", "Individual/group address register 6", ACC_RW, 0x00000000},
228eb1e7c3eSFabien Chouteau {0x81C, "IGADDR7", "Individual/group address register 7", ACC_RW, 0x00000000},
229eb1e7c3eSFabien Chouteau {0x880, "GADDR0",  "Group address register 0",            ACC_RW, 0x00000000},
230eb1e7c3eSFabien Chouteau {0x884, "GADDR1",  "Group address register 1",            ACC_RW, 0x00000000},
231eb1e7c3eSFabien Chouteau {0x888, "GADDR2",  "Group address register 2",            ACC_RW, 0x00000000},
232eb1e7c3eSFabien Chouteau {0x88C, "GADDR3",  "Group address register 3",            ACC_RW, 0x00000000},
233eb1e7c3eSFabien Chouteau {0x890, "GADDR4",  "Group address register 4",            ACC_RW, 0x00000000},
234eb1e7c3eSFabien Chouteau {0x894, "GADDR5",  "Group address register 5",            ACC_RW, 0x00000000},
235eb1e7c3eSFabien Chouteau {0x898, "GADDR6",  "Group address register 6",            ACC_RW, 0x00000000},
236eb1e7c3eSFabien Chouteau {0x89C, "GADDR7",  "Group address register 7",            ACC_RW, 0x00000000},
237eb1e7c3eSFabien Chouteau 
238eb1e7c3eSFabien Chouteau /* eTSEC DMA Attribute Registers */
239eb1e7c3eSFabien Chouteau 
240eb1e7c3eSFabien Chouteau {0xBF8, "ATTR",    "Attribute register",                                  ACC_RW, 0x00000000},
241eb1e7c3eSFabien Chouteau {0xBFC, "ATTRELI", "Attribute extract length and extract index register", ACC_RW, 0x00000000},
242eb1e7c3eSFabien Chouteau 
243eb1e7c3eSFabien Chouteau 
244eb1e7c3eSFabien Chouteau /* eTSEC Lossless Flow Control Registers */
245eb1e7c3eSFabien Chouteau 
246eb1e7c3eSFabien Chouteau {0xC00, "RQPRM0",  "Receive Queue Parameters register 0 ", ACC_RW, 0x00000000},
247eb1e7c3eSFabien Chouteau {0xC04, "RQPRM1",  "Receive Queue Parameters register 1 ", ACC_RW, 0x00000000},
248eb1e7c3eSFabien Chouteau {0xC08, "RQPRM2",  "Receive Queue Parameters register 2 ", ACC_RW, 0x00000000},
249eb1e7c3eSFabien Chouteau {0xC0C, "RQPRM3",  "Receive Queue Parameters register 3 ", ACC_RW, 0x00000000},
250eb1e7c3eSFabien Chouteau {0xC10, "RQPRM4",  "Receive Queue Parameters register 4 ", ACC_RW, 0x00000000},
251eb1e7c3eSFabien Chouteau {0xC14, "RQPRM5",  "Receive Queue Parameters register 5 ", ACC_RW, 0x00000000},
252eb1e7c3eSFabien Chouteau {0xC18, "RQPRM6",  "Receive Queue Parameters register 6 ", ACC_RW, 0x00000000},
253eb1e7c3eSFabien Chouteau {0xC1C, "RQPRM7",  "Receive Queue Parameters register 7 ", ACC_RW, 0x00000000},
254eb1e7c3eSFabien Chouteau {0xC44, "RFBPTR0", "Last Free RxBD pointer for ring 0",    ACC_RW, 0x00000000},
255eb1e7c3eSFabien Chouteau {0xC4C, "RFBPTR1", "Last Free RxBD pointer for ring 1",    ACC_RW, 0x00000000},
256eb1e7c3eSFabien Chouteau {0xC54, "RFBPTR2", "Last Free RxBD pointer for ring 2",    ACC_RW, 0x00000000},
257eb1e7c3eSFabien Chouteau {0xC5C, "RFBPTR3", "Last Free RxBD pointer for ring 3",    ACC_RW, 0x00000000},
258eb1e7c3eSFabien Chouteau {0xC64, "RFBPTR4", "Last Free RxBD pointer for ring 4",    ACC_RW, 0x00000000},
259eb1e7c3eSFabien Chouteau {0xC6C, "RFBPTR5", "Last Free RxBD pointer for ring 5",    ACC_RW, 0x00000000},
260eb1e7c3eSFabien Chouteau {0xC74, "RFBPTR6", "Last Free RxBD pointer for ring 6",    ACC_RW, 0x00000000},
261eb1e7c3eSFabien Chouteau {0xC7C, "RFBPTR7", "Last Free RxBD pointer for ring 7",    ACC_RW, 0x00000000},
262eb1e7c3eSFabien Chouteau 
263eb1e7c3eSFabien Chouteau /* eTSEC Future Expansion Space */
264eb1e7c3eSFabien Chouteau 
265eb1e7c3eSFabien Chouteau /* Reserved*/
266eb1e7c3eSFabien Chouteau 
267eb1e7c3eSFabien Chouteau /* eTSEC IEEE 1588 Registers */
268eb1e7c3eSFabien Chouteau 
269eb1e7c3eSFabien Chouteau {0xE00, "TMR_CTRL",     "Timer control register",                          ACC_RW,  0x00010001},
270eb1e7c3eSFabien Chouteau {0xE04, "TMR_TEVENT",   "time stamp event register",                       ACC_W1C, 0x00000000},
271eb1e7c3eSFabien Chouteau {0xE08, "TMR_TEMASK",   "Timer event mask register",                       ACC_RW,  0x00000000},
272eb1e7c3eSFabien Chouteau {0xE0C, "TMR_PEVENT",   "time stamp event register",                       ACC_RW,  0x00000000},
273eb1e7c3eSFabien Chouteau {0xE10, "TMR_PEMASK",   "Timer event mask register",                       ACC_RW,  0x00000000},
274eb1e7c3eSFabien Chouteau {0xE14, "TMR_STAT",     "time stamp status register",                      ACC_RW,  0x00000000},
275eb1e7c3eSFabien Chouteau {0xE18, "TMR_CNT_H",    "timer counter high register",                     ACC_RW,  0x00000000},
276eb1e7c3eSFabien Chouteau {0xE1C, "TMR_CNT_L",    "timer counter low register",                      ACC_RW,  0x00000000},
277eb1e7c3eSFabien Chouteau {0xE20, "TMR_ADD",      "Timer drift compensation addend register",        ACC_RW,  0x00000000},
278eb1e7c3eSFabien Chouteau {0xE24, "TMR_ACC",      "Timer accumulator register",                      ACC_RW,  0x00000000},
279eb1e7c3eSFabien Chouteau {0xE28, "TMR_PRSC",     "Timer prescale",                                  ACC_RW,  0x00000002},
280eb1e7c3eSFabien Chouteau {0xE30, "TMROFF_H",     "Timer offset high",                               ACC_RW,  0x00000000},
281eb1e7c3eSFabien Chouteau {0xE34, "TMROFF_L",     "Timer offset low",                                ACC_RW,  0x00000000},
282eb1e7c3eSFabien Chouteau {0xE40, "TMR_ALARM1_H", "Timer alarm 1 high register",                     ACC_RW,  0xFFFFFFFF},
283eb1e7c3eSFabien Chouteau {0xE44, "TMR_ALARM1_L", "Timer alarm 1 high register",                     ACC_RW,  0xFFFFFFFF},
284eb1e7c3eSFabien Chouteau {0xE48, "TMR_ALARM2_H", "Timer alarm 2 high register",                     ACC_RW,  0xFFFFFFFF},
285eb1e7c3eSFabien Chouteau {0xE4C, "TMR_ALARM2_L", "Timer alarm 2 high register",                     ACC_RW,  0xFFFFFFFF},
286eb1e7c3eSFabien Chouteau {0xE80, "TMR_FIPER1",   "Timer fixed period interval",                     ACC_RW,  0xFFFFFFFF},
287eb1e7c3eSFabien Chouteau {0xE84, "TMR_FIPER2",   "Timer fixed period interval",                     ACC_RW,  0xFFFFFFFF},
288eb1e7c3eSFabien Chouteau {0xE88, "TMR_FIPER3",   "Timer fixed period interval",                     ACC_RW,  0xFFFFFFFF},
289eb1e7c3eSFabien Chouteau {0xEA0, "TMR_ETTS1_H",  "Time stamp of general purpose external trigger ", ACC_RW,  0x00000000},
290eb1e7c3eSFabien Chouteau {0xEA4, "TMR_ETTS1_L",  "Time stamp of general purpose external trigger",  ACC_RW,  0x00000000},
291eb1e7c3eSFabien Chouteau {0xEA8, "TMR_ETTS2_H",  "Time stamp of general purpose external trigger ", ACC_RW,  0x00000000},
292eb1e7c3eSFabien Chouteau {0xEAC, "TMR_ETTS2_L",  "Time stamp of general purpose external trigger",  ACC_RW,  0x00000000},
293eb1e7c3eSFabien Chouteau 
294eb1e7c3eSFabien Chouteau /* End Of Table */
295eb1e7c3eSFabien Chouteau {0x0, 0x0, 0x0, 0x0, 0x0}
296eb1e7c3eSFabien Chouteau };
297