xref: /qemu/hw/net/e1000_regs.h (revision 06e7fa0ad7a0977d741e485c6f2366c8535648fd)
17c23b892Sbalrog /*******************************************************************************
27c23b892Sbalrog 
37c23b892Sbalrog   Intel PRO/1000 Linux driver
47c23b892Sbalrog   Copyright(c) 1999 - 2006 Intel Corporation.
57c23b892Sbalrog 
67c23b892Sbalrog   This program is free software; you can redistribute it and/or modify it
77c23b892Sbalrog   under the terms and conditions of the GNU General Public License,
87c23b892Sbalrog   version 2, as published by the Free Software Foundation.
97c23b892Sbalrog 
107c23b892Sbalrog   This program is distributed in the hope it will be useful, but WITHOUT
117c23b892Sbalrog   ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
127c23b892Sbalrog   FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
137c23b892Sbalrog   more details.
147c23b892Sbalrog 
157c23b892Sbalrog   You should have received a copy of the GNU General Public License along with
168167ee88SBlue Swirl   this program; if not, see <http://www.gnu.org/licenses/>.
177c23b892Sbalrog 
187c23b892Sbalrog   The full GNU General Public License is included in this distribution in
197c23b892Sbalrog   the file called "COPYING".
207c23b892Sbalrog 
217c23b892Sbalrog   Contact Information:
227c23b892Sbalrog   Linux NICS <linux.nics@intel.com>
237c23b892Sbalrog   e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
247c23b892Sbalrog   Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
257c23b892Sbalrog 
267c23b892Sbalrog *******************************************************************************/
277c23b892Sbalrog 
287c23b892Sbalrog /* e1000_hw.h
297c23b892Sbalrog  * Structures, enums, and macros for the MAC
307c23b892Sbalrog  */
317c23b892Sbalrog 
327c23b892Sbalrog #ifndef _E1000_HW_H_
337c23b892Sbalrog #define _E1000_HW_H_
347c23b892Sbalrog 
357c23b892Sbalrog 
367c23b892Sbalrog /* PCI Device IDs */
377c23b892Sbalrog #define E1000_DEV_ID_82542               0x1000
387c23b892Sbalrog #define E1000_DEV_ID_82543GC_FIBER       0x1001
397c23b892Sbalrog #define E1000_DEV_ID_82543GC_COPPER      0x1004
407c23b892Sbalrog #define E1000_DEV_ID_82544EI_COPPER      0x1008
417c23b892Sbalrog #define E1000_DEV_ID_82544EI_FIBER       0x1009
427c23b892Sbalrog #define E1000_DEV_ID_82544GC_COPPER      0x100C
437c23b892Sbalrog #define E1000_DEV_ID_82544GC_LOM         0x100D
447c23b892Sbalrog #define E1000_DEV_ID_82540EM             0x100E
457c23b892Sbalrog #define E1000_DEV_ID_82540EM_LOM         0x1015
467c23b892Sbalrog #define E1000_DEV_ID_82540EP_LOM         0x1016
477c23b892Sbalrog #define E1000_DEV_ID_82540EP             0x1017
487c23b892Sbalrog #define E1000_DEV_ID_82540EP_LP          0x101E
497c23b892Sbalrog #define E1000_DEV_ID_82545EM_COPPER      0x100F
507c23b892Sbalrog #define E1000_DEV_ID_82545EM_FIBER       0x1011
517c23b892Sbalrog #define E1000_DEV_ID_82545GM_COPPER      0x1026
527c23b892Sbalrog #define E1000_DEV_ID_82545GM_FIBER       0x1027
537c23b892Sbalrog #define E1000_DEV_ID_82545GM_SERDES      0x1028
547c23b892Sbalrog #define E1000_DEV_ID_82546EB_COPPER      0x1010
557c23b892Sbalrog #define E1000_DEV_ID_82546EB_FIBER       0x1012
567c23b892Sbalrog #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
577c23b892Sbalrog #define E1000_DEV_ID_82541EI             0x1013
587c23b892Sbalrog #define E1000_DEV_ID_82541EI_MOBILE      0x1018
597c23b892Sbalrog #define E1000_DEV_ID_82541ER_LOM         0x1014
607c23b892Sbalrog #define E1000_DEV_ID_82541ER             0x1078
617c23b892Sbalrog #define E1000_DEV_ID_82547GI             0x1075
627c23b892Sbalrog #define E1000_DEV_ID_82541GI             0x1076
637c23b892Sbalrog #define E1000_DEV_ID_82541GI_MOBILE      0x1077
647c23b892Sbalrog #define E1000_DEV_ID_82541GI_LF          0x107C
657c23b892Sbalrog #define E1000_DEV_ID_82546GB_COPPER      0x1079
667c23b892Sbalrog #define E1000_DEV_ID_82546GB_FIBER       0x107A
677c23b892Sbalrog #define E1000_DEV_ID_82546GB_SERDES      0x107B
687c23b892Sbalrog #define E1000_DEV_ID_82546GB_PCIE        0x108A
697c23b892Sbalrog #define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099
707c23b892Sbalrog #define E1000_DEV_ID_82547EI             0x1019
717c23b892Sbalrog #define E1000_DEV_ID_82547EI_MOBILE      0x101A
727c23b892Sbalrog #define E1000_DEV_ID_82571EB_COPPER      0x105E
737c23b892Sbalrog #define E1000_DEV_ID_82571EB_FIBER       0x105F
747c23b892Sbalrog #define E1000_DEV_ID_82571EB_SERDES      0x1060
757c23b892Sbalrog #define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
767c23b892Sbalrog #define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
777c23b892Sbalrog #define E1000_DEV_ID_82571EB_QUAD_FIBER  0x10A5
787c23b892Sbalrog #define E1000_DEV_ID_82571EB_QUAD_COPPER_LOWPROFILE  0x10BC
797c23b892Sbalrog #define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
807c23b892Sbalrog #define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
817c23b892Sbalrog #define E1000_DEV_ID_82572EI_COPPER      0x107D
827c23b892Sbalrog #define E1000_DEV_ID_82572EI_FIBER       0x107E
837c23b892Sbalrog #define E1000_DEV_ID_82572EI_SERDES      0x107F
847c23b892Sbalrog #define E1000_DEV_ID_82572EI             0x10B9
857c23b892Sbalrog #define E1000_DEV_ID_82573E              0x108B
867c23b892Sbalrog #define E1000_DEV_ID_82573E_IAMT         0x108C
877c23b892Sbalrog #define E1000_DEV_ID_82573L              0x109A
88*06e7fa0aSDmitry Fleytman #define E1000_DEV_ID_82574L              0x10D3
897c23b892Sbalrog #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5
907c23b892Sbalrog #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT     0x1096
917c23b892Sbalrog #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT     0x1098
927c23b892Sbalrog #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT     0x10BA
937c23b892Sbalrog #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT     0x10BB
947c23b892Sbalrog 
957c23b892Sbalrog #define E1000_DEV_ID_ICH8_IGP_M_AMT      0x1049
967c23b892Sbalrog #define E1000_DEV_ID_ICH8_IGP_AMT        0x104A
977c23b892Sbalrog #define E1000_DEV_ID_ICH8_IGP_C          0x104B
987c23b892Sbalrog #define E1000_DEV_ID_ICH8_IFE            0x104C
997c23b892Sbalrog #define E1000_DEV_ID_ICH8_IFE_GT         0x10C4
1007c23b892Sbalrog #define E1000_DEV_ID_ICH8_IFE_G          0x10C5
1017c23b892Sbalrog #define E1000_DEV_ID_ICH8_IGP_M          0x104D
1027c23b892Sbalrog 
1038597f2e1SGabriel L. Somlo /* Device Specific Register Defaults */
1048597f2e1SGabriel L. Somlo #define E1000_PHY_ID2_82541x 0x380
1058597f2e1SGabriel L. Somlo #define E1000_PHY_ID2_82544x 0xC30
1068597f2e1SGabriel L. Somlo #define E1000_PHY_ID2_8254xx_DEFAULT 0xC20 /* 82540x, 82545x, and 82546x */
1078597f2e1SGabriel L. Somlo #define E1000_PHY_ID2_82573x 0xCC0
108*06e7fa0aSDmitry Fleytman #define E1000_PHY_ID2_82574x 0xCB1
1098597f2e1SGabriel L. Somlo 
1107c23b892Sbalrog /* Register Set. (82543, 82544)
1117c23b892Sbalrog  *
1127c23b892Sbalrog  * Registers are defined to be 32 bits and  should be accessed as 32 bit values.
1137c23b892Sbalrog  * These registers are physically located on the NIC, but are mapped into the
1147c23b892Sbalrog  * host memory address space.
1157c23b892Sbalrog  *
1167c23b892Sbalrog  * RW - register is both readable and writable
1177c23b892Sbalrog  * RO - register is read only
1187c23b892Sbalrog  * WO - register is write only
1197c23b892Sbalrog  * R/clr - register is read only and is cleared when read
1207c23b892Sbalrog  * A - register array
1217c23b892Sbalrog  */
1227c23b892Sbalrog #define E1000_CTRL     0x00000  /* Device Control - RW */
1237c23b892Sbalrog #define E1000_CTRL_DUP 0x00004  /* Device Control Duplicate (Shadow) - RW */
1247c23b892Sbalrog #define E1000_STATUS   0x00008  /* Device Status - RO */
1257c23b892Sbalrog #define E1000_EECD     0x00010  /* EEPROM/Flash Control - RW */
1267c23b892Sbalrog #define E1000_EERD     0x00014  /* EEPROM Read - RW */
1277c23b892Sbalrog #define E1000_CTRL_EXT 0x00018  /* Extended Device Control - RW */
1287c23b892Sbalrog #define E1000_FLA      0x0001C  /* Flash Access - RW */
1297c23b892Sbalrog #define E1000_MDIC     0x00020  /* MDI Control - RW */
1307c23b892Sbalrog #define E1000_SCTL     0x00024  /* SerDes Control - RW */
1317c23b892Sbalrog #define E1000_FEXTNVM  0x00028  /* Future Extended NVM register */
1327c23b892Sbalrog #define E1000_FCAL     0x00028  /* Flow Control Address Low - RW */
1337c23b892Sbalrog #define E1000_FCAH     0x0002C  /* Flow Control Address High -RW */
1347c23b892Sbalrog #define E1000_FCT      0x00030  /* Flow Control Type - RW */
1357c23b892Sbalrog #define E1000_VET      0x00038  /* VLAN Ether Type - RW */
1367c23b892Sbalrog #define E1000_ICR      0x000C0  /* Interrupt Cause Read - R/clr */
1377c23b892Sbalrog #define E1000_ITR      0x000C4  /* Interrupt Throttling Rate - RW */
1387c23b892Sbalrog #define E1000_ICS      0x000C8  /* Interrupt Cause Set - WO */
1397c23b892Sbalrog #define E1000_IMS      0x000D0  /* Interrupt Mask Set - RW */
140*06e7fa0aSDmitry Fleytman #define E1000_EIAC     0x000DC  /* Ext. Interrupt Auto Clear - RW */
1417c23b892Sbalrog #define E1000_IMC      0x000D8  /* Interrupt Mask Clear - WO */
1427c23b892Sbalrog #define E1000_IAM      0x000E0  /* Interrupt Acknowledge Auto Mask */
143*06e7fa0aSDmitry Fleytman #define E1000_IVAR     0x000E4  /* Interrupt Vector Allocation Register - RW */
144*06e7fa0aSDmitry Fleytman #define E1000_EITR     0x000E8  /* Extended Interrupt Throttling Rate - RW */
1457c23b892Sbalrog #define E1000_RCTL     0x00100  /* RX Control - RW */
1467c23b892Sbalrog #define E1000_RDTR1    0x02820  /* RX Delay Timer (1) - RW */
1477c23b892Sbalrog #define E1000_RDBAL1   0x02900  /* RX Descriptor Base Address Low (1) - RW */
1487c23b892Sbalrog #define E1000_RDBAH1   0x02904  /* RX Descriptor Base Address High (1) - RW */
1497c23b892Sbalrog #define E1000_RDLEN1   0x02908  /* RX Descriptor Length (1) - RW */
1507c23b892Sbalrog #define E1000_RDH1     0x02910  /* RX Descriptor Head (1) - RW */
1517c23b892Sbalrog #define E1000_RDT1     0x02918  /* RX Descriptor Tail (1) - RW */
1527c23b892Sbalrog #define E1000_FCTTV    0x00170  /* Flow Control Transmit Timer Value - RW */
153*06e7fa0aSDmitry Fleytman #define E1000_FCRTV    0x05F40  /* Flow Control Refresh Timer Value - RW */
1547c23b892Sbalrog #define E1000_TXCW     0x00178  /* TX Configuration Word - RW */
1557c23b892Sbalrog #define E1000_RXCW     0x00180  /* RX Configuration Word - RO */
1567c23b892Sbalrog #define E1000_TCTL     0x00400  /* TX Control - RW */
1577c23b892Sbalrog #define E1000_TCTL_EXT 0x00404  /* Extended TX Control - RW */
1587c23b892Sbalrog #define E1000_TIPG     0x00410  /* TX Inter-packet gap -RW */
1597c23b892Sbalrog #define E1000_TBT      0x00448  /* TX Burst Timer - RW */
1607c23b892Sbalrog #define E1000_AIT      0x00458  /* Adaptive Interframe Spacing Throttle - RW */
1617c23b892Sbalrog #define E1000_LEDCTL   0x00E00  /* LED Control - RW */
1627c23b892Sbalrog #define E1000_EXTCNF_CTRL  0x00F00  /* Extended Configuration Control */
1637c23b892Sbalrog #define E1000_EXTCNF_SIZE  0x00F08  /* Extended Configuration Size */
1647c23b892Sbalrog #define E1000_PHY_CTRL     0x00F10  /* PHY Control Register in CSR */
1657c23b892Sbalrog #define FEXTNVM_SW_CONFIG  0x0001
1667c23b892Sbalrog #define E1000_PBA      0x01000  /* Packet Buffer Allocation - RW */
16772ea771cSLeonid Bloch #define E1000_PBM      0x10000  /* Packet Buffer Memory - RW */
16820f3e863SLeonid Bloch #define E1000_PBS      0x01008  /* Packet Buffer Size - RW */
1697c23b892Sbalrog #define E1000_EEMNGCTL 0x01010  /* MNG EEprom Control */
170*06e7fa0aSDmitry Fleytman #define E1000_EEMNGDATA    0x01014 /* MNG EEPROM Read/Write data */
171*06e7fa0aSDmitry Fleytman #define E1000_FLMNGCTL     0x01018 /* MNG Flash Control */
172*06e7fa0aSDmitry Fleytman #define E1000_FLMNGDATA    0x0101C /* MNG FLASH Read data */
173*06e7fa0aSDmitry Fleytman #define E1000_FLMNGCNT     0x01020 /* MNG FLASH Read Counter */
1747c23b892Sbalrog #define E1000_FLASH_UPDATES 1000
1757c23b892Sbalrog #define E1000_EEARBC   0x01024  /* EEPROM Auto Read Bus Control */
1767c23b892Sbalrog #define E1000_FLASHT   0x01028  /* FLASH Timer Register */
1777c23b892Sbalrog #define E1000_EEWR     0x0102C  /* EEPROM Write Register - RW */
1787c23b892Sbalrog #define E1000_FLSWCTL  0x01030  /* FLASH control register */
1797c23b892Sbalrog #define E1000_FLSWDATA 0x01034  /* FLASH data register */
1807c23b892Sbalrog #define E1000_FLSWCNT  0x01038  /* FLASH Access Counter */
1817c23b892Sbalrog #define E1000_FLOP     0x0103C  /* FLASH Opcode Register */
182*06e7fa0aSDmitry Fleytman #define E1000_FLOL     0x01050  /* FEEP Auto Load */
1837c23b892Sbalrog #define E1000_ERT      0x02008  /* Early Rx Threshold - RW */
1847c23b892Sbalrog #define E1000_FCRTL    0x02160  /* Flow Control Receive Threshold Low - RW */
185*06e7fa0aSDmitry Fleytman #define E1000_FCRTL_A  0x00168  /* Alias to FCRTL */
1867c23b892Sbalrog #define E1000_FCRTH    0x02168  /* Flow Control Receive Threshold High - RW */
187*06e7fa0aSDmitry Fleytman #define E1000_FCRTH_A  0x00160  /* Alias to FCRTH */
1887c23b892Sbalrog #define E1000_PSRCTL   0x02170  /* Packet Split Receive Control - RW */
1897c23b892Sbalrog #define E1000_RDBAL    0x02800  /* RX Descriptor Base Address Low - RW */
1907c23b892Sbalrog #define E1000_RDBAH    0x02804  /* RX Descriptor Base Address High - RW */
1917c23b892Sbalrog #define E1000_RDLEN    0x02808  /* RX Descriptor Length - RW */
1927c23b892Sbalrog #define E1000_RDH      0x02810  /* RX Descriptor Head - RW */
1937c23b892Sbalrog #define E1000_RDT      0x02818  /* RX Descriptor Tail - RW */
1947c23b892Sbalrog #define E1000_RDTR     0x02820  /* RX Delay Timer - RW */
195*06e7fa0aSDmitry Fleytman #define E1000_RDTR_A   0x00108  /* Alias to RDTR */
1967c23b892Sbalrog #define E1000_RDBAL0   E1000_RDBAL /* RX Desc Base Address Low (0) - RW */
197*06e7fa0aSDmitry Fleytman #define E1000_RDBAL0_A 0x00110     /* Alias to RDBAL0 */
1987c23b892Sbalrog #define E1000_RDBAH0   E1000_RDBAH /* RX Desc Base Address High (0) - RW */
199*06e7fa0aSDmitry Fleytman #define E1000_RDBAH0_A 0x00114     /* Alias to RDBAH0 */
2007c23b892Sbalrog #define E1000_RDLEN0   E1000_RDLEN /* RX Desc Length (0) - RW */
201*06e7fa0aSDmitry Fleytman #define E1000_RDLEN0_A 0x00118     /* Alias to RDLEN0 */
2027c23b892Sbalrog #define E1000_RDH0     E1000_RDH   /* RX Desc Head (0) - RW */
203*06e7fa0aSDmitry Fleytman #define E1000_RDH0_A   0x00120     /* Alias to RDH0 */
2047c23b892Sbalrog #define E1000_RDT0     E1000_RDT   /* RX Desc Tail (0) - RW */
205*06e7fa0aSDmitry Fleytman #define E1000_RDT0_A   0x00128     /* Alias to RDT0 */
2067c23b892Sbalrog #define E1000_RDTR0    E1000_RDTR  /* RX Delay Timer (0) - RW */
2077c23b892Sbalrog #define E1000_RXDCTL   0x02828  /* RX Descriptor Control queue 0 - RW */
2087c23b892Sbalrog #define E1000_RXDCTL1  0x02928  /* RX Descriptor Control queue 1 - RW */
2097c23b892Sbalrog #define E1000_RADV     0x0282C  /* RX Interrupt Absolute Delay Timer - RW */
2107c23b892Sbalrog #define E1000_RSRPD    0x02C00  /* RX Small Packet Detect - RW */
2117c23b892Sbalrog #define E1000_RAID     0x02C08  /* Receive Ack Interrupt Delay - RW */
2127c23b892Sbalrog #define E1000_TXDMAC   0x03000  /* TX DMA Control - RW */
2137c23b892Sbalrog #define E1000_KABGTXD  0x03004  /* AFE Band Gap Transmit Ref Data */
214*06e7fa0aSDmitry Fleytman #define E1000_POEMB    0x00F10  /* PHY OEM Bits Register - RW */
21572ea771cSLeonid Bloch #define E1000_RDFH     0x02410  /* Receive Data FIFO Head Register - RW */
216*06e7fa0aSDmitry Fleytman #define E1000_RDFH_A   0x08000  /* Alias to RDFH */
21772ea771cSLeonid Bloch #define E1000_RDFT     0x02418  /* Receive Data FIFO Tail Register - RW */
218*06e7fa0aSDmitry Fleytman #define E1000_RDFT_A   0x08008  /* Alias to RDFT */
21972ea771cSLeonid Bloch #define E1000_RDFHS    0x02420  /* Receive Data FIFO Head Saved Register - RW */
22072ea771cSLeonid Bloch #define E1000_RDFTS    0x02428  /* Receive Data FIFO Tail Saved Register - RW */
22172ea771cSLeonid Bloch #define E1000_RDFPC    0x02430  /* Receive Data FIFO Packet Count - RW */
2227c23b892Sbalrog #define E1000_TDFH     0x03410  /* TX Data FIFO Head - RW */
223*06e7fa0aSDmitry Fleytman #define E1000_TDFH_A   0x08010  /* Alias to TDFH */
2247c23b892Sbalrog #define E1000_TDFT     0x03418  /* TX Data FIFO Tail - RW */
225*06e7fa0aSDmitry Fleytman #define E1000_TDFT_A   0x08018  /* Alias to TDFT */
2267c23b892Sbalrog #define E1000_TDFHS    0x03420  /* TX Data FIFO Head Saved - RW */
2277c23b892Sbalrog #define E1000_TDFTS    0x03428  /* TX Data FIFO Tail Saved - RW */
2287c23b892Sbalrog #define E1000_TDFPC    0x03430  /* TX Data FIFO Packet Count - RW */
2297c23b892Sbalrog #define E1000_TDBAL    0x03800  /* TX Descriptor Base Address Low - RW */
230*06e7fa0aSDmitry Fleytman #define E1000_TDBAL_A  0x00420  /* Alias to TDBAL */
2317c23b892Sbalrog #define E1000_TDBAH    0x03804  /* TX Descriptor Base Address High - RW */
232*06e7fa0aSDmitry Fleytman #define E1000_TDBAH_A  0x00424  /* Alias to TDBAH */
2337c23b892Sbalrog #define E1000_TDLEN    0x03808  /* TX Descriptor Length - RW */
234*06e7fa0aSDmitry Fleytman #define E1000_TDLEN_A  0x00428  /* Alias to TDLEN */
2357c23b892Sbalrog #define E1000_TDH      0x03810  /* TX Descriptor Head - RW */
236*06e7fa0aSDmitry Fleytman #define E1000_TDH_A    0x00430  /* Alias to TDH */
2377c23b892Sbalrog #define E1000_TDT      0x03818  /* TX Descripotr Tail - RW */
238*06e7fa0aSDmitry Fleytman #define E1000_TDT_A    0x00438  /* Alias to TDT */
2397c23b892Sbalrog #define E1000_TIDV     0x03820  /* TX Interrupt Delay Value - RW */
240*06e7fa0aSDmitry Fleytman #define E1000_TIDV_A   0x00440  /* Alias to TIDV */
2417c23b892Sbalrog #define E1000_TXDCTL   0x03828  /* TX Descriptor Control - RW */
2427c23b892Sbalrog #define E1000_TADV     0x0382C  /* TX Interrupt Absolute Delay Val - RW */
2437c23b892Sbalrog #define E1000_TSPMT    0x03830  /* TCP Segmentation PAD & Min Threshold - RW */
2447c23b892Sbalrog #define E1000_TARC0    0x03840  /* TX Arbitration Count (0) */
2457c23b892Sbalrog #define E1000_TDBAL1   0x03900  /* TX Desc Base Address Low (1) - RW */
2467c23b892Sbalrog #define E1000_TDBAH1   0x03904  /* TX Desc Base Address High (1) - RW */
2477c23b892Sbalrog #define E1000_TDLEN1   0x03908  /* TX Desc Length (1) - RW */
2487c23b892Sbalrog #define E1000_TDH1     0x03910  /* TX Desc Head (1) - RW */
2497c23b892Sbalrog #define E1000_TDT1     0x03918  /* TX Desc Tail (1) - RW */
2507c23b892Sbalrog #define E1000_TXDCTL1  0x03928  /* TX Descriptor Control (1) - RW */
2517c23b892Sbalrog #define E1000_TARC1    0x03940  /* TX Arbitration Count (1) */
2527c23b892Sbalrog #define E1000_CRCERRS  0x04000  /* CRC Error Count - R/clr */
2537c23b892Sbalrog #define E1000_ALGNERRC 0x04004  /* Alignment Error Count - R/clr */
2547c23b892Sbalrog #define E1000_SYMERRS  0x04008  /* Symbol Error Count - R/clr */
2557c23b892Sbalrog #define E1000_RXERRC   0x0400C  /* Receive Error Count - R/clr */
2567c23b892Sbalrog #define E1000_MPC      0x04010  /* Missed Packet Count - R/clr */
2577c23b892Sbalrog #define E1000_SCC      0x04014  /* Single Collision Count - R/clr */
2587c23b892Sbalrog #define E1000_ECOL     0x04018  /* Excessive Collision Count - R/clr */
2597c23b892Sbalrog #define E1000_MCC      0x0401C  /* Multiple Collision Count - R/clr */
2607c23b892Sbalrog #define E1000_LATECOL  0x04020  /* Late Collision Count - R/clr */
2617c23b892Sbalrog #define E1000_COLC     0x04028  /* Collision Count - R/clr */
2627c23b892Sbalrog #define E1000_DC       0x04030  /* Defer Count - R/clr */
2637c23b892Sbalrog #define E1000_TNCRS    0x04034  /* TX-No CRS - R/clr */
2647c23b892Sbalrog #define E1000_SEC      0x04038  /* Sequence Error Count - R/clr */
2657c23b892Sbalrog #define E1000_CEXTERR  0x0403C  /* Carrier Extension Error Count - R/clr */
2667c23b892Sbalrog #define E1000_RLEC     0x04040  /* Receive Length Error Count - R/clr */
2677c23b892Sbalrog #define E1000_XONRXC   0x04048  /* XON RX Count - R/clr */
2687c23b892Sbalrog #define E1000_XONTXC   0x0404C  /* XON TX Count - R/clr */
2697c23b892Sbalrog #define E1000_XOFFRXC  0x04050  /* XOFF RX Count - R/clr */
2707c23b892Sbalrog #define E1000_XOFFTXC  0x04054  /* XOFF TX Count - R/clr */
2717c23b892Sbalrog #define E1000_FCRUC    0x04058  /* Flow Control RX Unsupported Count- R/clr */
2727c23b892Sbalrog #define E1000_PRC64    0x0405C  /* Packets RX (64 bytes) - R/clr */
2737c23b892Sbalrog #define E1000_PRC127   0x04060  /* Packets RX (65-127 bytes) - R/clr */
2747c23b892Sbalrog #define E1000_PRC255   0x04064  /* Packets RX (128-255 bytes) - R/clr */
2757c23b892Sbalrog #define E1000_PRC511   0x04068  /* Packets RX (255-511 bytes) - R/clr */
2767c23b892Sbalrog #define E1000_PRC1023  0x0406C  /* Packets RX (512-1023 bytes) - R/clr */
2777c23b892Sbalrog #define E1000_PRC1522  0x04070  /* Packets RX (1024-1522 bytes) - R/clr */
2787c23b892Sbalrog #define E1000_GPRC     0x04074  /* Good Packets RX Count - R/clr */
2797c23b892Sbalrog #define E1000_BPRC     0x04078  /* Broadcast Packets RX Count - R/clr */
2807c23b892Sbalrog #define E1000_MPRC     0x0407C  /* Multicast Packets RX Count - R/clr */
2817c23b892Sbalrog #define E1000_GPTC     0x04080  /* Good Packets TX Count - R/clr */
2827c23b892Sbalrog #define E1000_GORCL    0x04088  /* Good Octets RX Count Low - R/clr */
2837c23b892Sbalrog #define E1000_GORCH    0x0408C  /* Good Octets RX Count High - R/clr */
2847c23b892Sbalrog #define E1000_GOTCL    0x04090  /* Good Octets TX Count Low - R/clr */
2857c23b892Sbalrog #define E1000_GOTCH    0x04094  /* Good Octets TX Count High - R/clr */
2867c23b892Sbalrog #define E1000_RNBC     0x040A0  /* RX No Buffers Count - R/clr */
2877c23b892Sbalrog #define E1000_RUC      0x040A4  /* RX Undersize Count - R/clr */
2887c23b892Sbalrog #define E1000_RFC      0x040A8  /* RX Fragment Count - R/clr */
2897c23b892Sbalrog #define E1000_ROC      0x040AC  /* RX Oversize Count - R/clr */
2907c23b892Sbalrog #define E1000_RJC      0x040B0  /* RX Jabber Count - R/clr */
2917c23b892Sbalrog #define E1000_MGTPRC   0x040B4  /* Management Packets RX Count - R/clr */
2927c23b892Sbalrog #define E1000_MGTPDC   0x040B8  /* Management Packets Dropped Count - R/clr */
2937c23b892Sbalrog #define E1000_MGTPTC   0x040BC  /* Management Packets TX Count - R/clr */
2947c23b892Sbalrog #define E1000_TORL     0x040C0  /* Total Octets RX Low - R/clr */
2957c23b892Sbalrog #define E1000_TORH     0x040C4  /* Total Octets RX High - R/clr */
2967c23b892Sbalrog #define E1000_TOTL     0x040C8  /* Total Octets TX Low - R/clr */
2977c23b892Sbalrog #define E1000_TOTH     0x040CC  /* Total Octets TX High - R/clr */
2987c23b892Sbalrog #define E1000_TPR      0x040D0  /* Total Packets RX - R/clr */
2997c23b892Sbalrog #define E1000_TPT      0x040D4  /* Total Packets TX - R/clr */
3007c23b892Sbalrog #define E1000_PTC64    0x040D8  /* Packets TX (64 bytes) - R/clr */
3017c23b892Sbalrog #define E1000_PTC127   0x040DC  /* Packets TX (65-127 bytes) - R/clr */
3027c23b892Sbalrog #define E1000_PTC255   0x040E0  /* Packets TX (128-255 bytes) - R/clr */
3037c23b892Sbalrog #define E1000_PTC511   0x040E4  /* Packets TX (256-511 bytes) - R/clr */
3047c23b892Sbalrog #define E1000_PTC1023  0x040E8  /* Packets TX (512-1023 bytes) - R/clr */
3057c23b892Sbalrog #define E1000_PTC1522  0x040EC  /* Packets TX (1024-1522 Bytes) - R/clr */
3067c23b892Sbalrog #define E1000_MPTC     0x040F0  /* Multicast Packets TX Count - R/clr */
3077c23b892Sbalrog #define E1000_BPTC     0x040F4  /* Broadcast Packets TX Count - R/clr */
3087c23b892Sbalrog #define E1000_TSCTC    0x040F8  /* TCP Segmentation Context TX - R/clr */
3097c23b892Sbalrog #define E1000_TSCTFC   0x040FC  /* TCP Segmentation Context TX Fail - R/clr */
3107c23b892Sbalrog #define E1000_IAC      0x04100  /* Interrupt Assertion Count */
3117c23b892Sbalrog #define E1000_ICRXPTC  0x04104  /* Interrupt Cause Rx Packet Timer Expire Count */
3127c23b892Sbalrog #define E1000_ICRXATC  0x04108  /* Interrupt Cause Rx Absolute Timer Expire Count */
3137c23b892Sbalrog #define E1000_ICTXPTC  0x0410C  /* Interrupt Cause Tx Packet Timer Expire Count */
3147c23b892Sbalrog #define E1000_ICTXATC  0x04110  /* Interrupt Cause Tx Absolute Timer Expire Count */
3157c23b892Sbalrog #define E1000_ICTXQEC  0x04118  /* Interrupt Cause Tx Queue Empty Count */
3167c23b892Sbalrog #define E1000_ICTXQMTC 0x0411C  /* Interrupt Cause Tx Queue Minimum Threshold Count */
3177c23b892Sbalrog #define E1000_ICRXDMTC 0x04120  /* Interrupt Cause Rx Descriptor Minimum Threshold Count */
3187c23b892Sbalrog #define E1000_ICRXOC   0x04124  /* Interrupt Cause Receiver Overrun Count */
3197c23b892Sbalrog #define E1000_RXCSUM   0x05000  /* RX Checksum Control - RW */
3207c23b892Sbalrog #define E1000_RFCTL    0x05008  /* Receive Filter Control*/
321*06e7fa0aSDmitry Fleytman #define E1000_MAVTV0   0x05010  /* Management VLAN TAG Value 0 */
322*06e7fa0aSDmitry Fleytman #define E1000_MAVTV1   0x05014  /* Management VLAN TAG Value 1 */
323*06e7fa0aSDmitry Fleytman #define E1000_MAVTV2   0x05018  /* Management VLAN TAG Value 2 */
324*06e7fa0aSDmitry Fleytman #define E1000_MAVTV3   0x0501c  /* Management VLAN TAG Value 3 */
3257c23b892Sbalrog #define E1000_MTA      0x05200  /* Multicast Table Array - RW Array */
3267c23b892Sbalrog #define E1000_RA       0x05400  /* Receive Address - RW Array */
327*06e7fa0aSDmitry Fleytman #define E1000_RA_A     0x00040  /* Alias to RA */
3287c23b892Sbalrog #define E1000_VFTA     0x05600  /* VLAN Filter Table Array - RW Array */
329*06e7fa0aSDmitry Fleytman #define E1000_VFTA_A   0x00600  /* Alias to VFTA */
3307c23b892Sbalrog #define E1000_WUC      0x05800  /* Wakeup Control - RW */
3317c23b892Sbalrog #define E1000_WUFC     0x05808  /* Wakeup Filter Control - RW */
3327c23b892Sbalrog #define E1000_WUS      0x05810  /* Wakeup Status - RO */
3337c23b892Sbalrog #define E1000_MANC     0x05820  /* Management Control - RW */
3347c23b892Sbalrog #define E1000_IPAV     0x05838  /* IP Address Valid - RW */
3357c23b892Sbalrog #define E1000_IP4AT    0x05840  /* IPv4 Address Table - RW Array */
3367c23b892Sbalrog #define E1000_IP6AT    0x05880  /* IPv6 Address Table - RW Array */
3377c23b892Sbalrog #define E1000_WUPL     0x05900  /* Wakeup Packet Length - RW */
3387c23b892Sbalrog #define E1000_WUPM     0x05A00  /* Wakeup Packet Memory - RO A */
339*06e7fa0aSDmitry Fleytman #define E1000_MFUTP01  0x05828  /* Management Flex UDP/TCP Ports 0/1 - RW */
340*06e7fa0aSDmitry Fleytman #define E1000_MFUTP23  0x05830  /* Management Flex UDP/TCP Ports 2/3 - RW */
341*06e7fa0aSDmitry Fleytman #define E1000_MFVAL    0x05824  /* Manageability Filters Valid - RW */
342*06e7fa0aSDmitry Fleytman #define E1000_MDEF     0x05890  /* Manageability Decision Filters - RW Array */
3437c23b892Sbalrog #define E1000_FFLT     0x05F00  /* Flexible Filter Length Table - RW Array */
3447c23b892Sbalrog #define E1000_HOST_IF  0x08800  /* Host Interface */
3457c23b892Sbalrog #define E1000_FFMT     0x09000  /* Flexible Filter Mask Table - RW Array */
346*06e7fa0aSDmitry Fleytman #define E1000_FTFT     0x09400  /* Flexible TCO Filter Table - RW Array */
3477c23b892Sbalrog #define E1000_FFVT     0x09800  /* Flexible Filter Value Table - RW Array */
3487c23b892Sbalrog 
3497c23b892Sbalrog #define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */
3507c23b892Sbalrog #define E1000_MDPHYA     0x0003C /* PHY address - RW */
35166a0a2cbSDong Xu Wang #define E1000_MANC2H     0x05860 /* Management Control To Host - RW */
3527c23b892Sbalrog #define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */
3537c23b892Sbalrog 
3547c23b892Sbalrog #define E1000_GCR       0x05B00 /* PCI-Ex Control */
355*06e7fa0aSDmitry Fleytman #define E1000_FUNCTAG   0x05B08 /* Function-Tag Register */
3567c23b892Sbalrog #define E1000_GSCL_1    0x05B10 /* PCI-Ex Statistic Control #1 */
3577c23b892Sbalrog #define E1000_GSCL_2    0x05B14 /* PCI-Ex Statistic Control #2 */
3587c23b892Sbalrog #define E1000_GSCL_3    0x05B18 /* PCI-Ex Statistic Control #3 */
3597c23b892Sbalrog #define E1000_GSCL_4    0x05B1C /* PCI-Ex Statistic Control #4 */
360*06e7fa0aSDmitry Fleytman #define E1000_GSCN_0    0x05B20 /* 3GIO Statistic Counter Register #0 */
361*06e7fa0aSDmitry Fleytman #define E1000_GSCN_1    0x05B24 /* 3GIO Statistic Counter Register #1 */
362*06e7fa0aSDmitry Fleytman #define E1000_GSCN_2    0x05B28 /* 3GIO Statistic Counter Register #2 */
363*06e7fa0aSDmitry Fleytman #define E1000_GSCN_3    0x05B2C /* 3GIO Statistic Counter Register #3 */
3647c23b892Sbalrog #define E1000_FACTPS    0x05B30 /* Function Active and Power State to MNG */
3657c23b892Sbalrog #define E1000_SWSM      0x05B50 /* SW Semaphore */
366*06e7fa0aSDmitry Fleytman #define E1000_GCR2      0x05B64 /* 3GIO Control Register 2 */
3677c23b892Sbalrog #define E1000_FWSM      0x05B54 /* FW Semaphore */
368*06e7fa0aSDmitry Fleytman #define E1000_PBACLR    0x05B68 /* MSI-X PBA Clear */
3697c23b892Sbalrog #define E1000_FFLT_DBG  0x05F04 /* Debug Register */
3707c23b892Sbalrog #define E1000_HICR      0x08F00 /* Host Inteface Control */
3717c23b892Sbalrog 
372*06e7fa0aSDmitry Fleytman #define E1000_TSYNCRXCTL 0x0B620 /* Rx Time Sync Control register - RW */
373*06e7fa0aSDmitry Fleytman #define E1000_TSYNCTXCTL 0x0B614 /* Tx Time Sync Control register - RW */
374*06e7fa0aSDmitry Fleytman #define E1000_TIMINCA    0x0B608 /* Increment attributes register - RW */
375*06e7fa0aSDmitry Fleytman #define E1000_RXSTMPL    0x0B624 /* Rx timestamp Low - RO */
376*06e7fa0aSDmitry Fleytman #define E1000_RXSTMPH    0x0B628 /* Rx timestamp High - RO */
377*06e7fa0aSDmitry Fleytman #define E1000_TXSTMPL    0x0B618 /* Tx timestamp value Low - RO */
378*06e7fa0aSDmitry Fleytman #define E1000_TXSTMPH    0x0B61C /* Tx timestamp value High - RO */
379*06e7fa0aSDmitry Fleytman #define E1000_SYSTIML    0x0B600 /* System time register Low - RO */
380*06e7fa0aSDmitry Fleytman #define E1000_SYSTIMH    0x0B604 /* System time register High - RO */
381*06e7fa0aSDmitry Fleytman #define E1000_TIMINCA    0x0B608 /* Increment attributes register - RW */
382*06e7fa0aSDmitry Fleytman #define E1000_RXMTRL     0x0B634 /* Time sync Rx EtherType and Msg Type - RW */
383*06e7fa0aSDmitry Fleytman #define E1000_RXUDP      0x0B638 /* Time Sync Rx UDP Port - RW */
384*06e7fa0aSDmitry Fleytman #define E1000_RXSATRL    0x0B62C /* Rx timestamp attribute low - RO */
385*06e7fa0aSDmitry Fleytman #define E1000_RXSATRH    0x0B630 /* Rx timestamp attribute high - RO */
386*06e7fa0aSDmitry Fleytman #define E1000_TIMADJL    0x0B60C /* Time Adjustment Offset register Low - RW */
387*06e7fa0aSDmitry Fleytman #define E1000_TIMADJH    0x0B610 /* Time Adjustment Offset register High - RW */
388*06e7fa0aSDmitry Fleytman #define E1000_RXCFGL     0x0B634 /* RX Ethertype and Message Type - RW*/
389*06e7fa0aSDmitry Fleytman 
3907c23b892Sbalrog /* RSS registers */
3917c23b892Sbalrog #define E1000_CPUVEC    0x02C10 /* CPU Vector Register - RW */
3927c23b892Sbalrog #define E1000_MRQC      0x05818 /* Multiple Receive Control - RW */
3937c23b892Sbalrog #define E1000_RETA      0x05C00 /* Redirection Table - RW Array */
3947c23b892Sbalrog #define E1000_RSSRK     0x05C80 /* RSS Random Key - RW Array */
3957c23b892Sbalrog #define E1000_RSSIM     0x05864 /* RSS Interrupt Mask */
3967c23b892Sbalrog #define E1000_RSSIR     0x05868 /* RSS Interrupt Request */
3977c23b892Sbalrog 
398*06e7fa0aSDmitry Fleytman #define E1000_MRQC_ENABLED(mrqc) (((mrqc) & (BIT(0) | BIT(1))) == BIT(0))
399*06e7fa0aSDmitry Fleytman 
400*06e7fa0aSDmitry Fleytman #define E1000_RETA_IDX(hash)        ((hash) & (BIT(7) - 1))
401*06e7fa0aSDmitry Fleytman #define E1000_RETA_VAL(reta, hash)  (((uint8_t *)(reta))[E1000_RETA_IDX(hash)])
402*06e7fa0aSDmitry Fleytman #define E1000_RSS_QUEUE(reta, hash) ((E1000_RETA_VAL(reta, hash) & BIT(7)) >> 7)
403*06e7fa0aSDmitry Fleytman 
404*06e7fa0aSDmitry Fleytman #define E1000_MRQC_EN_TCPIPV4(mrqc) ((mrqc) & BIT(16))
405*06e7fa0aSDmitry Fleytman #define E1000_MRQC_EN_IPV4(mrqc)    ((mrqc) & BIT(17))
406*06e7fa0aSDmitry Fleytman #define E1000_MRQC_EN_TCPIPV6(mrqc) ((mrqc) & BIT(18))
407*06e7fa0aSDmitry Fleytman #define E1000_MRQC_EN_IPV6EX(mrqc)  ((mrqc) & BIT(19))
408*06e7fa0aSDmitry Fleytman #define E1000_MRQC_EN_IPV6(mrqc)    ((mrqc) & BIT(20))
409*06e7fa0aSDmitry Fleytman 
410*06e7fa0aSDmitry Fleytman #define E1000_MRQ_RSS_TYPE_NONE     (0)
411*06e7fa0aSDmitry Fleytman #define E1000_MRQ_RSS_TYPE_IPV4TCP  (1)
412*06e7fa0aSDmitry Fleytman #define E1000_MRQ_RSS_TYPE_IPV4     (2)
413*06e7fa0aSDmitry Fleytman #define E1000_MRQ_RSS_TYPE_IPV6TCP  (3)
414*06e7fa0aSDmitry Fleytman #define E1000_MRQ_RSS_TYPE_IPV6EX   (4)
415*06e7fa0aSDmitry Fleytman #define E1000_MRQ_RSS_TYPE_IPV6     (5)
416*06e7fa0aSDmitry Fleytman 
417*06e7fa0aSDmitry Fleytman #define E1000_ICR_ASSERTED BIT(31)
418*06e7fa0aSDmitry Fleytman #define E1000_EIAC_MASK    0x01F00000
419*06e7fa0aSDmitry Fleytman 
420*06e7fa0aSDmitry Fleytman /* IVAR register parsing helpers */
421*06e7fa0aSDmitry Fleytman #define E1000_IVAR_INT_ALLOC_VALID  (0x8)
422*06e7fa0aSDmitry Fleytman 
423*06e7fa0aSDmitry Fleytman #define E1000_IVAR_RXQ0_SHIFT       (0)
424*06e7fa0aSDmitry Fleytman #define E1000_IVAR_RXQ1_SHIFT       (4)
425*06e7fa0aSDmitry Fleytman #define E1000_IVAR_TXQ0_SHIFT       (8)
426*06e7fa0aSDmitry Fleytman #define E1000_IVAR_TXQ1_SHIFT       (12)
427*06e7fa0aSDmitry Fleytman #define E1000_IVAR_OTHER_SHIFT      (16)
428*06e7fa0aSDmitry Fleytman 
429*06e7fa0aSDmitry Fleytman #define E1000_IVAR_ENTRY_MASK       (0xF)
430*06e7fa0aSDmitry Fleytman #define E1000_IVAR_ENTRY_VALID_MASK E1000_IVAR_INT_ALLOC_VALID
431*06e7fa0aSDmitry Fleytman #define E1000_IVAR_ENTRY_VEC_MASK   (0x7)
432*06e7fa0aSDmitry Fleytman 
433*06e7fa0aSDmitry Fleytman #define E1000_IVAR_RXQ0(x)          ((x) >> E1000_IVAR_RXQ0_SHIFT)
434*06e7fa0aSDmitry Fleytman #define E1000_IVAR_RXQ1(x)          ((x) >> E1000_IVAR_RXQ1_SHIFT)
435*06e7fa0aSDmitry Fleytman #define E1000_IVAR_TXQ0(x)          ((x) >> E1000_IVAR_TXQ0_SHIFT)
436*06e7fa0aSDmitry Fleytman #define E1000_IVAR_TXQ1(x)          ((x) >> E1000_IVAR_TXQ1_SHIFT)
437*06e7fa0aSDmitry Fleytman #define E1000_IVAR_OTHER(x)         ((x) >> E1000_IVAR_OTHER_SHIFT)
438*06e7fa0aSDmitry Fleytman 
439*06e7fa0aSDmitry Fleytman #define E1000_IVAR_ENTRY_VALID(x)   ((x) & E1000_IVAR_ENTRY_VALID_MASK)
440*06e7fa0aSDmitry Fleytman #define E1000_IVAR_ENTRY_VEC(x)     ((x) & E1000_IVAR_ENTRY_VEC_MASK)
441*06e7fa0aSDmitry Fleytman 
442*06e7fa0aSDmitry Fleytman #define E1000_IVAR_TX_INT_EVERY_WB  BIT(31)
443*06e7fa0aSDmitry Fleytman 
444*06e7fa0aSDmitry Fleytman /* RFCTL register bits */
445*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_ISCSI_DIS           0x00000001
446*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_NFSW_DIS            0x00000040
447*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_NFSR_DIS            0x00000080
448*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_IPV6_DIS            0x00000400
449*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_IPV6_XSUM_DIS       0x00000800
450*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_ACK_DIS             0x00001000
451*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_ACK_DATA_DIS        0x00002000
452*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_IPFRSP_DIS          0x00004000
453*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_EXTEN               0x00008000
454*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_IPV6_EX_DIS         0x00010000
455*06e7fa0aSDmitry Fleytman #define E1000_RFCTL_NEW_IPV6_EXT_DIS    0x00020000
456*06e7fa0aSDmitry Fleytman 
457*06e7fa0aSDmitry Fleytman /* PSRCTL parsing */
458*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BSIZE0_MASK   0x0000007F
459*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BSIZE1_MASK   0x00003F00
460*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BSIZE2_MASK   0x003F0000
461*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BSIZE3_MASK   0x3F000000
462*06e7fa0aSDmitry Fleytman 
463*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BSIZE0_SHIFT  0
464*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BSIZE1_SHIFT  8
465*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BSIZE2_SHIFT  16
466*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BSIZE3_SHIFT  24
467*06e7fa0aSDmitry Fleytman 
468*06e7fa0aSDmitry Fleytman #define E1000_PSRCTL_BUFFS_PER_DESC 4
469*06e7fa0aSDmitry Fleytman 
470*06e7fa0aSDmitry Fleytman /* TARC* parsing */
471*06e7fa0aSDmitry Fleytman #define E1000_TARC_ENABLE BIT(10)
472*06e7fa0aSDmitry Fleytman 
4737c23b892Sbalrog /* PHY 1000 MII Register/Bit Definitions */
4747c23b892Sbalrog /* PHY Registers defined by IEEE */
4757c23b892Sbalrog #define PHY_CTRL         0x00 /* Control Register */
4767c23b892Sbalrog #define PHY_STATUS       0x01 /* Status Regiser */
4777c23b892Sbalrog #define PHY_ID1          0x02 /* Phy Id Reg (word 1) */
4787c23b892Sbalrog #define PHY_ID2          0x03 /* Phy Id Reg (word 2) */
4797c23b892Sbalrog #define PHY_AUTONEG_ADV  0x04 /* Autoneg Advertisement */
4807c23b892Sbalrog #define PHY_LP_ABILITY   0x05 /* Link Partner Ability (Base Page) */
4817c23b892Sbalrog #define PHY_AUTONEG_EXP  0x06 /* Autoneg Expansion Reg */
4827c23b892Sbalrog #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */
4837c23b892Sbalrog #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
4847c23b892Sbalrog #define PHY_1000T_CTRL   0x09 /* 1000Base-T Control Reg */
4857c23b892Sbalrog #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
4867c23b892Sbalrog #define PHY_EXT_STATUS   0x0F /* Extended Status Reg */
4877c23b892Sbalrog 
488*06e7fa0aSDmitry Fleytman /* 82574-specific registers */
489*06e7fa0aSDmitry Fleytman #define PHY_COPPER_CTRL1      0x10 /* Copper Specific Control Register 1 */
490*06e7fa0aSDmitry Fleytman #define PHY_COPPER_STAT1      0x11 /* Copper Specific Status Register 1 */
491*06e7fa0aSDmitry Fleytman #define PHY_COPPER_INT_ENABLE 0x12  /* Interrupt Enable Register */
492*06e7fa0aSDmitry Fleytman #define PHY_COPPER_STAT2      0x13 /* Copper Specific Status Register 2 */
493*06e7fa0aSDmitry Fleytman #define PHY_COPPER_CTRL3      0x14 /* Copper Specific Control Register 3 */
494*06e7fa0aSDmitry Fleytman #define PHY_COPPER_CTRL2      0x1A /* Copper Specific Control Register 2 */
495*06e7fa0aSDmitry Fleytman #define PHY_RX_ERR_CNTR       0x15  /* Receive Error Counter */
496*06e7fa0aSDmitry Fleytman #define PHY_PAGE              0x16 /* Page Address (Any page) */
497*06e7fa0aSDmitry Fleytman #define PHY_OEM_BITS          0x19 /* OEM Bits (Page 0) */
498*06e7fa0aSDmitry Fleytman #define PHY_BIAS_1            0x1d /* Bias Setting Register */
499*06e7fa0aSDmitry Fleytman #define PHY_BIAS_2            0x1e /* Bias Setting Register */
500*06e7fa0aSDmitry Fleytman 
501*06e7fa0aSDmitry Fleytman /* 82574-specific registers - page 2 */
502*06e7fa0aSDmitry Fleytman #define PHY_MAC_CTRL1         0x10 /* MAC Specific Control Register 1 */
503*06e7fa0aSDmitry Fleytman #define PHY_MAC_INT_ENABLE    0x12 /* MAC Interrupt Enable Register */
504*06e7fa0aSDmitry Fleytman #define PHY_MAC_STAT          0x13 /* MAC Specific Status Register */
505*06e7fa0aSDmitry Fleytman #define PHY_MAC_CTRL2         0x15 /* MAC Specific Control Register 2 */
506*06e7fa0aSDmitry Fleytman 
507*06e7fa0aSDmitry Fleytman /* 82574-specific registers - page 3 */
508*06e7fa0aSDmitry Fleytman #define PHY_LED_03_FUNC_CTRL1 0x10 /* LED[3:0] Function Control */
509*06e7fa0aSDmitry Fleytman #define PHY_LED_03_POL_CTRL   0x11 /* LED[3:0] Polarity Control */
510*06e7fa0aSDmitry Fleytman #define PHY_LED_TIMER_CTRL    0x12 /* LED Timer Control */
511*06e7fa0aSDmitry Fleytman #define PHY_LED_45_CTRL       0x13 /* LED[5:4] Function Control and Polarity */
512*06e7fa0aSDmitry Fleytman 
513*06e7fa0aSDmitry Fleytman /* 82574-specific registers - page 5 */
514*06e7fa0aSDmitry Fleytman #define PHY_1000T_SKEW        0x14 /* 1000 BASE - T Pair Skew Register */
515*06e7fa0aSDmitry Fleytman #define PHY_1000T_SWAP        0x15 /* 1000 BASE - T Pair Swap and Polarity */
516*06e7fa0aSDmitry Fleytman 
517*06e7fa0aSDmitry Fleytman /* 82574-specific registers - page 6 */
518*06e7fa0aSDmitry Fleytman #define PHY_CRC_COUNTERS      0x11 /* CRC Counters */
519*06e7fa0aSDmitry Fleytman 
520*06e7fa0aSDmitry Fleytman #define PHY_PAGE_RW_MASK 0x7F /* R/W part of page address register */
521*06e7fa0aSDmitry Fleytman 
5227c23b892Sbalrog #define MAX_PHY_REG_ADDRESS        0x1F  /* 5 bit address bus (0-0x1F) */
5237c23b892Sbalrog #define MAX_PHY_MULTI_PAGE_REG     0xF   /* Registers equal on all pages */
5247c23b892Sbalrog 
5257c23b892Sbalrog /* M88E1000 Specific Registers */
5267c23b892Sbalrog #define M88E1000_PHY_SPEC_CTRL     0x10  /* PHY Specific Control Register */
5277c23b892Sbalrog #define M88E1000_PHY_SPEC_STATUS   0x11  /* PHY Specific Status Register */
5287c23b892Sbalrog #define M88E1000_INT_ENABLE        0x12  /* Interrupt Enable Register */
5297c23b892Sbalrog #define M88E1000_INT_STATUS        0x13  /* Interrupt Status Register */
5307c23b892Sbalrog #define M88E1000_EXT_PHY_SPEC_CTRL 0x14  /* Extended PHY Specific Control */
5317c23b892Sbalrog #define M88E1000_RX_ERR_CNTR       0x15  /* Receive Error Counter */
5327c23b892Sbalrog 
5337c23b892Sbalrog #define M88E1000_PHY_EXT_CTRL      0x1A  /* PHY extend control register */
5347c23b892Sbalrog #define M88E1000_PHY_PAGE_SELECT   0x1D  /* Reg 29 for page number setting */
5357c23b892Sbalrog #define M88E1000_PHY_GEN_CONTROL   0x1E  /* Its meaning depends on reg 29 */
5367c23b892Sbalrog #define M88E1000_PHY_VCO_REG_BIT8  0x100 /* Bits 8 & 11 are adjusted for */
5377c23b892Sbalrog #define M88E1000_PHY_VCO_REG_BIT11 0x800    /* improved BER performance */
5387c23b892Sbalrog 
5392e54cc21SJason Wang /* PHY Control Register */
5402e54cc21SJason Wang #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
5412e54cc21SJason Wang #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
5422e54cc21SJason Wang #define MII_CR_FULL_DUPLEX      0x0100 /* FDX =1, half duplex =0 */
5432e54cc21SJason Wang #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
5442e54cc21SJason Wang #define MII_CR_ISOLATE          0x0400 /* Isolate PHY from MII */
5452e54cc21SJason Wang #define MII_CR_POWER_DOWN       0x0800 /* Power down */
5462e54cc21SJason Wang #define MII_CR_AUTO_NEG_EN      0x1000 /* Auto Neg Enable */
5472e54cc21SJason Wang #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
5482e54cc21SJason Wang #define MII_CR_LOOPBACK         0x4000 /* 0 = normal, 1 = loopback */
5492e54cc21SJason Wang #define MII_CR_RESET            0x8000 /* 0 = normal, 1 = PHY reset */
5502e54cc21SJason Wang 
551d4044c2aSBjørn Mork /* PHY Status Register */
552d4044c2aSBjørn Mork #define MII_SR_EXTENDED_CAPS     0x0001	/* Extended register capabilities */
553d4044c2aSBjørn Mork #define MII_SR_JABBER_DETECT     0x0002	/* Jabber Detected */
554d4044c2aSBjørn Mork #define MII_SR_LINK_STATUS       0x0004	/* Link Status 1 = link */
555d4044c2aSBjørn Mork #define MII_SR_AUTONEG_CAPS      0x0008	/* Auto Neg Capable */
556d4044c2aSBjørn Mork #define MII_SR_REMOTE_FAULT      0x0010	/* Remote Fault Detect */
557d4044c2aSBjørn Mork #define MII_SR_AUTONEG_COMPLETE  0x0020	/* Auto Neg Complete */
558d4044c2aSBjørn Mork #define MII_SR_PREAMBLE_SUPPRESS 0x0040	/* Preamble may be suppressed */
559d4044c2aSBjørn Mork #define MII_SR_EXTENDED_STATUS   0x0100	/* Ext. status info in Reg 0x0F */
560d4044c2aSBjørn Mork #define MII_SR_100T2_HD_CAPS     0x0200	/* 100T2 Half Duplex Capable */
561d4044c2aSBjørn Mork #define MII_SR_100T2_FD_CAPS     0x0400	/* 100T2 Full Duplex Capable */
562d4044c2aSBjørn Mork #define MII_SR_10T_HD_CAPS       0x0800	/* 10T   Half Duplex Capable */
563d4044c2aSBjørn Mork #define MII_SR_10T_FD_CAPS       0x1000	/* 10T   Full Duplex Capable */
564d4044c2aSBjørn Mork #define MII_SR_100X_HD_CAPS      0x2000	/* 100X  Half Duplex Capable */
565d4044c2aSBjørn Mork #define MII_SR_100X_FD_CAPS      0x4000	/* 100X  Full Duplex Capable */
566d4044c2aSBjørn Mork #define MII_SR_100T4_CAPS        0x8000	/* 100T4 Capable */
567d4044c2aSBjørn Mork 
5686883b591SGabriel L. Somlo /* PHY Link Partner Ability Register */
5696883b591SGabriel L. Somlo #define MII_LPAR_LPACK           0x4000 /* Acked by link partner */
5706883b591SGabriel L. Somlo 
5717c23b892Sbalrog /* Interrupt Cause Read */
5727c23b892Sbalrog #define E1000_ICR_TXDW          0x00000001 /* Transmit desc written back */
5737c23b892Sbalrog #define E1000_ICR_TXQE          0x00000002 /* Transmit Queue empty */
5747c23b892Sbalrog #define E1000_ICR_LSC           0x00000004 /* Link Status Change */
5757c23b892Sbalrog #define E1000_ICR_RXSEQ         0x00000008 /* rx sequence error */
5767c23b892Sbalrog #define E1000_ICR_RXDMT0        0x00000010 /* rx desc min. threshold (0) */
5777c23b892Sbalrog #define E1000_ICR_RXO           0x00000040 /* rx overrun */
5787c23b892Sbalrog #define E1000_ICR_RXT0          0x00000080 /* rx timer intr (ring 0) */
5797c23b892Sbalrog #define E1000_ICR_MDAC          0x00000200 /* MDIO access complete */
5807c23b892Sbalrog #define E1000_ICR_RXCFG         0x00000400 /* RX /c/ ordered set */
5817c23b892Sbalrog #define E1000_ICR_GPI_EN0       0x00000800 /* GP Int 0 */
5827c23b892Sbalrog #define E1000_ICR_GPI_EN1       0x00001000 /* GP Int 1 */
5837c23b892Sbalrog #define E1000_ICR_GPI_EN2       0x00002000 /* GP Int 2 */
5847c23b892Sbalrog #define E1000_ICR_GPI_EN3       0x00004000 /* GP Int 3 */
5857c23b892Sbalrog #define E1000_ICR_TXD_LOW       0x00008000
5867c23b892Sbalrog #define E1000_ICR_SRPD          0x00010000
5877c23b892Sbalrog #define E1000_ICR_ACK           0x00020000 /* Receive Ack frame */
5887c23b892Sbalrog #define E1000_ICR_MNG           0x00040000 /* Manageability event */
5897c23b892Sbalrog #define E1000_ICR_DOCK          0x00080000 /* Dock/Undock */
5907c23b892Sbalrog #define E1000_ICR_INT_ASSERTED  0x80000000 /* If this bit asserted, the driver should claim the interrupt */
5917c23b892Sbalrog #define E1000_ICR_RXD_FIFO_PAR0 0x00100000 /* queue 0 Rx descriptor FIFO parity error */
5927c23b892Sbalrog #define E1000_ICR_TXD_FIFO_PAR0 0x00200000 /* queue 0 Tx descriptor FIFO parity error */
5937c23b892Sbalrog #define E1000_ICR_HOST_ARB_PAR  0x00400000 /* host arb read buffer parity error */
5947c23b892Sbalrog #define E1000_ICR_PB_PAR        0x00800000 /* packet buffer parity error */
5957c23b892Sbalrog #define E1000_ICR_RXD_FIFO_PAR1 0x01000000 /* queue 1 Rx descriptor FIFO parity error */
5967c23b892Sbalrog #define E1000_ICR_TXD_FIFO_PAR1 0x02000000 /* queue 1 Tx descriptor FIFO parity error */
5977c23b892Sbalrog #define E1000_ICR_ALL_PARITY    0x03F00000 /* all parity error bits */
5987c23b892Sbalrog #define E1000_ICR_DSW           0x00000020 /* FW changed the status of DISSW bit in the FWSM */
5997c23b892Sbalrog #define E1000_ICR_PHYINT        0x00001000 /* LAN connected device generates an interrupt */
6007c23b892Sbalrog #define E1000_ICR_EPRST         0x00100000 /* ME handware reset occurs */
601*06e7fa0aSDmitry Fleytman #define E1000_ICR_RXQ0          0x00100000 /* Rx Queue 0 Interrupt */
602*06e7fa0aSDmitry Fleytman #define E1000_ICR_RXQ1          0x00200000 /* Rx Queue 1 Interrupt */
603*06e7fa0aSDmitry Fleytman #define E1000_ICR_TXQ0          0x00400000 /* Tx Queue 0 Interrupt */
604*06e7fa0aSDmitry Fleytman #define E1000_ICR_TXQ1          0x00800000 /* Tx Queue 1 Interrupt */
605*06e7fa0aSDmitry Fleytman #define E1000_ICR_OTHER         0x01000000 /* Other Interrupts */
606*06e7fa0aSDmitry Fleytman 
607*06e7fa0aSDmitry Fleytman #define E1000_ICR_OTHER_CAUSES (E1000_ICR_LSC  | \
608*06e7fa0aSDmitry Fleytman                                 E1000_ICR_RXO  | \
609*06e7fa0aSDmitry Fleytman                                 E1000_ICR_MDAC | \
610*06e7fa0aSDmitry Fleytman                                 E1000_ICR_SRPD | \
611*06e7fa0aSDmitry Fleytman                                 E1000_ICR_ACK  | \
612*06e7fa0aSDmitry Fleytman                                 E1000_ICR_MNG)
6137c23b892Sbalrog 
6147c23b892Sbalrog /* Interrupt Cause Set */
6157c23b892Sbalrog #define E1000_ICS_TXDW      E1000_ICR_TXDW      /* Transmit desc written back */
6167c23b892Sbalrog #define E1000_ICS_TXQE      E1000_ICR_TXQE      /* Transmit Queue empty */
6177c23b892Sbalrog #define E1000_ICS_LSC       E1000_ICR_LSC       /* Link Status Change */
6187c23b892Sbalrog #define E1000_ICS_RXSEQ     E1000_ICR_RXSEQ     /* rx sequence error */
6197c23b892Sbalrog #define E1000_ICS_RXDMT0    E1000_ICR_RXDMT0    /* rx desc min. threshold */
6207c23b892Sbalrog #define E1000_ICS_RXO       E1000_ICR_RXO       /* rx overrun */
6217c23b892Sbalrog #define E1000_ICS_RXT0      E1000_ICR_RXT0      /* rx timer intr */
6227c23b892Sbalrog #define E1000_ICS_MDAC      E1000_ICR_MDAC      /* MDIO access complete */
6237c23b892Sbalrog #define E1000_ICS_RXCFG     E1000_ICR_RXCFG     /* RX /c/ ordered set */
6247c23b892Sbalrog #define E1000_ICS_GPI_EN0   E1000_ICR_GPI_EN0   /* GP Int 0 */
6257c23b892Sbalrog #define E1000_ICS_GPI_EN1   E1000_ICR_GPI_EN1   /* GP Int 1 */
6267c23b892Sbalrog #define E1000_ICS_GPI_EN2   E1000_ICR_GPI_EN2   /* GP Int 2 */
6277c23b892Sbalrog #define E1000_ICS_GPI_EN3   E1000_ICR_GPI_EN3   /* GP Int 3 */
6287c23b892Sbalrog #define E1000_ICS_TXD_LOW   E1000_ICR_TXD_LOW
6297c23b892Sbalrog #define E1000_ICS_SRPD      E1000_ICR_SRPD
6307c23b892Sbalrog #define E1000_ICS_ACK       E1000_ICR_ACK       /* Receive Ack frame */
6317c23b892Sbalrog #define E1000_ICS_MNG       E1000_ICR_MNG       /* Manageability event */
6327c23b892Sbalrog #define E1000_ICS_DOCK      E1000_ICR_DOCK      /* Dock/Undock */
6337c23b892Sbalrog #define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
6347c23b892Sbalrog #define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
6357c23b892Sbalrog #define E1000_ICS_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR  /* host arb read buffer parity error */
6367c23b892Sbalrog #define E1000_ICS_PB_PAR        E1000_ICR_PB_PAR        /* packet buffer parity error */
6377c23b892Sbalrog #define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
6387c23b892Sbalrog #define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
6397c23b892Sbalrog #define E1000_ICS_DSW       E1000_ICR_DSW
6407c23b892Sbalrog #define E1000_ICS_PHYINT    E1000_ICR_PHYINT
6417c23b892Sbalrog #define E1000_ICS_EPRST     E1000_ICR_EPRST
6427c23b892Sbalrog 
6437c23b892Sbalrog /* Interrupt Mask Set */
6447c23b892Sbalrog #define E1000_IMS_TXDW      E1000_ICR_TXDW      /* Transmit desc written back */
6457c23b892Sbalrog #define E1000_IMS_TXQE      E1000_ICR_TXQE      /* Transmit Queue empty */
6467c23b892Sbalrog #define E1000_IMS_LSC       E1000_ICR_LSC       /* Link Status Change */
6477c23b892Sbalrog #define E1000_IMS_RXSEQ     E1000_ICR_RXSEQ     /* rx sequence error */
6487c23b892Sbalrog #define E1000_IMS_RXDMT0    E1000_ICR_RXDMT0    /* rx desc min. threshold */
6497c23b892Sbalrog #define E1000_IMS_RXO       E1000_ICR_RXO       /* rx overrun */
6507c23b892Sbalrog #define E1000_IMS_RXT0      E1000_ICR_RXT0      /* rx timer intr */
6517c23b892Sbalrog #define E1000_IMS_MDAC      E1000_ICR_MDAC      /* MDIO access complete */
6527c23b892Sbalrog #define E1000_IMS_RXCFG     E1000_ICR_RXCFG     /* RX /c/ ordered set */
6537c23b892Sbalrog #define E1000_IMS_GPI_EN0   E1000_ICR_GPI_EN0   /* GP Int 0 */
6547c23b892Sbalrog #define E1000_IMS_GPI_EN1   E1000_ICR_GPI_EN1   /* GP Int 1 */
6557c23b892Sbalrog #define E1000_IMS_GPI_EN2   E1000_ICR_GPI_EN2   /* GP Int 2 */
6567c23b892Sbalrog #define E1000_IMS_GPI_EN3   E1000_ICR_GPI_EN3   /* GP Int 3 */
6577c23b892Sbalrog #define E1000_IMS_TXD_LOW   E1000_ICR_TXD_LOW
6587c23b892Sbalrog #define E1000_IMS_SRPD      E1000_ICR_SRPD
6597c23b892Sbalrog #define E1000_IMS_ACK       E1000_ICR_ACK       /* Receive Ack frame */
6607c23b892Sbalrog #define E1000_IMS_MNG       E1000_ICR_MNG       /* Manageability event */
661*06e7fa0aSDmitry Fleytman #define E1000_IMS_RXQ0      E1000_ICR_RXQ0
662*06e7fa0aSDmitry Fleytman #define E1000_IMS_RXQ1      E1000_ICR_RXQ1
663*06e7fa0aSDmitry Fleytman #define E1000_IMS_TXQ0      E1000_ICR_TXQ0
664*06e7fa0aSDmitry Fleytman #define E1000_IMS_TXQ1      E1000_ICR_TXQ1
665*06e7fa0aSDmitry Fleytman #define E1000_IMS_OTHER     E1000_ICR_OTHER
6667c23b892Sbalrog #define E1000_IMS_DOCK      E1000_ICR_DOCK      /* Dock/Undock */
6677c23b892Sbalrog #define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
6687c23b892Sbalrog #define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
6697c23b892Sbalrog #define E1000_IMS_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR  /* host arb read buffer parity error */
6707c23b892Sbalrog #define E1000_IMS_PB_PAR        E1000_ICR_PB_PAR        /* packet buffer parity error */
6717c23b892Sbalrog #define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
6727c23b892Sbalrog #define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
6737c23b892Sbalrog #define E1000_IMS_DSW       E1000_ICR_DSW
6747c23b892Sbalrog #define E1000_IMS_PHYINT    E1000_ICR_PHYINT
6757c23b892Sbalrog #define E1000_IMS_EPRST     E1000_ICR_EPRST
6767c23b892Sbalrog 
6777c23b892Sbalrog /* Interrupt Mask Clear */
6787c23b892Sbalrog #define E1000_IMC_TXDW      E1000_ICR_TXDW      /* Transmit desc written back */
6797c23b892Sbalrog #define E1000_IMC_TXQE      E1000_ICR_TXQE      /* Transmit Queue empty */
6807c23b892Sbalrog #define E1000_IMC_LSC       E1000_ICR_LSC       /* Link Status Change */
6817c23b892Sbalrog #define E1000_IMC_RXSEQ     E1000_ICR_RXSEQ     /* rx sequence error */
6827c23b892Sbalrog #define E1000_IMC_RXDMT0    E1000_ICR_RXDMT0    /* rx desc min. threshold */
6837c23b892Sbalrog #define E1000_IMC_RXO       E1000_ICR_RXO       /* rx overrun */
6847c23b892Sbalrog #define E1000_IMC_RXT0      E1000_ICR_RXT0      /* rx timer intr */
6857c23b892Sbalrog #define E1000_IMC_MDAC      E1000_ICR_MDAC      /* MDIO access complete */
6867c23b892Sbalrog #define E1000_IMC_RXCFG     E1000_ICR_RXCFG     /* RX /c/ ordered set */
6877c23b892Sbalrog #define E1000_IMC_GPI_EN0   E1000_ICR_GPI_EN0   /* GP Int 0 */
6887c23b892Sbalrog #define E1000_IMC_GPI_EN1   E1000_ICR_GPI_EN1   /* GP Int 1 */
6897c23b892Sbalrog #define E1000_IMC_GPI_EN2   E1000_ICR_GPI_EN2   /* GP Int 2 */
6907c23b892Sbalrog #define E1000_IMC_GPI_EN3   E1000_ICR_GPI_EN3   /* GP Int 3 */
6917c23b892Sbalrog #define E1000_IMC_TXD_LOW   E1000_ICR_TXD_LOW
6927c23b892Sbalrog #define E1000_IMC_SRPD      E1000_ICR_SRPD
6937c23b892Sbalrog #define E1000_IMC_ACK       E1000_ICR_ACK       /* Receive Ack frame */
6947c23b892Sbalrog #define E1000_IMC_MNG       E1000_ICR_MNG       /* Manageability event */
6957c23b892Sbalrog #define E1000_IMC_DOCK      E1000_ICR_DOCK      /* Dock/Undock */
6967c23b892Sbalrog #define E1000_IMC_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */
6977c23b892Sbalrog #define E1000_IMC_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */
6987c23b892Sbalrog #define E1000_IMC_HOST_ARB_PAR  E1000_ICR_HOST_ARB_PAR  /* host arb read buffer parity error */
6997c23b892Sbalrog #define E1000_IMC_PB_PAR        E1000_ICR_PB_PAR        /* packet buffer parity error */
7007c23b892Sbalrog #define E1000_IMC_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */
7017c23b892Sbalrog #define E1000_IMC_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */
7027c23b892Sbalrog #define E1000_IMC_DSW       E1000_ICR_DSW
7037c23b892Sbalrog #define E1000_IMC_PHYINT    E1000_ICR_PHYINT
7047c23b892Sbalrog #define E1000_IMC_EPRST     E1000_ICR_EPRST
7057c23b892Sbalrog 
7067c23b892Sbalrog /* Receive Control */
7077c23b892Sbalrog #define E1000_RCTL_RST            0x00000001    /* Software reset */
7087c23b892Sbalrog #define E1000_RCTL_EN             0x00000002    /* enable */
7097c23b892Sbalrog #define E1000_RCTL_SBP            0x00000004    /* store bad packet */
7107c23b892Sbalrog #define E1000_RCTL_UPE            0x00000008    /* unicast promiscuous enable */
7117c23b892Sbalrog #define E1000_RCTL_MPE            0x00000010    /* multicast promiscuous enab */
7127c23b892Sbalrog #define E1000_RCTL_LPE            0x00000020    /* long packet enable */
7137c23b892Sbalrog #define E1000_RCTL_LBM_NO         0x00000000    /* no loopback mode */
7147c23b892Sbalrog #define E1000_RCTL_LBM_MAC        0x00000040    /* MAC loopback mode */
7157c23b892Sbalrog #define E1000_RCTL_LBM_SLP        0x00000080    /* serial link loopback mode */
7167c23b892Sbalrog #define E1000_RCTL_LBM_TCVR       0x000000C0    /* tcvr loopback mode */
7177c23b892Sbalrog #define E1000_RCTL_DTYP_MASK      0x00000C00    /* Descriptor type mask */
7187c23b892Sbalrog #define E1000_RCTL_DTYP_PS        0x00000400    /* Packet Split descriptor */
7197c23b892Sbalrog #define E1000_RCTL_RDMTS_HALF     0x00000000    /* rx desc min threshold size */
7207c23b892Sbalrog #define E1000_RCTL_RDMTS_QUAT     0x00000100    /* rx desc min threshold size */
7217c23b892Sbalrog #define E1000_RCTL_RDMTS_EIGTH    0x00000200    /* rx desc min threshold size */
7227c23b892Sbalrog #define E1000_RCTL_MO_SHIFT       12            /* multicast offset shift */
7237c23b892Sbalrog #define E1000_RCTL_MO_0           0x00000000    /* multicast offset 11:0 */
7247c23b892Sbalrog #define E1000_RCTL_MO_1           0x00001000    /* multicast offset 12:1 */
7257c23b892Sbalrog #define E1000_RCTL_MO_2           0x00002000    /* multicast offset 13:2 */
7267c23b892Sbalrog #define E1000_RCTL_MO_3           0x00003000    /* multicast offset 15:4 */
7277c23b892Sbalrog #define E1000_RCTL_MDR            0x00004000    /* multicast desc ring 0 */
7287c23b892Sbalrog #define E1000_RCTL_BAM            0x00008000    /* broadcast enable */
7297c23b892Sbalrog /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
7307c23b892Sbalrog #define E1000_RCTL_SZ_2048        0x00000000    /* rx buffer size 2048 */
7317c23b892Sbalrog #define E1000_RCTL_SZ_1024        0x00010000    /* rx buffer size 1024 */
7327c23b892Sbalrog #define E1000_RCTL_SZ_512         0x00020000    /* rx buffer size 512 */
7337c23b892Sbalrog #define E1000_RCTL_SZ_256         0x00030000    /* rx buffer size 256 */
7347c23b892Sbalrog /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
7357c23b892Sbalrog #define E1000_RCTL_SZ_16384       0x00010000    /* rx buffer size 16384 */
7367c23b892Sbalrog #define E1000_RCTL_SZ_8192        0x00020000    /* rx buffer size 8192 */
7377c23b892Sbalrog #define E1000_RCTL_SZ_4096        0x00030000    /* rx buffer size 4096 */
7387c23b892Sbalrog #define E1000_RCTL_VFE            0x00040000    /* vlan filter enable */
7397c23b892Sbalrog #define E1000_RCTL_CFIEN          0x00080000    /* canonical form enable */
7407c23b892Sbalrog #define E1000_RCTL_CFI            0x00100000    /* canonical form indicator */
7417c23b892Sbalrog #define E1000_RCTL_DPF            0x00400000    /* discard pause frames */
7427c23b892Sbalrog #define E1000_RCTL_PMCF           0x00800000    /* pass MAC control frames */
7437c23b892Sbalrog #define E1000_RCTL_BSEX           0x02000000    /* Buffer size extension */
7447c23b892Sbalrog #define E1000_RCTL_SECRC          0x04000000    /* Strip Ethernet CRC */
7457c23b892Sbalrog #define E1000_RCTL_FLXBUF_MASK    0x78000000    /* Flexible buffer size */
7467c23b892Sbalrog #define E1000_RCTL_FLXBUF_SHIFT   27            /* Flexible buffer shift */
7477c23b892Sbalrog 
7487c23b892Sbalrog 
7497c23b892Sbalrog #define E1000_EEPROM_SWDPIN0   0x0001   /* SWDPIN 0 EEPROM Value */
7507c23b892Sbalrog #define E1000_EEPROM_LED_LOGIC 0x0020   /* Led Logic Word */
7517c23b892Sbalrog #define E1000_EEPROM_RW_REG_DATA   16   /* Offset to data in EEPROM read/write registers */
752457044d1Saurel32 #define E1000_EEPROM_RW_REG_DONE   0x10 /* Offset to READ/WRITE done bit */
7537c23b892Sbalrog #define E1000_EEPROM_RW_REG_START  1    /* First bit for telling part to start operation */
754457044d1Saurel32 #define E1000_EEPROM_RW_ADDR_SHIFT 8    /* Shift to the address bits */
7557c23b892Sbalrog #define E1000_EEPROM_POLL_WRITE    1    /* Flag for polling for write complete */
7567c23b892Sbalrog #define E1000_EEPROM_POLL_READ     0    /* Flag for polling for read complete */
757*06e7fa0aSDmitry Fleytman 
758*06e7fa0aSDmitry Fleytman /* 82574 EERD/EEWR registers layout */
759*06e7fa0aSDmitry Fleytman #define E1000_EERW_START        BIT(0)
760*06e7fa0aSDmitry Fleytman #define E1000_EERW_DONE         BIT(1)
761*06e7fa0aSDmitry Fleytman #define E1000_EERW_ADDR_SHIFT   2
762*06e7fa0aSDmitry Fleytman #define E1000_EERW_ADDR_MASK    ((1L << 14) - 1)
763*06e7fa0aSDmitry Fleytman #define E1000_EERW_DATA_SHIFT   16
764*06e7fa0aSDmitry Fleytman #define E1000_EERW_DATA_MASK   ((1L << 16) - 1)
765*06e7fa0aSDmitry Fleytman 
7667c23b892Sbalrog /* Register Bit Masks */
7677c23b892Sbalrog /* Device Control */
7687c23b892Sbalrog #define E1000_CTRL_FD       0x00000001  /* Full duplex.0=half; 1=full */
7697c23b892Sbalrog #define E1000_CTRL_BEM      0x00000002  /* Endian Mode.0=little,1=big */
7707c23b892Sbalrog #define E1000_CTRL_PRIOR    0x00000004  /* Priority on PCI. 0=rx,1=fair */
7717c23b892Sbalrog #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
7727c23b892Sbalrog #define E1000_CTRL_LRST     0x00000008  /* Link reset. 0=normal,1=reset */
7737c23b892Sbalrog #define E1000_CTRL_TME      0x00000010  /* Test mode. 0=normal,1=test */
7747c23b892Sbalrog #define E1000_CTRL_SLE      0x00000020  /* Serial Link on 0=dis,1=en */
7757c23b892Sbalrog #define E1000_CTRL_ASDE     0x00000020  /* Auto-speed detect enable */
7767c23b892Sbalrog #define E1000_CTRL_SLU      0x00000040  /* Set link up (Force Link) */
7777c23b892Sbalrog #define E1000_CTRL_ILOS     0x00000080  /* Invert Loss-Of Signal */
7787c23b892Sbalrog #define E1000_CTRL_SPD_SEL  0x00000300  /* Speed Select Mask */
7797c23b892Sbalrog #define E1000_CTRL_SPD_10   0x00000000  /* Force 10Mb */
7807c23b892Sbalrog #define E1000_CTRL_SPD_100  0x00000100  /* Force 100Mb */
7817c23b892Sbalrog #define E1000_CTRL_SPD_1000 0x00000200  /* Force 1Gb */
7827c23b892Sbalrog #define E1000_CTRL_BEM32    0x00000400  /* Big Endian 32 mode */
7837c23b892Sbalrog #define E1000_CTRL_FRCSPD   0x00000800  /* Force Speed */
7847c23b892Sbalrog #define E1000_CTRL_FRCDPX   0x00001000  /* Force Duplex */
7857c23b892Sbalrog #define E1000_CTRL_D_UD_EN  0x00002000  /* Dock/Undock enable */
7867c23b892Sbalrog #define E1000_CTRL_D_UD_POLARITY 0x00004000 /* Defined polarity of Dock/Undock indication in SDP[0] */
7877c23b892Sbalrog #define E1000_CTRL_FORCE_PHY_RESET 0x00008000 /* Reset both PHY ports, through PHYRST_N pin */
788*06e7fa0aSDmitry Fleytman #define E1000_CTRL_SPD_SHIFT 8          /* Speed Select Shift */
789*06e7fa0aSDmitry Fleytman 
790*06e7fa0aSDmitry Fleytman #define E1000_CTRL_EXT_ASDCHK  0x00001000 /* auto speed detection check */
791*06e7fa0aSDmitry Fleytman #define E1000_CTRL_EXT_EE_RST  0x00002000 /* EEPROM reset */
7927c23b892Sbalrog #define E1000_CTRL_EXT_LINK_EN 0x00010000 /* enable link status from external LINK_0 and LINK_1 pins */
793*06e7fa0aSDmitry Fleytman #define E1000_CTRL_EXT_EIAME   0x01000000
794*06e7fa0aSDmitry Fleytman #define E1000_CTRL_EXT_IAME    0x08000000 /* Int ACK Auto-mask */
795*06e7fa0aSDmitry Fleytman #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
796*06e7fa0aSDmitry Fleytman #define E1000_CTRL_EXT_INT_TIMERS_CLEAR_ENA 0x20000000
797*06e7fa0aSDmitry Fleytman #define E1000_CTRL_EXT_SPD_BYPS  0x00008000 /* Speed Select Bypass */
798*06e7fa0aSDmitry Fleytman 
7997c23b892Sbalrog #define E1000_CTRL_SWDPIN0  0x00040000  /* SWDPIN 0 value */
8007c23b892Sbalrog #define E1000_CTRL_SWDPIN1  0x00080000  /* SWDPIN 1 value */
8017c23b892Sbalrog #define E1000_CTRL_SWDPIN2  0x00100000  /* SWDPIN 2 value */
8027c23b892Sbalrog #define E1000_CTRL_SWDPIN3  0x00200000  /* SWDPIN 3 value */
8037c23b892Sbalrog #define E1000_CTRL_SWDPIO0  0x00400000  /* SWDPIN 0 Input or output */
8047c23b892Sbalrog #define E1000_CTRL_SWDPIO1  0x00800000  /* SWDPIN 1 input or output */
8057c23b892Sbalrog #define E1000_CTRL_SWDPIO2  0x01000000  /* SWDPIN 2 input or output */
8067c23b892Sbalrog #define E1000_CTRL_SWDPIO3  0x02000000  /* SWDPIN 3 input or output */
807*06e7fa0aSDmitry Fleytman #define E1000_CTRL_ADVD3WUC 0x00100000  /* D3 WUC */
8087c23b892Sbalrog #define E1000_CTRL_RST      0x04000000  /* Global reset */
8097c23b892Sbalrog #define E1000_CTRL_RFCE     0x08000000  /* Receive Flow Control enable */
8107c23b892Sbalrog #define E1000_CTRL_TFCE     0x10000000  /* Transmit flow control enable */
8117c23b892Sbalrog #define E1000_CTRL_RTE      0x20000000  /* Routing tag enable */
8127c23b892Sbalrog #define E1000_CTRL_VME      0x40000000  /* IEEE VLAN mode enable */
8137c23b892Sbalrog #define E1000_CTRL_PHY_RST  0x80000000  /* PHY Reset */
8147c23b892Sbalrog #define E1000_CTRL_SW2FW_INT 0x02000000  /* Initiate an interrupt to manageability engine */
8157c23b892Sbalrog 
8167c23b892Sbalrog /* Device Status */
8177c23b892Sbalrog #define E1000_STATUS_FD         0x00000001      /* Full duplex.0=half,1=full */
8187c23b892Sbalrog #define E1000_STATUS_LU         0x00000002      /* Link up.0=no,1=link */
8197c23b892Sbalrog #define E1000_STATUS_FUNC_MASK  0x0000000C      /* PCI Function Mask */
8207c23b892Sbalrog #define E1000_STATUS_FUNC_SHIFT 2
8217c23b892Sbalrog #define E1000_STATUS_FUNC_0     0x00000000      /* Function 0 */
8227c23b892Sbalrog #define E1000_STATUS_FUNC_1     0x00000004      /* Function 1 */
8237c23b892Sbalrog #define E1000_STATUS_TXOFF      0x00000010      /* transmission paused */
8247c23b892Sbalrog #define E1000_STATUS_TBIMODE    0x00000020      /* TBI mode */
8257c23b892Sbalrog #define E1000_STATUS_SPEED_MASK 0x000000C0
8267c23b892Sbalrog #define E1000_STATUS_SPEED_10   0x00000000      /* Speed 10Mb/s */
8277c23b892Sbalrog #define E1000_STATUS_SPEED_100  0x00000040      /* Speed 100Mb/s */
8287c23b892Sbalrog #define E1000_STATUS_SPEED_1000 0x00000080      /* Speed 1000Mb/s */
8297c23b892Sbalrog #define E1000_STATUS_LAN_INIT_DONE 0x00000200   /* Lan Init Completion
8307c23b892Sbalrog                                                    by EEPROM/Flash */
8317c23b892Sbalrog #define E1000_STATUS_ASDV       0x00000300      /* Auto speed detect value */
832*06e7fa0aSDmitry Fleytman #define E1000_STATUS_ASDV_10    0x00000000      /* ASDV 10Mb */
833*06e7fa0aSDmitry Fleytman #define E1000_STATUS_ASDV_100   0x00000100      /* ASDV 100Mb */
834*06e7fa0aSDmitry Fleytman #define E1000_STATUS_ASDV_1000  0x00000200      /* ASDV 1Gb */
8357c23b892Sbalrog #define E1000_STATUS_DOCK_CI    0x00000800      /* Change in Dock/Undock state. Clear on write '0'. */
8367c23b892Sbalrog #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Status of Master requests. */
8377c23b892Sbalrog #define E1000_STATUS_MTXCKOK    0x00000400      /* MTX clock running OK */
838*06e7fa0aSDmitry Fleytman #define E1000_STATUS_PHYRA      0x00000400      /* PHY Reset Asserted */
8397c23b892Sbalrog #define E1000_STATUS_PCI66      0x00000800      /* In 66Mhz slot */
8407c23b892Sbalrog #define E1000_STATUS_BUS64      0x00001000      /* In 64 bit slot */
8417c23b892Sbalrog #define E1000_STATUS_PCIX_MODE  0x00002000      /* PCI-X mode */
8427c23b892Sbalrog #define E1000_STATUS_PCIX_SPEED 0x0000C000      /* PCI-X bus speed */
8437c23b892Sbalrog #define E1000_STATUS_BMC_SKU_0  0x00100000 /* BMC USB redirect disabled */
8447c23b892Sbalrog #define E1000_STATUS_BMC_SKU_1  0x00200000 /* BMC SRAM disabled */
8457c23b892Sbalrog #define E1000_STATUS_BMC_SKU_2  0x00400000 /* BMC SDRAM disabled */
8467c23b892Sbalrog #define E1000_STATUS_BMC_CRYPTO 0x00800000 /* BMC crypto disabled */
8477c23b892Sbalrog #define E1000_STATUS_BMC_LITE   0x01000000 /* BMC external code execution disabled */
8487c23b892Sbalrog #define E1000_STATUS_RGMII_ENABLE 0x02000000 /* RGMII disabled */
8497c23b892Sbalrog #define E1000_STATUS_FUSE_8       0x04000000
8507c23b892Sbalrog #define E1000_STATUS_FUSE_9       0x08000000
8517c23b892Sbalrog #define E1000_STATUS_SERDES0_DIS  0x10000000 /* SERDES disabled on port 0 */
8527c23b892Sbalrog #define E1000_STATUS_SERDES1_DIS  0x20000000 /* SERDES disabled on port 1 */
853*06e7fa0aSDmitry Fleytman #define E1000_STATUS_SPEED_SHIFT  6
854*06e7fa0aSDmitry Fleytman #define E1000_STATUS_ASDV_SHIFT   8
8557c23b892Sbalrog 
8567c23b892Sbalrog /* EEPROM/Flash Control */
8577c23b892Sbalrog #define E1000_EECD_SK        0x00000001 /* EEPROM Clock */
8587c23b892Sbalrog #define E1000_EECD_CS        0x00000002 /* EEPROM Chip Select */
8597c23b892Sbalrog #define E1000_EECD_DI        0x00000004 /* EEPROM Data In */
8607c23b892Sbalrog #define E1000_EECD_DO        0x00000008 /* EEPROM Data Out */
8617c23b892Sbalrog #define E1000_EECD_FWE_MASK  0x00000030
8627c23b892Sbalrog #define E1000_EECD_FWE_DIS   0x00000010 /* Disable FLASH writes */
8637c23b892Sbalrog #define E1000_EECD_FWE_EN    0x00000020 /* Enable FLASH writes */
8647c23b892Sbalrog #define E1000_EECD_FWE_SHIFT 4
8657c23b892Sbalrog #define E1000_EECD_REQ       0x00000040 /* EEPROM Access Request */
8667c23b892Sbalrog #define E1000_EECD_GNT       0x00000080 /* EEPROM Access Grant */
8677c23b892Sbalrog #define E1000_EECD_PRES      0x00000100 /* EEPROM Present */
8687c23b892Sbalrog #define E1000_EECD_SIZE      0x00000200 /* EEPROM Size (0=64 word 1=256 word) */
8697c23b892Sbalrog #define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type
8707c23b892Sbalrog                                          * (0-small, 1-large) */
8717c23b892Sbalrog #define E1000_EECD_TYPE      0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */
8727c23b892Sbalrog #ifndef E1000_EEPROM_GRANT_ATTEMPTS
8737c23b892Sbalrog #define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */
8747c23b892Sbalrog #endif
8757c23b892Sbalrog #define E1000_EECD_AUTO_RD          0x00000200  /* EEPROM Auto Read done */
8767c23b892Sbalrog #define E1000_EECD_SIZE_EX_MASK     0x00007800  /* EEprom Size */
8777c23b892Sbalrog #define E1000_EECD_SIZE_EX_SHIFT    11
8787c23b892Sbalrog #define E1000_EECD_NVADDS    0x00018000 /* NVM Address Size */
8797c23b892Sbalrog #define E1000_EECD_SELSHAD   0x00020000 /* Select Shadow RAM */
8807c23b892Sbalrog #define E1000_EECD_INITSRAM  0x00040000 /* Initialize Shadow RAM */
8817c23b892Sbalrog #define E1000_EECD_FLUPD     0x00080000 /* Update FLASH */
8827c23b892Sbalrog #define E1000_EECD_AUPDEN    0x00100000 /* Enable Autonomous FLASH update */
8837c23b892Sbalrog #define E1000_EECD_SHADV     0x00200000 /* Shadow RAM Data Valid */
8847c23b892Sbalrog #define E1000_EECD_SEC1VAL   0x00400000 /* Sector One Valid */
885*06e7fa0aSDmitry Fleytman 
886*06e7fa0aSDmitry Fleytman 
8877c23b892Sbalrog #define E1000_EECD_SECVAL_SHIFT      22
8887c23b892Sbalrog #define E1000_STM_OPCODE     0xDB00
8897c23b892Sbalrog #define E1000_HICR_FW_RESET  0xC0
8907c23b892Sbalrog 
8917c23b892Sbalrog #define E1000_SHADOW_RAM_WORDS     2048
8927c23b892Sbalrog #define E1000_ICH_NVM_SIG_WORD     0x13
8937c23b892Sbalrog #define E1000_ICH_NVM_SIG_MASK     0xC0
8947c23b892Sbalrog 
8957c23b892Sbalrog /* MDI Control */
8967c23b892Sbalrog #define E1000_MDIC_DATA_MASK 0x0000FFFF
8977c23b892Sbalrog #define E1000_MDIC_REG_MASK  0x001F0000
8987c23b892Sbalrog #define E1000_MDIC_REG_SHIFT 16
8997c23b892Sbalrog #define E1000_MDIC_PHY_MASK  0x03E00000
9007c23b892Sbalrog #define E1000_MDIC_PHY_SHIFT 21
9017c23b892Sbalrog #define E1000_MDIC_OP_WRITE  0x04000000
9027c23b892Sbalrog #define E1000_MDIC_OP_READ   0x08000000
9037c23b892Sbalrog #define E1000_MDIC_READY     0x10000000
9047c23b892Sbalrog #define E1000_MDIC_INT_EN    0x20000000
9057c23b892Sbalrog #define E1000_MDIC_ERROR     0x40000000
9067c23b892Sbalrog 
907*06e7fa0aSDmitry Fleytman /* Rx Interrupt Delay Timer */
908*06e7fa0aSDmitry Fleytman #define E1000_RDTR_FPD       BIT(31)
909*06e7fa0aSDmitry Fleytman 
910*06e7fa0aSDmitry Fleytman /* Tx Interrupt Delay Timer */
911*06e7fa0aSDmitry Fleytman #define E1000_TIDV_FPD       BIT(31)
912*06e7fa0aSDmitry Fleytman 
913*06e7fa0aSDmitry Fleytman /* Delay increments in nanoseconds for delayed interrupts registers */
914*06e7fa0aSDmitry Fleytman #define E1000_INTR_DELAY_NS_RES (1024)
915*06e7fa0aSDmitry Fleytman 
916*06e7fa0aSDmitry Fleytman /* Delay increments in nanoseconds for interrupt throttling registers */
917*06e7fa0aSDmitry Fleytman #define E1000_INTR_THROTTLING_NS_RES (256)
918*06e7fa0aSDmitry Fleytman 
9197c23b892Sbalrog /* EEPROM Commands - Microwire */
9207c23b892Sbalrog #define EEPROM_READ_OPCODE_MICROWIRE  0x6  /* EEPROM read opcode */
9217c23b892Sbalrog #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5  /* EEPROM write opcode */
9227c23b892Sbalrog #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7  /* EEPROM erase opcode */
9237c23b892Sbalrog #define EEPROM_EWEN_OPCODE_MICROWIRE  0x13 /* EEPROM erase/write enable */
9247c23b892Sbalrog #define EEPROM_EWDS_OPCODE_MICROWIRE  0x10 /* EEPROM erast/write disable */
9257c23b892Sbalrog 
9267c23b892Sbalrog /* EEPROM Word Offsets */
9277c23b892Sbalrog #define EEPROM_COMPAT                 0x0003
9287c23b892Sbalrog #define EEPROM_ID_LED_SETTINGS        0x0004
9297c23b892Sbalrog #define EEPROM_VERSION                0x0005
9307c23b892Sbalrog #define EEPROM_SERDES_AMPLITUDE       0x0006 /* For SERDES output amplitude adjustment. */
9317c23b892Sbalrog #define EEPROM_PHY_CLASS_WORD         0x0007
9327c23b892Sbalrog #define EEPROM_INIT_CONTROL1_REG      0x000A
9337c23b892Sbalrog #define EEPROM_INIT_CONTROL2_REG      0x000F
9347c23b892Sbalrog #define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010
9357c23b892Sbalrog #define EEPROM_INIT_CONTROL3_PORT_B   0x0014
9367c23b892Sbalrog #define EEPROM_INIT_3GIO_3            0x001A
9377c23b892Sbalrog #define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020
9387c23b892Sbalrog #define EEPROM_INIT_CONTROL3_PORT_A   0x0024
9397c23b892Sbalrog #define EEPROM_CFG                    0x0012
9407c23b892Sbalrog #define EEPROM_FLASH_VERSION          0x0032
9417c23b892Sbalrog #define EEPROM_CHECKSUM_REG           0x003F
9427c23b892Sbalrog 
9437c23b892Sbalrog #define E1000_EEPROM_CFG_DONE         0x00040000   /* MNG config cycle done */
9447c23b892Sbalrog #define E1000_EEPROM_CFG_DONE_PORT_1  0x00080000   /* ...for second port */
9457c23b892Sbalrog 
946*06e7fa0aSDmitry Fleytman /* PCI Express Control */
947*06e7fa0aSDmitry Fleytman /* 3GIO Control Register - GCR (0x05B00; RW) */
948*06e7fa0aSDmitry Fleytman #define E1000_L0S_ADJUST              (1 << 9)
949*06e7fa0aSDmitry Fleytman #define E1000_L1_ENTRY_LATENCY_MSB    (1 << 23)
950*06e7fa0aSDmitry Fleytman #define E1000_L1_ENTRY_LATENCY_LSB    (1 << 25 | 1 << 26)
951*06e7fa0aSDmitry Fleytman 
952*06e7fa0aSDmitry Fleytman #define E1000_L0S_ADJUST              (1 << 9)
953*06e7fa0aSDmitry Fleytman #define E1000_L1_ENTRY_LATENCY_MSB    (1 << 23)
954*06e7fa0aSDmitry Fleytman #define E1000_L1_ENTRY_LATENCY_LSB    (1 << 25 | 1 << 26)
955*06e7fa0aSDmitry Fleytman 
956*06e7fa0aSDmitry Fleytman #define E1000_GCR_RO_BITS             (1 << 23 | 1 << 25 | 1 << 26)
957*06e7fa0aSDmitry Fleytman 
958*06e7fa0aSDmitry Fleytman /* MSI-X PBA Clear register */
959*06e7fa0aSDmitry Fleytman #define E1000_PBACLR_VALID_MASK       (BIT(5) - 1)
960*06e7fa0aSDmitry Fleytman 
9617c23b892Sbalrog /* Transmit Descriptor */
9627c23b892Sbalrog struct e1000_tx_desc {
9637c23b892Sbalrog     uint64_t buffer_addr;       /* Address of the descriptor's data buffer */
9647c23b892Sbalrog     union {
9657c23b892Sbalrog         uint32_t data;
9667c23b892Sbalrog         struct {
9677c23b892Sbalrog             uint16_t length;    /* Data buffer length */
9687c23b892Sbalrog             uint8_t cso;        /* Checksum offset */
9697c23b892Sbalrog             uint8_t cmd;        /* Descriptor control */
9707c23b892Sbalrog         } flags;
9717c23b892Sbalrog     } lower;
9727c23b892Sbalrog     union {
9737c23b892Sbalrog         uint32_t data;
9747c23b892Sbalrog         struct {
9757c23b892Sbalrog             uint8_t status;     /* Descriptor status */
9767c23b892Sbalrog             uint8_t css;        /* Checksum start */
9777c23b892Sbalrog             uint16_t special;
9787c23b892Sbalrog         } fields;
9797c23b892Sbalrog     } upper;
9807c23b892Sbalrog };
9817c23b892Sbalrog 
9827c23b892Sbalrog /* Transmit Descriptor bit definitions */
9837c23b892Sbalrog #define E1000_TXD_DTYP_D     0x00100000 /* Data Descriptor */
9847c23b892Sbalrog #define E1000_TXD_DTYP_C     0x00000000 /* Context Descriptor */
9857c23b892Sbalrog #define E1000_TXD_POPTS_IXSM 0x01       /* Insert IP checksum */
9867c23b892Sbalrog #define E1000_TXD_POPTS_TXSM 0x02       /* Insert TCP/UDP checksum */
9877c23b892Sbalrog #define E1000_TXD_CMD_EOP    0x01000000 /* End of Packet */
9887c23b892Sbalrog #define E1000_TXD_CMD_IFCS   0x02000000 /* Insert FCS (Ethernet CRC) */
9897c23b892Sbalrog #define E1000_TXD_CMD_IC     0x04000000 /* Insert Checksum */
9907c23b892Sbalrog #define E1000_TXD_CMD_RS     0x08000000 /* Report Status */
9917c23b892Sbalrog #define E1000_TXD_CMD_RPS    0x10000000 /* Report Packet Sent */
9927c23b892Sbalrog #define E1000_TXD_CMD_DEXT   0x20000000 /* Descriptor extension (0 = legacy) */
9937c23b892Sbalrog #define E1000_TXD_CMD_VLE    0x40000000 /* Add VLAN tag */
9947c23b892Sbalrog #define E1000_TXD_CMD_IDE    0x80000000 /* Enable Tidv register */
9957c23b892Sbalrog #define E1000_TXD_STAT_DD    0x00000001 /* Descriptor Done */
9967c23b892Sbalrog #define E1000_TXD_STAT_EC    0x00000002 /* Excess Collisions */
9977c23b892Sbalrog #define E1000_TXD_STAT_LC    0x00000004 /* Late Collisions */
9987c23b892Sbalrog #define E1000_TXD_STAT_TU    0x00000008 /* Transmit underrun */
9997c23b892Sbalrog #define E1000_TXD_CMD_TCP    0x01000000 /* TCP packet */
10007c23b892Sbalrog #define E1000_TXD_CMD_IP     0x02000000 /* IP packet */
10017c23b892Sbalrog #define E1000_TXD_CMD_TSE    0x04000000 /* TCP Seg enable */
1002*06e7fa0aSDmitry Fleytman #define E1000_TXD_CMD_SNAP   0x40000000 /* Update SNAP header */
10037c23b892Sbalrog #define E1000_TXD_STAT_TC    0x00000004 /* Tx Underrun */
1004*06e7fa0aSDmitry Fleytman #define E1000_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */
10057c23b892Sbalrog 
10067c23b892Sbalrog /* Transmit Control */
10077c23b892Sbalrog #define E1000_TCTL_RST    0x00000001    /* software reset */
10087c23b892Sbalrog #define E1000_TCTL_EN     0x00000002    /* enable tx */
10097c23b892Sbalrog #define E1000_TCTL_BCE    0x00000004    /* busy check enable */
10107c23b892Sbalrog #define E1000_TCTL_PSP    0x00000008    /* pad short packets */
10117c23b892Sbalrog #define E1000_TCTL_CT     0x00000ff0    /* collision threshold */
10127c23b892Sbalrog #define E1000_TCTL_COLD   0x003ff000    /* collision distance */
10137c23b892Sbalrog #define E1000_TCTL_SWXOFF 0x00400000    /* SW Xoff transmission */
10147c23b892Sbalrog #define E1000_TCTL_PBE    0x00800000    /* Packet Burst Enable */
10157c23b892Sbalrog #define E1000_TCTL_RTLC   0x01000000    /* Re-transmit on late collision */
10167c23b892Sbalrog #define E1000_TCTL_NRTU   0x02000000    /* No Re-transmit on underrun */
10177c23b892Sbalrog #define E1000_TCTL_MULR   0x10000000    /* Multiple request support */
10187c23b892Sbalrog 
1019*06e7fa0aSDmitry Fleytman /* Legacy Receive Descriptor */
10207c23b892Sbalrog struct e1000_rx_desc {
10217c23b892Sbalrog     uint64_t buffer_addr; /* Address of the descriptor's data buffer */
10227c23b892Sbalrog     uint16_t length;     /* Length of data DMAed into data buffer */
10237c23b892Sbalrog     uint16_t csum;       /* Packet checksum */
10247c23b892Sbalrog     uint8_t status;      /* Descriptor status */
10257c23b892Sbalrog     uint8_t errors;      /* Descriptor Errors */
10267c23b892Sbalrog     uint16_t special;
10277c23b892Sbalrog };
10287c23b892Sbalrog 
1029*06e7fa0aSDmitry Fleytman /* Extended Receive Descriptor */
1030*06e7fa0aSDmitry Fleytman union e1000_rx_desc_extended {
1031*06e7fa0aSDmitry Fleytman     struct {
1032*06e7fa0aSDmitry Fleytman         uint64_t buffer_addr;
1033*06e7fa0aSDmitry Fleytman         uint64_t reserved;
1034*06e7fa0aSDmitry Fleytman     } read;
1035*06e7fa0aSDmitry Fleytman     struct {
1036*06e7fa0aSDmitry Fleytman         struct {
1037*06e7fa0aSDmitry Fleytman             uint32_t mrq;           /* Multiple Rx Queues */
1038*06e7fa0aSDmitry Fleytman             union {
1039*06e7fa0aSDmitry Fleytman                 uint32_t rss;       /* RSS Hash */
1040*06e7fa0aSDmitry Fleytman                 struct {
1041*06e7fa0aSDmitry Fleytman                     uint16_t ip_id; /* IP id */
1042*06e7fa0aSDmitry Fleytman                     uint16_t csum;  /* Packet Checksum */
1043*06e7fa0aSDmitry Fleytman                 } csum_ip;
1044*06e7fa0aSDmitry Fleytman             } hi_dword;
1045*06e7fa0aSDmitry Fleytman         } lower;
1046*06e7fa0aSDmitry Fleytman         struct {
1047*06e7fa0aSDmitry Fleytman             uint32_t status_error;  /* ext status/error */
1048*06e7fa0aSDmitry Fleytman             uint16_t length;
1049*06e7fa0aSDmitry Fleytman             uint16_t vlan;          /* VLAN tag */
1050*06e7fa0aSDmitry Fleytman         } upper;
1051*06e7fa0aSDmitry Fleytman     } wb;                           /* writeback */
1052*06e7fa0aSDmitry Fleytman };
1053*06e7fa0aSDmitry Fleytman 
1054*06e7fa0aSDmitry Fleytman #define MAX_PS_BUFFERS 4
1055*06e7fa0aSDmitry Fleytman 
1056*06e7fa0aSDmitry Fleytman /* Number of packet split data buffers (not including the header buffer) */
1057*06e7fa0aSDmitry Fleytman #define PS_PAGE_BUFFERS    (MAX_PS_BUFFERS - 1)
1058*06e7fa0aSDmitry Fleytman 
1059*06e7fa0aSDmitry Fleytman /* Receive Descriptor - Packet Split */
1060*06e7fa0aSDmitry Fleytman union e1000_rx_desc_packet_split {
1061*06e7fa0aSDmitry Fleytman     struct {
1062*06e7fa0aSDmitry Fleytman         /* one buffer for protocol header(s), three data buffers */
1063*06e7fa0aSDmitry Fleytman         uint64_t buffer_addr[MAX_PS_BUFFERS];
1064*06e7fa0aSDmitry Fleytman     } read;
1065*06e7fa0aSDmitry Fleytman     struct {
1066*06e7fa0aSDmitry Fleytman         struct {
1067*06e7fa0aSDmitry Fleytman             uint32_t mrq;          /* Multiple Rx Queues */
1068*06e7fa0aSDmitry Fleytman             union {
1069*06e7fa0aSDmitry Fleytman                 uint32_t rss;          /* RSS Hash */
1070*06e7fa0aSDmitry Fleytman                 struct {
1071*06e7fa0aSDmitry Fleytman                     uint16_t ip_id;    /* IP id */
1072*06e7fa0aSDmitry Fleytman                     uint16_t csum;     /* Packet Checksum */
1073*06e7fa0aSDmitry Fleytman                 } csum_ip;
1074*06e7fa0aSDmitry Fleytman             } hi_dword;
1075*06e7fa0aSDmitry Fleytman         } lower;
1076*06e7fa0aSDmitry Fleytman         struct {
1077*06e7fa0aSDmitry Fleytman             uint32_t status_error;     /* ext status/error */
1078*06e7fa0aSDmitry Fleytman             uint16_t length0;      /* length of buffer 0 */
1079*06e7fa0aSDmitry Fleytman             uint16_t vlan;         /* VLAN tag */
1080*06e7fa0aSDmitry Fleytman         } middle;
1081*06e7fa0aSDmitry Fleytman         struct {
1082*06e7fa0aSDmitry Fleytman             uint16_t header_status;
1083*06e7fa0aSDmitry Fleytman             /* length of buffers 1-3 */
1084*06e7fa0aSDmitry Fleytman             uint16_t length[PS_PAGE_BUFFERS];
1085*06e7fa0aSDmitry Fleytman         } upper;
1086*06e7fa0aSDmitry Fleytman         uint64_t reserved;
1087*06e7fa0aSDmitry Fleytman     } wb; /* writeback */
1088*06e7fa0aSDmitry Fleytman };
1089*06e7fa0aSDmitry Fleytman 
1090*06e7fa0aSDmitry Fleytman /* Receive Checksum Control bits */
1091*06e7fa0aSDmitry Fleytman #define E1000_RXCSUM_IPOFLD     0x100   /* IP Checksum Offload Enable */
1092*06e7fa0aSDmitry Fleytman #define E1000_RXCSUM_TUOFLD     0x200   /* TCP/UDP Checksum Offload Enable */
1093*06e7fa0aSDmitry Fleytman #define E1000_RXCSUM_PCSD       0x2000  /* Packet Checksum Disable */
1094*06e7fa0aSDmitry Fleytman 
1095*06e7fa0aSDmitry Fleytman #define E1000_RING_DESC_LEN       (16)
1096*06e7fa0aSDmitry Fleytman #define E1000_RING_DESC_LEN_SHIFT (4)
1097*06e7fa0aSDmitry Fleytman 
1098*06e7fa0aSDmitry Fleytman #define E1000_MIN_RX_DESC_LEN   E1000_RING_DESC_LEN
1099*06e7fa0aSDmitry Fleytman #define E1000_MAX_RX_DESC_LEN   (sizeof(union e1000_rx_desc_packet_split))
1100*06e7fa0aSDmitry Fleytman 
11011654b2d6Saurel32 /* Receive Descriptor bit definitions */
11027c23b892Sbalrog #define E1000_RXD_STAT_DD       0x01    /* Descriptor Done */
11037c23b892Sbalrog #define E1000_RXD_STAT_EOP      0x02    /* End of Packet */
11047c23b892Sbalrog #define E1000_RXD_STAT_IXSM     0x04    /* Ignore checksum */
11057c23b892Sbalrog #define E1000_RXD_STAT_VP       0x08    /* IEEE VLAN Packet */
11067c23b892Sbalrog #define E1000_RXD_STAT_UDPCS    0x10    /* UDP xsum caculated */
11077c23b892Sbalrog #define E1000_RXD_STAT_TCPCS    0x20    /* TCP xsum calculated */
11087c23b892Sbalrog #define E1000_RXD_STAT_IPCS     0x40    /* IP xsum calculated */
11097c23b892Sbalrog #define E1000_RXD_STAT_PIF      0x80    /* passed in-exact filter */
11107c23b892Sbalrog #define E1000_RXD_STAT_IPIDV    0x200   /* IP identification valid */
11117c23b892Sbalrog #define E1000_RXD_STAT_UDPV     0x400   /* Valid UDP checksum */
11127c23b892Sbalrog #define E1000_RXD_STAT_ACK      0x8000  /* ACK Packet indication */
11137c23b892Sbalrog #define E1000_RXD_ERR_CE        0x01    /* CRC Error */
11147c23b892Sbalrog #define E1000_RXD_ERR_SE        0x02    /* Symbol Error */
11157c23b892Sbalrog #define E1000_RXD_ERR_SEQ       0x04    /* Sequence Error */
11167c23b892Sbalrog #define E1000_RXD_ERR_CXE       0x10    /* Carrier Extension Error */
11177c23b892Sbalrog #define E1000_RXD_ERR_TCPE      0x20    /* TCP/UDP Checksum Error */
11187c23b892Sbalrog #define E1000_RXD_ERR_IPE       0x40    /* IP Checksum Error */
11197c23b892Sbalrog #define E1000_RXD_ERR_RXE       0x80    /* Rx Data Error */
11207c23b892Sbalrog #define E1000_RXD_SPC_VLAN_MASK 0x0FFF  /* VLAN ID is in lower 12 bits */
11217c23b892Sbalrog #define E1000_RXD_SPC_PRI_MASK  0xE000  /* Priority is in upper 3 bits */
11227c23b892Sbalrog #define E1000_RXD_SPC_PRI_SHIFT 13
11237c23b892Sbalrog #define E1000_RXD_SPC_CFI_MASK  0x1000  /* CFI is bit 12 */
11247c23b892Sbalrog #define E1000_RXD_SPC_CFI_SHIFT 12
11257c23b892Sbalrog 
1126*06e7fa0aSDmitry Fleytman /* RX packet types */
1127*06e7fa0aSDmitry Fleytman #define E1000_RXD_PKT_MAC       (0)
1128*06e7fa0aSDmitry Fleytman #define E1000_RXD_PKT_IP4       (1)
1129*06e7fa0aSDmitry Fleytman #define E1000_RXD_PKT_IP4_XDP   (2)
1130*06e7fa0aSDmitry Fleytman #define E1000_RXD_PKT_IP6       (5)
1131*06e7fa0aSDmitry Fleytman #define E1000_RXD_PKT_IP6_XDP   (6)
1132*06e7fa0aSDmitry Fleytman 
1133*06e7fa0aSDmitry Fleytman #define E1000_RXD_PKT_TYPE(t) ((t) << 16)
1134*06e7fa0aSDmitry Fleytman 
11357c23b892Sbalrog #define E1000_RXDEXT_STATERR_CE    0x01000000
11367c23b892Sbalrog #define E1000_RXDEXT_STATERR_SE    0x02000000
11377c23b892Sbalrog #define E1000_RXDEXT_STATERR_SEQ   0x04000000
11387c23b892Sbalrog #define E1000_RXDEXT_STATERR_CXE   0x10000000
11397c23b892Sbalrog #define E1000_RXDEXT_STATERR_TCPE  0x20000000
11407c23b892Sbalrog #define E1000_RXDEXT_STATERR_IPE   0x40000000
11417c23b892Sbalrog #define E1000_RXDEXT_STATERR_RXE   0x80000000
11427c23b892Sbalrog 
11437c23b892Sbalrog #define E1000_RXDPS_HDRSTAT_HDRSP        0x00008000
11447c23b892Sbalrog #define E1000_RXDPS_HDRSTAT_HDRLEN_MASK  0x000003FF
11457c23b892Sbalrog 
11467c23b892Sbalrog /* Receive Address */
11477c23b892Sbalrog #define E1000_RAH_AV  0x80000000        /* Receive descriptor valid */
11487c23b892Sbalrog 
11497c23b892Sbalrog /* Offload Context Descriptor */
11507c23b892Sbalrog struct e1000_context_desc {
11517c23b892Sbalrog     union {
11527c23b892Sbalrog         uint32_t ip_config;
11537c23b892Sbalrog         struct {
11547c23b892Sbalrog             uint8_t ipcss;      /* IP checksum start */
11557c23b892Sbalrog             uint8_t ipcso;      /* IP checksum offset */
11567c23b892Sbalrog             uint16_t ipcse;     /* IP checksum end */
11577c23b892Sbalrog         } ip_fields;
11587c23b892Sbalrog     } lower_setup;
11597c23b892Sbalrog     union {
11607c23b892Sbalrog         uint32_t tcp_config;
11617c23b892Sbalrog         struct {
11627c23b892Sbalrog             uint8_t tucss;      /* TCP checksum start */
11637c23b892Sbalrog             uint8_t tucso;      /* TCP checksum offset */
11647c23b892Sbalrog             uint16_t tucse;     /* TCP checksum end */
11657c23b892Sbalrog         } tcp_fields;
11667c23b892Sbalrog     } upper_setup;
11677c23b892Sbalrog     uint32_t cmd_and_length;    /* */
11687c23b892Sbalrog     union {
11697c23b892Sbalrog         uint32_t data;
11707c23b892Sbalrog         struct {
11717c23b892Sbalrog             uint8_t status;     /* Descriptor status */
11727c23b892Sbalrog             uint8_t hdr_len;    /* Header length */
11737c23b892Sbalrog             uint16_t mss;       /* Maximum segment size */
11747c23b892Sbalrog         } fields;
11757c23b892Sbalrog     } tcp_seg_setup;
11767c23b892Sbalrog };
11777c23b892Sbalrog 
11787c23b892Sbalrog /* Offload data descriptor */
11797c23b892Sbalrog struct e1000_data_desc {
11807c23b892Sbalrog     uint64_t buffer_addr;       /* Address of the descriptor's buffer address */
11817c23b892Sbalrog     union {
11827c23b892Sbalrog         uint32_t data;
11837c23b892Sbalrog         struct {
11847c23b892Sbalrog             uint16_t length;    /* Data buffer length */
11857c23b892Sbalrog             uint8_t typ_len_ext;        /* */
11867c23b892Sbalrog             uint8_t cmd;        /* */
11877c23b892Sbalrog         } flags;
11887c23b892Sbalrog     } lower;
11897c23b892Sbalrog     union {
11907c23b892Sbalrog         uint32_t data;
11917c23b892Sbalrog         struct {
11927c23b892Sbalrog             uint8_t status;     /* Descriptor status */
11937c23b892Sbalrog             uint8_t popts;      /* Packet Options */
11947c23b892Sbalrog             uint16_t special;   /* */
11957c23b892Sbalrog         } fields;
11967c23b892Sbalrog     } upper;
11977c23b892Sbalrog };
11987c23b892Sbalrog 
11997c23b892Sbalrog /* Management Control */
12007c23b892Sbalrog #define E1000_MANC_SMBUS_EN      0x00000001 /* SMBus Enabled - RO */
12017c23b892Sbalrog #define E1000_MANC_ASF_EN        0x00000002 /* ASF Enabled - RO */
12027c23b892Sbalrog #define E1000_MANC_R_ON_FORCE    0x00000004 /* Reset on Force TCO - RO */
12037c23b892Sbalrog #define E1000_MANC_RMCP_EN       0x00000100 /* Enable RCMP 026Fh Filtering */
12047c23b892Sbalrog #define E1000_MANC_0298_EN       0x00000200 /* Enable RCMP 0298h Filtering */
12057c23b892Sbalrog #define E1000_MANC_IPV4_EN       0x00000400 /* Enable IPv4 */
12067c23b892Sbalrog #define E1000_MANC_IPV6_EN       0x00000800 /* Enable IPv6 */
12077c23b892Sbalrog #define E1000_MANC_SNAP_EN       0x00001000 /* Accept LLC/SNAP */
12087c23b892Sbalrog #define E1000_MANC_ARP_EN        0x00002000 /* Enable ARP Request Filtering */
12097c23b892Sbalrog #define E1000_MANC_NEIGHBOR_EN   0x00004000 /* Enable Neighbor Discovery
12107c23b892Sbalrog                                              * Filtering */
12117c23b892Sbalrog #define E1000_MANC_ARP_RES_EN    0x00008000 /* Enable ARP response Filtering */
1212*06e7fa0aSDmitry Fleytman #define E1000_MANC_DIS_IP_CHK_ARP  0x10000000 /* Disable IP address chacking */
1213*06e7fa0aSDmitry Fleytman                                               /*for ARP packets - in 82574 */
12147c23b892Sbalrog #define E1000_MANC_TCO_RESET     0x00010000 /* TCO Reset Occurred */
12157c23b892Sbalrog #define E1000_MANC_RCV_TCO_EN    0x00020000 /* Receive TCO Packets Enabled */
12167c23b892Sbalrog #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */
12177c23b892Sbalrog #define E1000_MANC_RCV_ALL       0x00080000 /* Receive All Enabled */
12187c23b892Sbalrog #define E1000_MANC_BLK_PHY_RST_ON_IDE   0x00040000 /* Block phy resets */
12197c23b892Sbalrog #define E1000_MANC_EN_MAC_ADDR_FILTER   0x00100000 /* Enable MAC address
12207c23b892Sbalrog                                                     * filtering */
12217c23b892Sbalrog #define E1000_MANC_EN_MNG2HOST   0x00200000 /* Enable MNG packets to host
12227c23b892Sbalrog                                              * memory */
12237c23b892Sbalrog #define E1000_MANC_EN_IP_ADDR_FILTER    0x00400000 /* Enable IP address
12247c23b892Sbalrog                                                     * filtering */
12257c23b892Sbalrog #define E1000_MANC_EN_XSUM_FILTER   0x00800000 /* Enable checksum filtering */
12267c23b892Sbalrog #define E1000_MANC_BR_EN         0x01000000 /* Enable broadcast filtering */
12277c23b892Sbalrog #define E1000_MANC_SMB_REQ       0x01000000 /* SMBus Request */
12287c23b892Sbalrog #define E1000_MANC_SMB_GNT       0x02000000 /* SMBus Grant */
12297c23b892Sbalrog #define E1000_MANC_SMB_CLK_IN    0x04000000 /* SMBus Clock In */
12307c23b892Sbalrog #define E1000_MANC_SMB_DATA_IN   0x08000000 /* SMBus Data In */
12317c23b892Sbalrog #define E1000_MANC_SMB_DATA_OUT  0x10000000 /* SMBus Data Out */
12327c23b892Sbalrog #define E1000_MANC_SMB_CLK_OUT   0x20000000 /* SMBus Clock Out */
12337c23b892Sbalrog 
12347c23b892Sbalrog #define E1000_MANC_SMB_DATA_OUT_SHIFT  28 /* SMBus Data Out Shift */
12357c23b892Sbalrog #define E1000_MANC_SMB_CLK_OUT_SHIFT   29 /* SMBus Clock Out Shift */
12367c23b892Sbalrog 
1237*06e7fa0aSDmitry Fleytman /* FACTPS Control */
1238*06e7fa0aSDmitry Fleytman #define E1000_FACTPS_LAN0_ON     0x00000004 /* Lan 0 enable */
1239*06e7fa0aSDmitry Fleytman 
12407c23b892Sbalrog /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */
12417c23b892Sbalrog #define EEPROM_SUM 0xBABA
12427c23b892Sbalrog 
1243*06e7fa0aSDmitry Fleytman /* I/O-Mapped Access to Internal Registers, Memories, and Flash */
1244*06e7fa0aSDmitry Fleytman #define E1000_IOADDR 0x00
1245*06e7fa0aSDmitry Fleytman #define E1000_IODATA 0x04
1246*06e7fa0aSDmitry Fleytman 
12477c23b892Sbalrog #endif /* _E1000_HW_H_ */
1248