xref: /qemu/hw/net/e1000.c (revision b08340d52b51ab57ba525043dbc83e67ecfcaa23)
17c23b892Sbalrog /*
27c23b892Sbalrog  * QEMU e1000 emulation
37c23b892Sbalrog  *
42758aa52SMichael S. Tsirkin  * Software developer's manual:
52758aa52SMichael S. Tsirkin  * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
62758aa52SMichael S. Tsirkin  *
77c23b892Sbalrog  * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
87c23b892Sbalrog  * Copyright (c) 2008 Qumranet
97c23b892Sbalrog  * Based on work done by:
107c23b892Sbalrog  * Copyright (c) 2007 Dan Aloni
117c23b892Sbalrog  * Copyright (c) 2004 Antony T Curtis
127c23b892Sbalrog  *
137c23b892Sbalrog  * This library is free software; you can redistribute it and/or
147c23b892Sbalrog  * modify it under the terms of the GNU Lesser General Public
157c23b892Sbalrog  * License as published by the Free Software Foundation; either
167c23b892Sbalrog  * version 2 of the License, or (at your option) any later version.
177c23b892Sbalrog  *
187c23b892Sbalrog  * This library is distributed in the hope that it will be useful,
197c23b892Sbalrog  * but WITHOUT ANY WARRANTY; without even the implied warranty of
207c23b892Sbalrog  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
217c23b892Sbalrog  * Lesser General Public License for more details.
227c23b892Sbalrog  *
237c23b892Sbalrog  * You should have received a copy of the GNU Lesser General Public
248167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
257c23b892Sbalrog  */
267c23b892Sbalrog 
277c23b892Sbalrog 
2883c9f4caSPaolo Bonzini #include "hw/hw.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
301422e32dSPaolo Bonzini #include "net/net.h"
317200ac3cSMark McLoughlin #include "net/checksum.h"
3283c9f4caSPaolo Bonzini #include "hw/loader.h"
339c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
349c17d615SPaolo Bonzini #include "sysemu/dma.h"
357c23b892Sbalrog 
3647b43a1fSPaolo Bonzini #include "e1000_regs.h"
377c23b892Sbalrog 
3827124888SJes Sorensen #define E1000_DEBUG
397c23b892Sbalrog 
4027124888SJes Sorensen #ifdef E1000_DEBUG
417c23b892Sbalrog enum {
427c23b892Sbalrog     DEBUG_GENERAL,	DEBUG_IO,	DEBUG_MMIO,	DEBUG_INTERRUPT,
437c23b892Sbalrog     DEBUG_RX,		DEBUG_TX,	DEBUG_MDIC,	DEBUG_EEPROM,
447c23b892Sbalrog     DEBUG_UNKNOWN,	DEBUG_TXSUM,	DEBUG_TXERR,	DEBUG_RXERR,
45f9c1cdf4SJason Wang     DEBUG_RXFILTER,     DEBUG_PHY,      DEBUG_NOTYET,
467c23b892Sbalrog };
477c23b892Sbalrog #define DBGBIT(x)	(1<<DEBUG_##x)
487c23b892Sbalrog static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL);
497c23b892Sbalrog 
506c7f4b47SBlue Swirl #define	DBGOUT(what, fmt, ...) do { \
517c23b892Sbalrog     if (debugflags & DBGBIT(what)) \
526c7f4b47SBlue Swirl         fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \
537c23b892Sbalrog     } while (0)
547c23b892Sbalrog #else
556c7f4b47SBlue Swirl #define	DBGOUT(what, fmt, ...) do {} while (0)
567c23b892Sbalrog #endif
577c23b892Sbalrog 
587c23b892Sbalrog #define IOPORT_SIZE       0x40
59e94bbefeSaurel32 #define PNPMMIO_SIZE      0x20000
6078aeb23eSStefan Hajnoczi #define MIN_BUF_SIZE      60 /* Min. octets in an ethernet frame sans FCS */
617c23b892Sbalrog 
62b0d9ffcdSMichael Contreras /* this is the size past which hardware will drop packets when setting LPE=0 */
63b0d9ffcdSMichael Contreras #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
642c0331f4SMichael Contreras /* this is the size past which hardware will drop packets when setting LPE=1 */
652c0331f4SMichael Contreras #define MAXIMUM_ETHERNET_LPE_SIZE 16384
66b0d9ffcdSMichael Contreras 
677c23b892Sbalrog /*
687c23b892Sbalrog  * HW models:
697c23b892Sbalrog  *  E1000_DEV_ID_82540EM works with Windows and Linux
707c23b892Sbalrog  *  E1000_DEV_ID_82573L OK with windoze and Linux 2.6.22,
717c23b892Sbalrog  *	appears to perform better than 82540EM, but breaks with Linux 2.6.18
727c23b892Sbalrog  *  E1000_DEV_ID_82544GC_COPPER appears to work; not well tested
737c23b892Sbalrog  *  Others never tested
747c23b892Sbalrog  */
757c23b892Sbalrog enum { E1000_DEVID = E1000_DEV_ID_82540EM };
767c23b892Sbalrog 
777c23b892Sbalrog /*
787c23b892Sbalrog  * May need to specify additional MAC-to-PHY entries --
797c23b892Sbalrog  * Intel's Windows driver refuses to initialize unless they match
807c23b892Sbalrog  */
817c23b892Sbalrog enum {
827c23b892Sbalrog     PHY_ID2_INIT = E1000_DEVID == E1000_DEV_ID_82573L ?		0xcc2 :
837c23b892Sbalrog                    E1000_DEVID == E1000_DEV_ID_82544GC_COPPER ?	0xc30 :
847c23b892Sbalrog                    /* default to E1000_DEV_ID_82540EM */	0xc20
857c23b892Sbalrog };
867c23b892Sbalrog 
877c23b892Sbalrog typedef struct E1000State_st {
88*b08340d5SAndreas Färber     /*< private >*/
89*b08340d5SAndreas Färber     PCIDevice parent_obj;
90*b08340d5SAndreas Färber     /*< public >*/
91*b08340d5SAndreas Färber 
92a03e2aecSMark McLoughlin     NICState *nic;
93fbdaa002SGerd Hoffmann     NICConf conf;
94ad00a9b9SAvi Kivity     MemoryRegion mmio;
95ad00a9b9SAvi Kivity     MemoryRegion io;
967c23b892Sbalrog 
977c23b892Sbalrog     uint32_t mac_reg[0x8000];
987c23b892Sbalrog     uint16_t phy_reg[0x20];
997c23b892Sbalrog     uint16_t eeprom_data[64];
1007c23b892Sbalrog 
1017c23b892Sbalrog     uint32_t rxbuf_size;
1027c23b892Sbalrog     uint32_t rxbuf_min_shift;
1037c23b892Sbalrog     struct e1000_tx {
1047c23b892Sbalrog         unsigned char header[256];
1058f2e8d1fSaliguori         unsigned char vlan_header[4];
106b10fec9bSStefan Weil         /* Fields vlan and data must not be reordered or separated. */
1078f2e8d1fSaliguori         unsigned char vlan[4];
1087c23b892Sbalrog         unsigned char data[0x10000];
1097c23b892Sbalrog         uint16_t size;
1107c23b892Sbalrog         unsigned char sum_needed;
1118f2e8d1fSaliguori         unsigned char vlan_needed;
1127c23b892Sbalrog         uint8_t ipcss;
1137c23b892Sbalrog         uint8_t ipcso;
1147c23b892Sbalrog         uint16_t ipcse;
1157c23b892Sbalrog         uint8_t tucss;
1167c23b892Sbalrog         uint8_t tucso;
1177c23b892Sbalrog         uint16_t tucse;
1187c23b892Sbalrog         uint8_t hdr_len;
1197c23b892Sbalrog         uint16_t mss;
1207c23b892Sbalrog         uint32_t paylen;
1217c23b892Sbalrog         uint16_t tso_frames;
1227c23b892Sbalrog         char tse;
123b6c4f71fSblueswir1         int8_t ip;
124b6c4f71fSblueswir1         int8_t tcp;
1251b0009dbSbalrog         char cptse;     // current packet tse bit
1267c23b892Sbalrog     } tx;
1277c23b892Sbalrog 
1287c23b892Sbalrog     struct {
1297c23b892Sbalrog         uint32_t val_in;	// shifted in from guest driver
1307c23b892Sbalrog         uint16_t bitnum_in;
1317c23b892Sbalrog         uint16_t bitnum_out;
1327c23b892Sbalrog         uint16_t reading;
1337c23b892Sbalrog         uint32_t old_eecd;
1347c23b892Sbalrog     } eecd_state;
135b9d03e35SJason Wang 
136b9d03e35SJason Wang     QEMUTimer *autoneg_timer;
1372af234e6SMichael S. Tsirkin 
1382af234e6SMichael S. Tsirkin /* Compatibility flags for migration to/from qemu 1.3.0 and older */
1392af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG_BIT 0
1402af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG (1 << E1000_FLAG_AUTONEG_BIT)
1412af234e6SMichael S. Tsirkin     uint32_t compat_flags;
1427c23b892Sbalrog } E1000State;
1437c23b892Sbalrog 
144567a3c9eSPeter Crosthwaite #define TYPE_E1000 "e1000"
145567a3c9eSPeter Crosthwaite 
146567a3c9eSPeter Crosthwaite #define E1000(obj) \
147567a3c9eSPeter Crosthwaite     OBJECT_CHECK(E1000State, (obj), TYPE_E1000)
148567a3c9eSPeter Crosthwaite 
1497c23b892Sbalrog #define	defreg(x)	x = (E1000_##x>>2)
1507c23b892Sbalrog enum {
1517c23b892Sbalrog     defreg(CTRL),	defreg(EECD),	defreg(EERD),	defreg(GPRC),
1527c23b892Sbalrog     defreg(GPTC),	defreg(ICR),	defreg(ICS),	defreg(IMC),
1537c23b892Sbalrog     defreg(IMS),	defreg(LEDCTL),	defreg(MANC),	defreg(MDIC),
1547c23b892Sbalrog     defreg(MPC),	defreg(PBA),	defreg(RCTL),	defreg(RDBAH),
1557c23b892Sbalrog     defreg(RDBAL),	defreg(RDH),	defreg(RDLEN),	defreg(RDT),
1567c23b892Sbalrog     defreg(STATUS),	defreg(SWSM),	defreg(TCTL),	defreg(TDBAH),
1577c23b892Sbalrog     defreg(TDBAL),	defreg(TDH),	defreg(TDLEN),	defreg(TDT),
1587c23b892Sbalrog     defreg(TORH),	defreg(TORL),	defreg(TOTH),	defreg(TOTL),
1597c23b892Sbalrog     defreg(TPR),	defreg(TPT),	defreg(TXDCTL),	defreg(WUFC),
1608f2e8d1fSaliguori     defreg(RA),		defreg(MTA),	defreg(CRCERRS),defreg(VFTA),
1618f2e8d1fSaliguori     defreg(VET),
1627c23b892Sbalrog };
1637c23b892Sbalrog 
16471aadd3cSJason Wang static void
16571aadd3cSJason Wang e1000_link_down(E1000State *s)
16671aadd3cSJason Wang {
16771aadd3cSJason Wang     s->mac_reg[STATUS] &= ~E1000_STATUS_LU;
16871aadd3cSJason Wang     s->phy_reg[PHY_STATUS] &= ~MII_SR_LINK_STATUS;
16971aadd3cSJason Wang }
17071aadd3cSJason Wang 
17171aadd3cSJason Wang static void
17271aadd3cSJason Wang e1000_link_up(E1000State *s)
17371aadd3cSJason Wang {
17471aadd3cSJason Wang     s->mac_reg[STATUS] |= E1000_STATUS_LU;
17571aadd3cSJason Wang     s->phy_reg[PHY_STATUS] |= MII_SR_LINK_STATUS;
17671aadd3cSJason Wang }
17771aadd3cSJason Wang 
178b9d03e35SJason Wang static void
179b9d03e35SJason Wang set_phy_ctrl(E1000State *s, int index, uint16_t val)
180b9d03e35SJason Wang {
1812af234e6SMichael S. Tsirkin     /*
1822af234e6SMichael S. Tsirkin      * QEMU 1.3 does not support link auto-negotiation emulation, so if we
1832af234e6SMichael S. Tsirkin      * migrate during auto negotiation, after migration the link will be
1842af234e6SMichael S. Tsirkin      * down.
1852af234e6SMichael S. Tsirkin      */
1862af234e6SMichael S. Tsirkin     if (!(s->compat_flags & E1000_FLAG_AUTONEG)) {
1872af234e6SMichael S. Tsirkin         return;
1882af234e6SMichael S. Tsirkin     }
189b9d03e35SJason Wang     if ((val & MII_CR_AUTO_NEG_EN) && (val & MII_CR_RESTART_AUTO_NEG)) {
190b9d03e35SJason Wang         e1000_link_down(s);
191b9d03e35SJason Wang         s->phy_reg[PHY_STATUS] &= ~MII_SR_AUTONEG_COMPLETE;
192b9d03e35SJason Wang         DBGOUT(PHY, "Start link auto negotiation\n");
193b9d03e35SJason Wang         qemu_mod_timer(s->autoneg_timer, qemu_get_clock_ms(vm_clock) + 500);
194b9d03e35SJason Wang     }
195b9d03e35SJason Wang }
196b9d03e35SJason Wang 
197b9d03e35SJason Wang static void
198b9d03e35SJason Wang e1000_autoneg_timer(void *opaque)
199b9d03e35SJason Wang {
200b9d03e35SJason Wang     E1000State *s = opaque;
201ddcb73b7SMichael S. Tsirkin     if (!qemu_get_queue(s->nic)->link_down) {
202b9d03e35SJason Wang         e1000_link_up(s);
203ddcb73b7SMichael S. Tsirkin     }
204b9d03e35SJason Wang     s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
205b9d03e35SJason Wang     DBGOUT(PHY, "Auto negotiation is completed\n");
206b9d03e35SJason Wang }
207b9d03e35SJason Wang 
208b9d03e35SJason Wang static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = {
209b9d03e35SJason Wang     [PHY_CTRL] = set_phy_ctrl,
210b9d03e35SJason Wang };
211b9d03e35SJason Wang 
212b9d03e35SJason Wang enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) };
213b9d03e35SJason Wang 
2147c23b892Sbalrog enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W };
21588b4e9dbSblueswir1 static const char phy_regcap[0x20] = {
2167c23b892Sbalrog     [PHY_STATUS] = PHY_R,	[M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW,
2177c23b892Sbalrog     [PHY_ID1] = PHY_R,		[M88E1000_PHY_SPEC_CTRL] = PHY_RW,
2187c23b892Sbalrog     [PHY_CTRL] = PHY_RW,	[PHY_1000T_CTRL] = PHY_RW,
2197c23b892Sbalrog     [PHY_LP_ABILITY] = PHY_R,	[PHY_1000T_STATUS] = PHY_R,
2207c23b892Sbalrog     [PHY_AUTONEG_ADV] = PHY_RW,	[M88E1000_RX_ERR_CNTR] = PHY_R,
221700f6e2cSaurel32     [PHY_ID2] = PHY_R,		[M88E1000_PHY_SPEC_STATUS] = PHY_R
2227c23b892Sbalrog };
2237c23b892Sbalrog 
224814cd3acSMichael S. Tsirkin static const uint16_t phy_reg_init[] = {
225b9d03e35SJason Wang     [PHY_CTRL] = 0x1140,
226b9d03e35SJason Wang     [PHY_STATUS] = 0x794d, /* link initially up with not completed autoneg */
227814cd3acSMichael S. Tsirkin     [PHY_ID1] = 0x141,				[PHY_ID2] = PHY_ID2_INIT,
228814cd3acSMichael S. Tsirkin     [PHY_1000T_CTRL] = 0x0e00,			[M88E1000_PHY_SPEC_CTRL] = 0x360,
229814cd3acSMichael S. Tsirkin     [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60,	[PHY_AUTONEG_ADV] = 0xde1,
230814cd3acSMichael S. Tsirkin     [PHY_LP_ABILITY] = 0x1e0,			[PHY_1000T_STATUS] = 0x3c00,
231814cd3acSMichael S. Tsirkin     [M88E1000_PHY_SPEC_STATUS] = 0xac00,
232814cd3acSMichael S. Tsirkin };
233814cd3acSMichael S. Tsirkin 
234814cd3acSMichael S. Tsirkin static const uint32_t mac_reg_init[] = {
235814cd3acSMichael S. Tsirkin     [PBA] =     0x00100030,
236814cd3acSMichael S. Tsirkin     [LEDCTL] =  0x602,
237814cd3acSMichael S. Tsirkin     [CTRL] =    E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 |
238814cd3acSMichael S. Tsirkin                 E1000_CTRL_SPD_1000 | E1000_CTRL_SLU,
239814cd3acSMichael S. Tsirkin     [STATUS] =  0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE |
240814cd3acSMichael S. Tsirkin                 E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK |
241814cd3acSMichael S. Tsirkin                 E1000_STATUS_SPEED_1000 | E1000_STATUS_FD |
242814cd3acSMichael S. Tsirkin                 E1000_STATUS_LU,
243814cd3acSMichael S. Tsirkin     [MANC] =    E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN |
244814cd3acSMichael S. Tsirkin                 E1000_MANC_ARP_EN | E1000_MANC_0298_EN |
245814cd3acSMichael S. Tsirkin                 E1000_MANC_RMCP_EN,
246814cd3acSMichael S. Tsirkin };
247814cd3acSMichael S. Tsirkin 
2487c23b892Sbalrog static void
2497c23b892Sbalrog set_interrupt_cause(E1000State *s, int index, uint32_t val)
2507c23b892Sbalrog {
251*b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
252*b08340d5SAndreas Färber 
253f1219091SJason Wang     if (val && (E1000_DEVID >= E1000_DEV_ID_82547EI_MOBILE)) {
254f1219091SJason Wang         /* Only for 8257x */
2557c23b892Sbalrog         val |= E1000_ICR_INT_ASSERTED;
256f1219091SJason Wang     }
2577c23b892Sbalrog     s->mac_reg[ICR] = val;
258a52a8841SMichael S. Tsirkin 
259a52a8841SMichael S. Tsirkin     /*
260a52a8841SMichael S. Tsirkin      * Make sure ICR and ICS registers have the same value.
261a52a8841SMichael S. Tsirkin      * The spec says that the ICS register is write-only.  However in practice,
262a52a8841SMichael S. Tsirkin      * on real hardware ICS is readable, and for reads it has the same value as
263a52a8841SMichael S. Tsirkin      * ICR (except that ICS does not have the clear on read behaviour of ICR).
264a52a8841SMichael S. Tsirkin      *
265a52a8841SMichael S. Tsirkin      * The VxWorks PRO/1000 driver uses this behaviour.
266a52a8841SMichael S. Tsirkin      */
267b1332393SBill Paul     s->mac_reg[ICS] = val;
268a52a8841SMichael S. Tsirkin 
269*b08340d5SAndreas Färber     qemu_set_irq(d->irq[0], (s->mac_reg[IMS] & s->mac_reg[ICR]) != 0);
2707c23b892Sbalrog }
2717c23b892Sbalrog 
2727c23b892Sbalrog static void
2737c23b892Sbalrog set_ics(E1000State *s, int index, uint32_t val)
2747c23b892Sbalrog {
2757c23b892Sbalrog     DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR],
2767c23b892Sbalrog         s->mac_reg[IMS]);
2777c23b892Sbalrog     set_interrupt_cause(s, 0, val | s->mac_reg[ICR]);
2787c23b892Sbalrog }
2797c23b892Sbalrog 
2807c23b892Sbalrog static int
2817c23b892Sbalrog rxbufsize(uint32_t v)
2827c23b892Sbalrog {
2837c23b892Sbalrog     v &= E1000_RCTL_BSEX | E1000_RCTL_SZ_16384 | E1000_RCTL_SZ_8192 |
2847c23b892Sbalrog          E1000_RCTL_SZ_4096 | E1000_RCTL_SZ_2048 | E1000_RCTL_SZ_1024 |
2857c23b892Sbalrog          E1000_RCTL_SZ_512 | E1000_RCTL_SZ_256;
2867c23b892Sbalrog     switch (v) {
2877c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_16384:
2887c23b892Sbalrog         return 16384;
2897c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_8192:
2907c23b892Sbalrog         return 8192;
2917c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_4096:
2927c23b892Sbalrog         return 4096;
2937c23b892Sbalrog     case E1000_RCTL_SZ_1024:
2947c23b892Sbalrog         return 1024;
2957c23b892Sbalrog     case E1000_RCTL_SZ_512:
2967c23b892Sbalrog         return 512;
2977c23b892Sbalrog     case E1000_RCTL_SZ_256:
2987c23b892Sbalrog         return 256;
2997c23b892Sbalrog     }
3007c23b892Sbalrog     return 2048;
3017c23b892Sbalrog }
3027c23b892Sbalrog 
303814cd3acSMichael S. Tsirkin static void e1000_reset(void *opaque)
304814cd3acSMichael S. Tsirkin {
305814cd3acSMichael S. Tsirkin     E1000State *d = opaque;
306372254c6SGabriel L. Somlo     uint8_t *macaddr = d->conf.macaddr.a;
307372254c6SGabriel L. Somlo     int i;
308814cd3acSMichael S. Tsirkin 
309b9d03e35SJason Wang     qemu_del_timer(d->autoneg_timer);
310814cd3acSMichael S. Tsirkin     memset(d->phy_reg, 0, sizeof d->phy_reg);
311814cd3acSMichael S. Tsirkin     memmove(d->phy_reg, phy_reg_init, sizeof phy_reg_init);
312814cd3acSMichael S. Tsirkin     memset(d->mac_reg, 0, sizeof d->mac_reg);
313814cd3acSMichael S. Tsirkin     memmove(d->mac_reg, mac_reg_init, sizeof mac_reg_init);
314814cd3acSMichael S. Tsirkin     d->rxbuf_min_shift = 1;
315814cd3acSMichael S. Tsirkin     memset(&d->tx, 0, sizeof d->tx);
316814cd3acSMichael S. Tsirkin 
317b356f76dSJason Wang     if (qemu_get_queue(d->nic)->link_down) {
31871aadd3cSJason Wang         e1000_link_down(d);
319814cd3acSMichael S. Tsirkin     }
320372254c6SGabriel L. Somlo 
321372254c6SGabriel L. Somlo     /* Some guests expect pre-initialized RAH/RAL (AddrValid flag + MACaddr) */
322372254c6SGabriel L. Somlo     d->mac_reg[RA] = 0;
323372254c6SGabriel L. Somlo     d->mac_reg[RA + 1] = E1000_RAH_AV;
324372254c6SGabriel L. Somlo     for (i = 0; i < 4; i++) {
325372254c6SGabriel L. Somlo         d->mac_reg[RA] |= macaddr[i] << (8 * i);
326372254c6SGabriel L. Somlo         d->mac_reg[RA + 1] |= (i < 2) ? macaddr[i + 4] << (8 * i) : 0;
327372254c6SGabriel L. Somlo     }
328814cd3acSMichael S. Tsirkin }
329814cd3acSMichael S. Tsirkin 
3307c23b892Sbalrog static void
331cab3c825SKevin Wolf set_ctrl(E1000State *s, int index, uint32_t val)
332cab3c825SKevin Wolf {
333cab3c825SKevin Wolf     /* RST is self clearing */
334cab3c825SKevin Wolf     s->mac_reg[CTRL] = val & ~E1000_CTRL_RST;
335cab3c825SKevin Wolf }
336cab3c825SKevin Wolf 
337cab3c825SKevin Wolf static void
3387c23b892Sbalrog set_rx_control(E1000State *s, int index, uint32_t val)
3397c23b892Sbalrog {
3407c23b892Sbalrog     s->mac_reg[RCTL] = val;
3417c23b892Sbalrog     s->rxbuf_size = rxbufsize(val);
3427c23b892Sbalrog     s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1;
3437c23b892Sbalrog     DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT],
3447c23b892Sbalrog            s->mac_reg[RCTL]);
345b356f76dSJason Wang     qemu_flush_queued_packets(qemu_get_queue(s->nic));
3467c23b892Sbalrog }
3477c23b892Sbalrog 
3487c23b892Sbalrog static void
3497c23b892Sbalrog set_mdic(E1000State *s, int index, uint32_t val)
3507c23b892Sbalrog {
3517c23b892Sbalrog     uint32_t data = val & E1000_MDIC_DATA_MASK;
3527c23b892Sbalrog     uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
3537c23b892Sbalrog 
3547c23b892Sbalrog     if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy #
3557c23b892Sbalrog         val = s->mac_reg[MDIC] | E1000_MDIC_ERROR;
3567c23b892Sbalrog     else if (val & E1000_MDIC_OP_READ) {
3577c23b892Sbalrog         DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr);
3587c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_R)) {
3597c23b892Sbalrog             DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr);
3607c23b892Sbalrog             val |= E1000_MDIC_ERROR;
3617c23b892Sbalrog         } else
3627c23b892Sbalrog             val = (val ^ data) | s->phy_reg[addr];
3637c23b892Sbalrog     } else if (val & E1000_MDIC_OP_WRITE) {
3647c23b892Sbalrog         DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data);
3657c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_W)) {
3667c23b892Sbalrog             DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr);
3677c23b892Sbalrog             val |= E1000_MDIC_ERROR;
368b9d03e35SJason Wang         } else {
369b9d03e35SJason Wang             if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) {
370b9d03e35SJason Wang                 phyreg_writeops[addr](s, index, data);
371b9d03e35SJason Wang             }
3727c23b892Sbalrog             s->phy_reg[addr] = data;
3737c23b892Sbalrog         }
374b9d03e35SJason Wang     }
3757c23b892Sbalrog     s->mac_reg[MDIC] = val | E1000_MDIC_READY;
37617fbbb0bSJason Wang 
37717fbbb0bSJason Wang     if (val & E1000_MDIC_INT_EN) {
3787c23b892Sbalrog         set_ics(s, 0, E1000_ICR_MDAC);
3797c23b892Sbalrog     }
38017fbbb0bSJason Wang }
3817c23b892Sbalrog 
3827c23b892Sbalrog static uint32_t
3837c23b892Sbalrog get_eecd(E1000State *s, int index)
3847c23b892Sbalrog {
3857c23b892Sbalrog     uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd;
3867c23b892Sbalrog 
3877c23b892Sbalrog     DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n",
3887c23b892Sbalrog            s->eecd_state.bitnum_out, s->eecd_state.reading);
3897c23b892Sbalrog     if (!s->eecd_state.reading ||
3907c23b892Sbalrog         ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >>
3917c23b892Sbalrog           ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1)
3927c23b892Sbalrog         ret |= E1000_EECD_DO;
3937c23b892Sbalrog     return ret;
3947c23b892Sbalrog }
3957c23b892Sbalrog 
3967c23b892Sbalrog static void
3977c23b892Sbalrog set_eecd(E1000State *s, int index, uint32_t val)
3987c23b892Sbalrog {
3997c23b892Sbalrog     uint32_t oldval = s->eecd_state.old_eecd;
4007c23b892Sbalrog 
4017c23b892Sbalrog     s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS |
4027c23b892Sbalrog             E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ);
4039651ac55SIzumi Tsutsui     if (!(E1000_EECD_CS & val))			// CS inactive; nothing to do
4049651ac55SIzumi Tsutsui 	return;
4059651ac55SIzumi Tsutsui     if (E1000_EECD_CS & (val ^ oldval)) {	// CS rise edge; reset state
4069651ac55SIzumi Tsutsui 	s->eecd_state.val_in = 0;
4079651ac55SIzumi Tsutsui 	s->eecd_state.bitnum_in = 0;
4089651ac55SIzumi Tsutsui 	s->eecd_state.bitnum_out = 0;
4099651ac55SIzumi Tsutsui 	s->eecd_state.reading = 0;
4109651ac55SIzumi Tsutsui     }
4117c23b892Sbalrog     if (!(E1000_EECD_SK & (val ^ oldval)))	// no clock edge
4127c23b892Sbalrog         return;
4137c23b892Sbalrog     if (!(E1000_EECD_SK & val)) {		// falling edge
4147c23b892Sbalrog         s->eecd_state.bitnum_out++;
4157c23b892Sbalrog         return;
4167c23b892Sbalrog     }
4177c23b892Sbalrog     s->eecd_state.val_in <<= 1;
4187c23b892Sbalrog     if (val & E1000_EECD_DI)
4197c23b892Sbalrog         s->eecd_state.val_in |= 1;
4207c23b892Sbalrog     if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) {
4217c23b892Sbalrog         s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1;
4227c23b892Sbalrog         s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) ==
4237c23b892Sbalrog             EEPROM_READ_OPCODE_MICROWIRE);
4247c23b892Sbalrog     }
4257c23b892Sbalrog     DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n",
4267c23b892Sbalrog            s->eecd_state.bitnum_in, s->eecd_state.bitnum_out,
4277c23b892Sbalrog            s->eecd_state.reading);
4287c23b892Sbalrog }
4297c23b892Sbalrog 
4307c23b892Sbalrog static uint32_t
4317c23b892Sbalrog flash_eerd_read(E1000State *s, int x)
4327c23b892Sbalrog {
4337c23b892Sbalrog     unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START;
4347c23b892Sbalrog 
435b1332393SBill Paul     if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0)
436b1332393SBill Paul         return (s->mac_reg[EERD]);
437b1332393SBill Paul 
4387c23b892Sbalrog     if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG)
439b1332393SBill Paul         return (E1000_EEPROM_RW_REG_DONE | r);
440b1332393SBill Paul 
441b1332393SBill Paul     return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) |
442b1332393SBill Paul            E1000_EEPROM_RW_REG_DONE | r);
4437c23b892Sbalrog }
4447c23b892Sbalrog 
4457c23b892Sbalrog static void
4467c23b892Sbalrog putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse)
4477c23b892Sbalrog {
448c6a6a5e3Saliguori     uint32_t sum;
449c6a6a5e3Saliguori 
4507c23b892Sbalrog     if (cse && cse < n)
4517c23b892Sbalrog         n = cse + 1;
452c6a6a5e3Saliguori     if (sloc < n-1) {
453c6a6a5e3Saliguori         sum = net_checksum_add(n-css, data+css);
4547c23b892Sbalrog         cpu_to_be16wu((uint16_t *)(data + sloc),
455c6a6a5e3Saliguori                       net_checksum_finish(sum));
456c6a6a5e3Saliguori     }
4577c23b892Sbalrog }
4587c23b892Sbalrog 
4598f2e8d1fSaliguori static inline int
4608f2e8d1fSaliguori vlan_enabled(E1000State *s)
4618f2e8d1fSaliguori {
4628f2e8d1fSaliguori     return ((s->mac_reg[CTRL] & E1000_CTRL_VME) != 0);
4638f2e8d1fSaliguori }
4648f2e8d1fSaliguori 
4658f2e8d1fSaliguori static inline int
4668f2e8d1fSaliguori vlan_rx_filter_enabled(E1000State *s)
4678f2e8d1fSaliguori {
4688f2e8d1fSaliguori     return ((s->mac_reg[RCTL] & E1000_RCTL_VFE) != 0);
4698f2e8d1fSaliguori }
4708f2e8d1fSaliguori 
4718f2e8d1fSaliguori static inline int
4728f2e8d1fSaliguori is_vlan_packet(E1000State *s, const uint8_t *buf)
4738f2e8d1fSaliguori {
4748f2e8d1fSaliguori     return (be16_to_cpup((uint16_t *)(buf + 12)) ==
4758f2e8d1fSaliguori                 le16_to_cpup((uint16_t *)(s->mac_reg + VET)));
4768f2e8d1fSaliguori }
4778f2e8d1fSaliguori 
4788f2e8d1fSaliguori static inline int
4798f2e8d1fSaliguori is_vlan_txd(uint32_t txd_lower)
4808f2e8d1fSaliguori {
4818f2e8d1fSaliguori     return ((txd_lower & E1000_TXD_CMD_VLE) != 0);
4828f2e8d1fSaliguori }
4838f2e8d1fSaliguori 
48455e8d1ceSMichael S. Tsirkin /* FCS aka Ethernet CRC-32. We don't get it from backends and can't
48555e8d1ceSMichael S. Tsirkin  * fill it in, just pad descriptor length by 4 bytes unless guest
486a05e8a6eSMichael S. Tsirkin  * told us to strip it off the packet. */
48755e8d1ceSMichael S. Tsirkin static inline int
48855e8d1ceSMichael S. Tsirkin fcs_len(E1000State *s)
48955e8d1ceSMichael S. Tsirkin {
49055e8d1ceSMichael S. Tsirkin     return (s->mac_reg[RCTL] & E1000_RCTL_SECRC) ? 0 : 4;
49155e8d1ceSMichael S. Tsirkin }
49255e8d1ceSMichael S. Tsirkin 
4937c23b892Sbalrog static void
49493e37d76SJason Wang e1000_send_packet(E1000State *s, const uint8_t *buf, int size)
49593e37d76SJason Wang {
496b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
49793e37d76SJason Wang     if (s->phy_reg[PHY_CTRL] & MII_CR_LOOPBACK) {
498b356f76dSJason Wang         nc->info->receive(nc, buf, size);
49993e37d76SJason Wang     } else {
500b356f76dSJason Wang         qemu_send_packet(nc, buf, size);
50193e37d76SJason Wang     }
50293e37d76SJason Wang }
50393e37d76SJason Wang 
50493e37d76SJason Wang static void
5057c23b892Sbalrog xmit_seg(E1000State *s)
5067c23b892Sbalrog {
5077c23b892Sbalrog     uint16_t len, *sp;
5087c23b892Sbalrog     unsigned int frames = s->tx.tso_frames, css, sofar, n;
5097c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
5107c23b892Sbalrog 
5111b0009dbSbalrog     if (tp->tse && tp->cptse) {
5127c23b892Sbalrog         css = tp->ipcss;
5137c23b892Sbalrog         DBGOUT(TXSUM, "frames %d size %d ipcss %d\n",
5147c23b892Sbalrog                frames, tp->size, css);
5157c23b892Sbalrog         if (tp->ip) {		// IPv4
5167c23b892Sbalrog             cpu_to_be16wu((uint16_t *)(tp->data+css+2),
5177c23b892Sbalrog                           tp->size - css);
5187c23b892Sbalrog             cpu_to_be16wu((uint16_t *)(tp->data+css+4),
5197c23b892Sbalrog                           be16_to_cpup((uint16_t *)(tp->data+css+4))+frames);
5207c23b892Sbalrog         } else			// IPv6
5217c23b892Sbalrog             cpu_to_be16wu((uint16_t *)(tp->data+css+4),
5227c23b892Sbalrog                           tp->size - css);
5237c23b892Sbalrog         css = tp->tucss;
5247c23b892Sbalrog         len = tp->size - css;
5257c23b892Sbalrog         DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", tp->tcp, css, len);
5267c23b892Sbalrog         if (tp->tcp) {
5277c23b892Sbalrog             sofar = frames * tp->mss;
5287c23b892Sbalrog             cpu_to_be32wu((uint32_t *)(tp->data+css+4),	// seq
52988738c09Saurel32                 be32_to_cpupu((uint32_t *)(tp->data+css+4))+sofar);
5307c23b892Sbalrog             if (tp->paylen - sofar > tp->mss)
5317c23b892Sbalrog                 tp->data[css + 13] &= ~9;		// PSH, FIN
5327c23b892Sbalrog         } else	// UDP
5337c23b892Sbalrog             cpu_to_be16wu((uint16_t *)(tp->data+css+4), len);
5347c23b892Sbalrog         if (tp->sum_needed & E1000_TXD_POPTS_TXSM) {
535e685b4ebSAlex Williamson             unsigned int phsum;
5367c23b892Sbalrog             // add pseudo-header length before checksum calculation
5377c23b892Sbalrog             sp = (uint16_t *)(tp->data + tp->tucso);
538e685b4ebSAlex Williamson             phsum = be16_to_cpup(sp) + len;
539e685b4ebSAlex Williamson             phsum = (phsum >> 16) + (phsum & 0xffff);
540e685b4ebSAlex Williamson             cpu_to_be16wu(sp, phsum);
5417c23b892Sbalrog         }
5427c23b892Sbalrog         tp->tso_frames++;
5437c23b892Sbalrog     }
5447c23b892Sbalrog 
5457c23b892Sbalrog     if (tp->sum_needed & E1000_TXD_POPTS_TXSM)
5467c23b892Sbalrog         putsum(tp->data, tp->size, tp->tucso, tp->tucss, tp->tucse);
5477c23b892Sbalrog     if (tp->sum_needed & E1000_TXD_POPTS_IXSM)
5487c23b892Sbalrog         putsum(tp->data, tp->size, tp->ipcso, tp->ipcss, tp->ipcse);
5498f2e8d1fSaliguori     if (tp->vlan_needed) {
550b10fec9bSStefan Weil         memmove(tp->vlan, tp->data, 4);
551b10fec9bSStefan Weil         memmove(tp->data, tp->data + 4, 8);
5528f2e8d1fSaliguori         memcpy(tp->data + 8, tp->vlan_header, 4);
55393e37d76SJason Wang         e1000_send_packet(s, tp->vlan, tp->size + 4);
5548f2e8d1fSaliguori     } else
55593e37d76SJason Wang         e1000_send_packet(s, tp->data, tp->size);
5567c23b892Sbalrog     s->mac_reg[TPT]++;
5577c23b892Sbalrog     s->mac_reg[GPTC]++;
5587c23b892Sbalrog     n = s->mac_reg[TOTL];
5597c23b892Sbalrog     if ((s->mac_reg[TOTL] += s->tx.size) < n)
5607c23b892Sbalrog         s->mac_reg[TOTH]++;
5617c23b892Sbalrog }
5627c23b892Sbalrog 
5637c23b892Sbalrog static void
5647c23b892Sbalrog process_tx_desc(E1000State *s, struct e1000_tx_desc *dp)
5657c23b892Sbalrog {
566*b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
5677c23b892Sbalrog     uint32_t txd_lower = le32_to_cpu(dp->lower.data);
5687c23b892Sbalrog     uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D);
5697c23b892Sbalrog     unsigned int split_size = txd_lower & 0xffff, bytes, sz, op;
570a0ae17a6SAndrew Jones     unsigned int msh = 0xfffff;
5717c23b892Sbalrog     uint64_t addr;
5727c23b892Sbalrog     struct e1000_context_desc *xp = (struct e1000_context_desc *)dp;
5737c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
5747c23b892Sbalrog 
5757c23b892Sbalrog     if (dtype == E1000_TXD_CMD_DEXT) {	// context descriptor
5767c23b892Sbalrog         op = le32_to_cpu(xp->cmd_and_length);
5777c23b892Sbalrog         tp->ipcss = xp->lower_setup.ip_fields.ipcss;
5787c23b892Sbalrog         tp->ipcso = xp->lower_setup.ip_fields.ipcso;
5797c23b892Sbalrog         tp->ipcse = le16_to_cpu(xp->lower_setup.ip_fields.ipcse);
5807c23b892Sbalrog         tp->tucss = xp->upper_setup.tcp_fields.tucss;
5817c23b892Sbalrog         tp->tucso = xp->upper_setup.tcp_fields.tucso;
5827c23b892Sbalrog         tp->tucse = le16_to_cpu(xp->upper_setup.tcp_fields.tucse);
5837c23b892Sbalrog         tp->paylen = op & 0xfffff;
5847c23b892Sbalrog         tp->hdr_len = xp->tcp_seg_setup.fields.hdr_len;
5857c23b892Sbalrog         tp->mss = le16_to_cpu(xp->tcp_seg_setup.fields.mss);
5867c23b892Sbalrog         tp->ip = (op & E1000_TXD_CMD_IP) ? 1 : 0;
5877c23b892Sbalrog         tp->tcp = (op & E1000_TXD_CMD_TCP) ? 1 : 0;
5887c23b892Sbalrog         tp->tse = (op & E1000_TXD_CMD_TSE) ? 1 : 0;
5897c23b892Sbalrog         tp->tso_frames = 0;
5907c23b892Sbalrog         if (tp->tucso == 0) {	// this is probably wrong
5917c23b892Sbalrog             DBGOUT(TXSUM, "TCP/UDP: cso 0!\n");
5927c23b892Sbalrog             tp->tucso = tp->tucss + (tp->tcp ? 16 : 6);
5937c23b892Sbalrog         }
5947c23b892Sbalrog         return;
5951b0009dbSbalrog     } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) {
5961b0009dbSbalrog         // data descriptor
597735e77ecSStefan Hajnoczi         if (tp->size == 0) {
5987c23b892Sbalrog             tp->sum_needed = le32_to_cpu(dp->upper.data) >> 8;
599735e77ecSStefan Hajnoczi         }
6001b0009dbSbalrog         tp->cptse = ( txd_lower & E1000_TXD_CMD_TSE ) ? 1 : 0;
60143ad7e3eSJes Sorensen     } else {
6021b0009dbSbalrog         // legacy descriptor
6031b0009dbSbalrog         tp->cptse = 0;
60443ad7e3eSJes Sorensen     }
6057c23b892Sbalrog 
6068f2e8d1fSaliguori     if (vlan_enabled(s) && is_vlan_txd(txd_lower) &&
6078f2e8d1fSaliguori         (tp->cptse || txd_lower & E1000_TXD_CMD_EOP)) {
6088f2e8d1fSaliguori         tp->vlan_needed = 1;
6098f2e8d1fSaliguori         cpu_to_be16wu((uint16_t *)(tp->vlan_header),
6108f2e8d1fSaliguori                       le16_to_cpup((uint16_t *)(s->mac_reg + VET)));
6118f2e8d1fSaliguori         cpu_to_be16wu((uint16_t *)(tp->vlan_header + 2),
6128f2e8d1fSaliguori                       le16_to_cpu(dp->upper.fields.special));
6138f2e8d1fSaliguori     }
6148f2e8d1fSaliguori 
6157c23b892Sbalrog     addr = le64_to_cpu(dp->buffer_addr);
6161b0009dbSbalrog     if (tp->tse && tp->cptse) {
617a0ae17a6SAndrew Jones         msh = tp->hdr_len + tp->mss;
6187c23b892Sbalrog         do {
6197c23b892Sbalrog             bytes = split_size;
6207c23b892Sbalrog             if (tp->size + bytes > msh)
6217c23b892Sbalrog                 bytes = msh - tp->size;
62265f82df0SAnthony Liguori 
62365f82df0SAnthony Liguori             bytes = MIN(sizeof(tp->data) - tp->size, bytes);
624*b08340d5SAndreas Färber             pci_dma_read(d, addr, tp->data + tp->size, bytes);
625a0ae17a6SAndrew Jones             sz = tp->size + bytes;
626a0ae17a6SAndrew Jones             if (sz >= tp->hdr_len && tp->size < tp->hdr_len) {
627a0ae17a6SAndrew Jones                 memmove(tp->header, tp->data, tp->hdr_len);
628a0ae17a6SAndrew Jones             }
6297c23b892Sbalrog             tp->size = sz;
6307c23b892Sbalrog             addr += bytes;
6317c23b892Sbalrog             if (sz == msh) {
6327c23b892Sbalrog                 xmit_seg(s);
633a0ae17a6SAndrew Jones                 memmove(tp->data, tp->header, tp->hdr_len);
634a0ae17a6SAndrew Jones                 tp->size = tp->hdr_len;
6357c23b892Sbalrog             }
6367c23b892Sbalrog         } while (split_size -= bytes);
6371b0009dbSbalrog     } else if (!tp->tse && tp->cptse) {
6381b0009dbSbalrog         // context descriptor TSE is not set, while data descriptor TSE is set
639362f5fb5SStefan Weil         DBGOUT(TXERR, "TCP segmentation error\n");
6401b0009dbSbalrog     } else {
64165f82df0SAnthony Liguori         split_size = MIN(sizeof(tp->data) - tp->size, split_size);
642*b08340d5SAndreas Färber         pci_dma_read(d, addr, tp->data + tp->size, split_size);
6431b0009dbSbalrog         tp->size += split_size;
6441b0009dbSbalrog     }
6457c23b892Sbalrog 
6467c23b892Sbalrog     if (!(txd_lower & E1000_TXD_CMD_EOP))
6477c23b892Sbalrog         return;
648a0ae17a6SAndrew Jones     if (!(tp->tse && tp->cptse && tp->size < tp->hdr_len)) {
6497c23b892Sbalrog         xmit_seg(s);
650a0ae17a6SAndrew Jones     }
6517c23b892Sbalrog     tp->tso_frames = 0;
6527c23b892Sbalrog     tp->sum_needed = 0;
6538f2e8d1fSaliguori     tp->vlan_needed = 0;
6547c23b892Sbalrog     tp->size = 0;
6551b0009dbSbalrog     tp->cptse = 0;
6567c23b892Sbalrog }
6577c23b892Sbalrog 
6587c23b892Sbalrog static uint32_t
65962ecbd35SEduard - Gabriel Munteanu txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp)
6607c23b892Sbalrog {
661*b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
6627c23b892Sbalrog     uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data);
6637c23b892Sbalrog 
6647c23b892Sbalrog     if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS)))
6657c23b892Sbalrog         return 0;
6667c23b892Sbalrog     txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) &
6677c23b892Sbalrog                 ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU);
6687c23b892Sbalrog     dp->upper.data = cpu_to_le32(txd_upper);
669*b08340d5SAndreas Färber     pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp),
67000c3a05bSDavid Gibson                   &dp->upper, sizeof(dp->upper));
6717c23b892Sbalrog     return E1000_ICR_TXDW;
6727c23b892Sbalrog }
6737c23b892Sbalrog 
674d17161f6SKevin Wolf static uint64_t tx_desc_base(E1000State *s)
675d17161f6SKevin Wolf {
676d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[TDBAH];
677d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[TDBAL] & ~0xf;
678d17161f6SKevin Wolf 
679d17161f6SKevin Wolf     return (bah << 32) + bal;
680d17161f6SKevin Wolf }
681d17161f6SKevin Wolf 
6827c23b892Sbalrog static void
6837c23b892Sbalrog start_xmit(E1000State *s)
6847c23b892Sbalrog {
685*b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
68662ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
6877c23b892Sbalrog     struct e1000_tx_desc desc;
6887c23b892Sbalrog     uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE;
6897c23b892Sbalrog 
6907c23b892Sbalrog     if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) {
6917c23b892Sbalrog         DBGOUT(TX, "tx disabled\n");
6927c23b892Sbalrog         return;
6937c23b892Sbalrog     }
6947c23b892Sbalrog 
6957c23b892Sbalrog     while (s->mac_reg[TDH] != s->mac_reg[TDT]) {
696d17161f6SKevin Wolf         base = tx_desc_base(s) +
6977c23b892Sbalrog                sizeof(struct e1000_tx_desc) * s->mac_reg[TDH];
698*b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
6997c23b892Sbalrog 
7007c23b892Sbalrog         DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH],
7016106075bSths                (void *)(intptr_t)desc.buffer_addr, desc.lower.data,
7027c23b892Sbalrog                desc.upper.data);
7037c23b892Sbalrog 
7047c23b892Sbalrog         process_tx_desc(s, &desc);
70562ecbd35SEduard - Gabriel Munteanu         cause |= txdesc_writeback(s, base, &desc);
7067c23b892Sbalrog 
7077c23b892Sbalrog         if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN])
7087c23b892Sbalrog             s->mac_reg[TDH] = 0;
7097c23b892Sbalrog         /*
7107c23b892Sbalrog          * the following could happen only if guest sw assigns
7117c23b892Sbalrog          * bogus values to TDT/TDLEN.
7127c23b892Sbalrog          * there's nothing too intelligent we could do about this.
7137c23b892Sbalrog          */
7147c23b892Sbalrog         if (s->mac_reg[TDH] == tdh_start) {
7157c23b892Sbalrog             DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n",
7167c23b892Sbalrog                    tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]);
7177c23b892Sbalrog             break;
7187c23b892Sbalrog         }
7197c23b892Sbalrog     }
7207c23b892Sbalrog     set_ics(s, 0, cause);
7217c23b892Sbalrog }
7227c23b892Sbalrog 
7237c23b892Sbalrog static int
7247c23b892Sbalrog receive_filter(E1000State *s, const uint8_t *buf, int size)
7257c23b892Sbalrog {
726af2960f9SBlue Swirl     static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
727af2960f9SBlue Swirl     static const int mta_shift[] = {4, 3, 2, 0};
7287c23b892Sbalrog     uint32_t f, rctl = s->mac_reg[RCTL], ra[2], *rp;
7297c23b892Sbalrog 
7308f2e8d1fSaliguori     if (is_vlan_packet(s, buf) && vlan_rx_filter_enabled(s)) {
7318f2e8d1fSaliguori         uint16_t vid = be16_to_cpup((uint16_t *)(buf + 14));
7328f2e8d1fSaliguori         uint32_t vfta = le32_to_cpup((uint32_t *)(s->mac_reg + VFTA) +
7338f2e8d1fSaliguori                                      ((vid >> 5) & 0x7f));
7348f2e8d1fSaliguori         if ((vfta & (1 << (vid & 0x1f))) == 0)
7358f2e8d1fSaliguori             return 0;
7368f2e8d1fSaliguori     }
7378f2e8d1fSaliguori 
7387c23b892Sbalrog     if (rctl & E1000_RCTL_UPE)			// promiscuous
7397c23b892Sbalrog         return 1;
7407c23b892Sbalrog 
7417c23b892Sbalrog     if ((buf[0] & 1) && (rctl & E1000_RCTL_MPE))	// promiscuous mcast
7427c23b892Sbalrog         return 1;
7437c23b892Sbalrog 
7447c23b892Sbalrog     if ((rctl & E1000_RCTL_BAM) && !memcmp(buf, bcast, sizeof bcast))
7457c23b892Sbalrog         return 1;
7467c23b892Sbalrog 
7477c23b892Sbalrog     for (rp = s->mac_reg + RA; rp < s->mac_reg + RA + 32; rp += 2) {
7487c23b892Sbalrog         if (!(rp[1] & E1000_RAH_AV))
7497c23b892Sbalrog             continue;
7507c23b892Sbalrog         ra[0] = cpu_to_le32(rp[0]);
7517c23b892Sbalrog         ra[1] = cpu_to_le32(rp[1]);
7527c23b892Sbalrog         if (!memcmp(buf, (uint8_t *)ra, 6)) {
7537c23b892Sbalrog             DBGOUT(RXFILTER,
7547c23b892Sbalrog                    "unicast match[%d]: %02x:%02x:%02x:%02x:%02x:%02x\n",
7557c23b892Sbalrog                    (int)(rp - s->mac_reg - RA)/2,
7567c23b892Sbalrog                    buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
7577c23b892Sbalrog             return 1;
7587c23b892Sbalrog         }
7597c23b892Sbalrog     }
7607c23b892Sbalrog     DBGOUT(RXFILTER, "unicast mismatch: %02x:%02x:%02x:%02x:%02x:%02x\n",
7617c23b892Sbalrog            buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
7627c23b892Sbalrog 
7637c23b892Sbalrog     f = mta_shift[(rctl >> E1000_RCTL_MO_SHIFT) & 3];
7647c23b892Sbalrog     f = (((buf[5] << 8) | buf[4]) >> f) & 0xfff;
7657c23b892Sbalrog     if (s->mac_reg[MTA + (f >> 5)] & (1 << (f & 0x1f)))
7667c23b892Sbalrog         return 1;
7677c23b892Sbalrog     DBGOUT(RXFILTER,
7687c23b892Sbalrog            "dropping, inexact filter mismatch: %02x:%02x:%02x:%02x:%02x:%02x MO %d MTA[%d] %x\n",
7697c23b892Sbalrog            buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
7707c23b892Sbalrog            (rctl >> E1000_RCTL_MO_SHIFT) & 3, f >> 5,
7717c23b892Sbalrog            s->mac_reg[MTA + (f >> 5)]);
7727c23b892Sbalrog 
7737c23b892Sbalrog     return 0;
7747c23b892Sbalrog }
7757c23b892Sbalrog 
77699ed7e30Saliguori static void
7774e68f7a0SStefan Hajnoczi e1000_set_link_status(NetClientState *nc)
77899ed7e30Saliguori {
779cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
78099ed7e30Saliguori     uint32_t old_status = s->mac_reg[STATUS];
78199ed7e30Saliguori 
782d4044c2aSBjørn Mork     if (nc->link_down) {
78371aadd3cSJason Wang         e1000_link_down(s);
784d4044c2aSBjørn Mork     } else {
78571aadd3cSJason Wang         e1000_link_up(s);
786d4044c2aSBjørn Mork     }
78799ed7e30Saliguori 
78899ed7e30Saliguori     if (s->mac_reg[STATUS] != old_status)
78999ed7e30Saliguori         set_ics(s, 0, E1000_ICR_LSC);
79099ed7e30Saliguori }
79199ed7e30Saliguori 
792322fd48aSMichael S. Tsirkin static bool e1000_has_rxbufs(E1000State *s, size_t total_size)
793322fd48aSMichael S. Tsirkin {
794322fd48aSMichael S. Tsirkin     int bufs;
795322fd48aSMichael S. Tsirkin     /* Fast-path short packets */
796322fd48aSMichael S. Tsirkin     if (total_size <= s->rxbuf_size) {
797e5b8b0d4SDmitry Fleytman         return s->mac_reg[RDH] != s->mac_reg[RDT];
798322fd48aSMichael S. Tsirkin     }
799322fd48aSMichael S. Tsirkin     if (s->mac_reg[RDH] < s->mac_reg[RDT]) {
800322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDT] - s->mac_reg[RDH];
801e5b8b0d4SDmitry Fleytman     } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) {
802322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDLEN] /  sizeof(struct e1000_rx_desc) +
803322fd48aSMichael S. Tsirkin             s->mac_reg[RDT] - s->mac_reg[RDH];
804322fd48aSMichael S. Tsirkin     } else {
805322fd48aSMichael S. Tsirkin         return false;
806322fd48aSMichael S. Tsirkin     }
807322fd48aSMichael S. Tsirkin     return total_size <= bufs * s->rxbuf_size;
808322fd48aSMichael S. Tsirkin }
809322fd48aSMichael S. Tsirkin 
8106cdfab28SMichael S. Tsirkin static int
8114e68f7a0SStefan Hajnoczi e1000_can_receive(NetClientState *nc)
8126cdfab28SMichael S. Tsirkin {
813cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
8146cdfab28SMichael S. Tsirkin 
815ddcb73b7SMichael S. Tsirkin     return (s->mac_reg[STATUS] & E1000_STATUS_LU) &&
816ddcb73b7SMichael S. Tsirkin         (s->mac_reg[RCTL] & E1000_RCTL_EN) && e1000_has_rxbufs(s, 1);
8176cdfab28SMichael S. Tsirkin }
8186cdfab28SMichael S. Tsirkin 
819d17161f6SKevin Wolf static uint64_t rx_desc_base(E1000State *s)
820d17161f6SKevin Wolf {
821d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[RDBAH];
822d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[RDBAL] & ~0xf;
823d17161f6SKevin Wolf 
824d17161f6SKevin Wolf     return (bah << 32) + bal;
825d17161f6SKevin Wolf }
826d17161f6SKevin Wolf 
8274f1c942bSMark McLoughlin static ssize_t
8284e68f7a0SStefan Hajnoczi e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size)
8297c23b892Sbalrog {
830cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
831*b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
8327c23b892Sbalrog     struct e1000_rx_desc desc;
83362ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
8347c23b892Sbalrog     unsigned int n, rdt;
8357c23b892Sbalrog     uint32_t rdh_start;
8368f2e8d1fSaliguori     uint16_t vlan_special = 0;
8378f2e8d1fSaliguori     uint8_t vlan_status = 0, vlan_offset = 0;
83878aeb23eSStefan Hajnoczi     uint8_t min_buf[MIN_BUF_SIZE];
839b19487e2SMichael S. Tsirkin     size_t desc_offset;
840b19487e2SMichael S. Tsirkin     size_t desc_size;
841b19487e2SMichael S. Tsirkin     size_t total_size;
8427c23b892Sbalrog 
843ddcb73b7SMichael S. Tsirkin     if (!(s->mac_reg[STATUS] & E1000_STATUS_LU)) {
8444f1c942bSMark McLoughlin         return -1;
845ddcb73b7SMichael S. Tsirkin     }
846ddcb73b7SMichael S. Tsirkin 
847ddcb73b7SMichael S. Tsirkin     if (!(s->mac_reg[RCTL] & E1000_RCTL_EN)) {
848ddcb73b7SMichael S. Tsirkin         return -1;
849ddcb73b7SMichael S. Tsirkin     }
8507c23b892Sbalrog 
85178aeb23eSStefan Hajnoczi     /* Pad to minimum Ethernet frame length */
85278aeb23eSStefan Hajnoczi     if (size < sizeof(min_buf)) {
85378aeb23eSStefan Hajnoczi         memcpy(min_buf, buf, size);
85478aeb23eSStefan Hajnoczi         memset(&min_buf[size], 0, sizeof(min_buf) - size);
85578aeb23eSStefan Hajnoczi         buf = min_buf;
85678aeb23eSStefan Hajnoczi         size = sizeof(min_buf);
85778aeb23eSStefan Hajnoczi     }
85878aeb23eSStefan Hajnoczi 
859b0d9ffcdSMichael Contreras     /* Discard oversized packets if !LPE and !SBP. */
8602c0331f4SMichael Contreras     if ((size > MAXIMUM_ETHERNET_LPE_SIZE ||
8612c0331f4SMichael Contreras         (size > MAXIMUM_ETHERNET_VLAN_SIZE
8622c0331f4SMichael Contreras         && !(s->mac_reg[RCTL] & E1000_RCTL_LPE)))
863b0d9ffcdSMichael Contreras         && !(s->mac_reg[RCTL] & E1000_RCTL_SBP)) {
864b0d9ffcdSMichael Contreras         return size;
865b0d9ffcdSMichael Contreras     }
866b0d9ffcdSMichael Contreras 
8677c23b892Sbalrog     if (!receive_filter(s, buf, size))
8684f1c942bSMark McLoughlin         return size;
8697c23b892Sbalrog 
8708f2e8d1fSaliguori     if (vlan_enabled(s) && is_vlan_packet(s, buf)) {
8718f2e8d1fSaliguori         vlan_special = cpu_to_le16(be16_to_cpup((uint16_t *)(buf + 14)));
87298835fe3SThomas Monjalon         memmove((uint8_t *)buf + 4, buf, 12);
8738f2e8d1fSaliguori         vlan_status = E1000_RXD_STAT_VP;
8748f2e8d1fSaliguori         vlan_offset = 4;
8758f2e8d1fSaliguori         size -= 4;
8768f2e8d1fSaliguori     }
8778f2e8d1fSaliguori 
8787c23b892Sbalrog     rdh_start = s->mac_reg[RDH];
879b19487e2SMichael S. Tsirkin     desc_offset = 0;
880b19487e2SMichael S. Tsirkin     total_size = size + fcs_len(s);
881322fd48aSMichael S. Tsirkin     if (!e1000_has_rxbufs(s, total_size)) {
882322fd48aSMichael S. Tsirkin             set_ics(s, 0, E1000_ICS_RXO);
883322fd48aSMichael S. Tsirkin             return -1;
884322fd48aSMichael S. Tsirkin     }
8857c23b892Sbalrog     do {
886b19487e2SMichael S. Tsirkin         desc_size = total_size - desc_offset;
887b19487e2SMichael S. Tsirkin         if (desc_size > s->rxbuf_size) {
888b19487e2SMichael S. Tsirkin             desc_size = s->rxbuf_size;
889b19487e2SMichael S. Tsirkin         }
890d17161f6SKevin Wolf         base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH];
891*b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
8928f2e8d1fSaliguori         desc.special = vlan_special;
8938f2e8d1fSaliguori         desc.status |= (vlan_status | E1000_RXD_STAT_DD);
8947c23b892Sbalrog         if (desc.buffer_addr) {
895b19487e2SMichael S. Tsirkin             if (desc_offset < size) {
896b19487e2SMichael S. Tsirkin                 size_t copy_size = size - desc_offset;
897b19487e2SMichael S. Tsirkin                 if (copy_size > s->rxbuf_size) {
898b19487e2SMichael S. Tsirkin                     copy_size = s->rxbuf_size;
899b19487e2SMichael S. Tsirkin                 }
900*b08340d5SAndreas Färber                 pci_dma_write(d, le64_to_cpu(desc.buffer_addr),
90100c3a05bSDavid Gibson                               buf + desc_offset + vlan_offset, copy_size);
902b19487e2SMichael S. Tsirkin             }
903b19487e2SMichael S. Tsirkin             desc_offset += desc_size;
904b19487e2SMichael S. Tsirkin             desc.length = cpu_to_le16(desc_size);
905ee912ccfSMichael S. Tsirkin             if (desc_offset >= total_size) {
9067c23b892Sbalrog                 desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM;
907b19487e2SMichael S. Tsirkin             } else {
908ee912ccfSMichael S. Tsirkin                 /* Guest zeroing out status is not a hardware requirement.
909ee912ccfSMichael S. Tsirkin                    Clear EOP in case guest didn't do it. */
910ee912ccfSMichael S. Tsirkin                 desc.status &= ~E1000_RXD_STAT_EOP;
911b19487e2SMichael S. Tsirkin             }
91243ad7e3eSJes Sorensen         } else { // as per intel docs; skip descriptors with null buf addr
9137c23b892Sbalrog             DBGOUT(RX, "Null RX descriptor!!\n");
91443ad7e3eSJes Sorensen         }
915*b08340d5SAndreas Färber         pci_dma_write(d, base, &desc, sizeof(desc));
9167c23b892Sbalrog 
9177c23b892Sbalrog         if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN])
9187c23b892Sbalrog             s->mac_reg[RDH] = 0;
9197c23b892Sbalrog         /* see comment in start_xmit; same here */
9207c23b892Sbalrog         if (s->mac_reg[RDH] == rdh_start) {
9217c23b892Sbalrog             DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n",
9227c23b892Sbalrog                    rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]);
9237c23b892Sbalrog             set_ics(s, 0, E1000_ICS_RXO);
9244f1c942bSMark McLoughlin             return -1;
9257c23b892Sbalrog         }
926b19487e2SMichael S. Tsirkin     } while (desc_offset < total_size);
9277c23b892Sbalrog 
9287c23b892Sbalrog     s->mac_reg[GPRC]++;
9297c23b892Sbalrog     s->mac_reg[TPR]++;
930a05e8a6eSMichael S. Tsirkin     /* TOR - Total Octets Received:
931a05e8a6eSMichael S. Tsirkin      * This register includes bytes received in a packet from the <Destination
932a05e8a6eSMichael S. Tsirkin      * Address> field through the <CRC> field, inclusively.
933a05e8a6eSMichael S. Tsirkin      */
934a05e8a6eSMichael S. Tsirkin     n = s->mac_reg[TORL] + size + /* Always include FCS length. */ 4;
935a05e8a6eSMichael S. Tsirkin     if (n < s->mac_reg[TORL])
9367c23b892Sbalrog         s->mac_reg[TORH]++;
937a05e8a6eSMichael S. Tsirkin     s->mac_reg[TORL] = n;
9387c23b892Sbalrog 
9397c23b892Sbalrog     n = E1000_ICS_RXT0;
9407c23b892Sbalrog     if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH])
9417c23b892Sbalrog         rdt += s->mac_reg[RDLEN] / sizeof(desc);
942bf16cc8fSaliguori     if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >>
943bf16cc8fSaliguori         s->rxbuf_min_shift)
9447c23b892Sbalrog         n |= E1000_ICS_RXDMT0;
9457c23b892Sbalrog 
9467c23b892Sbalrog     set_ics(s, 0, n);
9474f1c942bSMark McLoughlin 
9484f1c942bSMark McLoughlin     return size;
9497c23b892Sbalrog }
9507c23b892Sbalrog 
9517c23b892Sbalrog static uint32_t
9527c23b892Sbalrog mac_readreg(E1000State *s, int index)
9537c23b892Sbalrog {
9547c23b892Sbalrog     return s->mac_reg[index];
9557c23b892Sbalrog }
9567c23b892Sbalrog 
9577c23b892Sbalrog static uint32_t
9587c23b892Sbalrog mac_icr_read(E1000State *s, int index)
9597c23b892Sbalrog {
9607c23b892Sbalrog     uint32_t ret = s->mac_reg[ICR];
9617c23b892Sbalrog 
9627c23b892Sbalrog     DBGOUT(INTERRUPT, "ICR read: %x\n", ret);
9637c23b892Sbalrog     set_interrupt_cause(s, 0, 0);
9647c23b892Sbalrog     return ret;
9657c23b892Sbalrog }
9667c23b892Sbalrog 
9677c23b892Sbalrog static uint32_t
9687c23b892Sbalrog mac_read_clr4(E1000State *s, int index)
9697c23b892Sbalrog {
9707c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
9717c23b892Sbalrog 
9727c23b892Sbalrog     s->mac_reg[index] = 0;
9737c23b892Sbalrog     return ret;
9747c23b892Sbalrog }
9757c23b892Sbalrog 
9767c23b892Sbalrog static uint32_t
9777c23b892Sbalrog mac_read_clr8(E1000State *s, int index)
9787c23b892Sbalrog {
9797c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
9807c23b892Sbalrog 
9817c23b892Sbalrog     s->mac_reg[index] = 0;
9827c23b892Sbalrog     s->mac_reg[index-1] = 0;
9837c23b892Sbalrog     return ret;
9847c23b892Sbalrog }
9857c23b892Sbalrog 
9867c23b892Sbalrog static void
9877c23b892Sbalrog mac_writereg(E1000State *s, int index, uint32_t val)
9887c23b892Sbalrog {
9897c23b892Sbalrog     s->mac_reg[index] = val;
9907c23b892Sbalrog }
9917c23b892Sbalrog 
9927c23b892Sbalrog static void
9937c23b892Sbalrog set_rdt(E1000State *s, int index, uint32_t val)
9947c23b892Sbalrog {
9957c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
996e8b4c680SPaolo Bonzini     if (e1000_has_rxbufs(s, 1)) {
997b356f76dSJason Wang         qemu_flush_queued_packets(qemu_get_queue(s->nic));
998e8b4c680SPaolo Bonzini     }
9997c23b892Sbalrog }
10007c23b892Sbalrog 
10017c23b892Sbalrog static void
10027c23b892Sbalrog set_16bit(E1000State *s, int index, uint32_t val)
10037c23b892Sbalrog {
10047c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
10057c23b892Sbalrog }
10067c23b892Sbalrog 
10077c23b892Sbalrog static void
10087c23b892Sbalrog set_dlen(E1000State *s, int index, uint32_t val)
10097c23b892Sbalrog {
10107c23b892Sbalrog     s->mac_reg[index] = val & 0xfff80;
10117c23b892Sbalrog }
10127c23b892Sbalrog 
10137c23b892Sbalrog static void
10147c23b892Sbalrog set_tctl(E1000State *s, int index, uint32_t val)
10157c23b892Sbalrog {
10167c23b892Sbalrog     s->mac_reg[index] = val;
10177c23b892Sbalrog     s->mac_reg[TDT] &= 0xffff;
10187c23b892Sbalrog     start_xmit(s);
10197c23b892Sbalrog }
10207c23b892Sbalrog 
10217c23b892Sbalrog static void
10227c23b892Sbalrog set_icr(E1000State *s, int index, uint32_t val)
10237c23b892Sbalrog {
10247c23b892Sbalrog     DBGOUT(INTERRUPT, "set_icr %x\n", val);
10257c23b892Sbalrog     set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val);
10267c23b892Sbalrog }
10277c23b892Sbalrog 
10287c23b892Sbalrog static void
10297c23b892Sbalrog set_imc(E1000State *s, int index, uint32_t val)
10307c23b892Sbalrog {
10317c23b892Sbalrog     s->mac_reg[IMS] &= ~val;
10327c23b892Sbalrog     set_ics(s, 0, 0);
10337c23b892Sbalrog }
10347c23b892Sbalrog 
10357c23b892Sbalrog static void
10367c23b892Sbalrog set_ims(E1000State *s, int index, uint32_t val)
10377c23b892Sbalrog {
10387c23b892Sbalrog     s->mac_reg[IMS] |= val;
10397c23b892Sbalrog     set_ics(s, 0, 0);
10407c23b892Sbalrog }
10417c23b892Sbalrog 
10427c23b892Sbalrog #define getreg(x)	[x] = mac_readreg
10437c23b892Sbalrog static uint32_t (*macreg_readops[])(E1000State *, int) = {
10447c23b892Sbalrog     getreg(PBA),	getreg(RCTL),	getreg(TDH),	getreg(TXDCTL),
10457c23b892Sbalrog     getreg(WUFC),	getreg(TDT),	getreg(CTRL),	getreg(LEDCTL),
10467c23b892Sbalrog     getreg(MANC),	getreg(MDIC),	getreg(SWSM),	getreg(STATUS),
10477c23b892Sbalrog     getreg(TORL),	getreg(TOTL),	getreg(IMS),	getreg(TCTL),
1048b1332393SBill Paul     getreg(RDH),	getreg(RDT),	getreg(VET),	getreg(ICS),
1049a00b2335SKay Ackermann     getreg(TDBAL),	getreg(TDBAH),	getreg(RDBAH),	getreg(RDBAL),
1050a00b2335SKay Ackermann     getreg(TDLEN),	getreg(RDLEN),
10517c23b892Sbalrog 
10527c23b892Sbalrog     [TOTH] = mac_read_clr8,	[TORH] = mac_read_clr8,	[GPRC] = mac_read_clr4,
10537c23b892Sbalrog     [GPTC] = mac_read_clr4,	[TPR] = mac_read_clr4,	[TPT] = mac_read_clr4,
10547c23b892Sbalrog     [ICR] = mac_icr_read,	[EECD] = get_eecd,	[EERD] = flash_eerd_read,
10557c23b892Sbalrog     [CRCERRS ... MPC] = &mac_readreg,
10567c23b892Sbalrog     [RA ... RA+31] = &mac_readreg,
10577c23b892Sbalrog     [MTA ... MTA+127] = &mac_readreg,
10588f2e8d1fSaliguori     [VFTA ... VFTA+127] = &mac_readreg,
10597c23b892Sbalrog };
1060b1503cdaSmalc enum { NREADOPS = ARRAY_SIZE(macreg_readops) };
10617c23b892Sbalrog 
10627c23b892Sbalrog #define putreg(x)	[x] = mac_writereg
10637c23b892Sbalrog static void (*macreg_writeops[])(E1000State *, int, uint32_t) = {
10647c23b892Sbalrog     putreg(PBA),	putreg(EERD),	putreg(SWSM),	putreg(WUFC),
10657c23b892Sbalrog     putreg(TDBAL),	putreg(TDBAH),	putreg(TXDCTL),	putreg(RDBAH),
1066cab3c825SKevin Wolf     putreg(RDBAL),	putreg(LEDCTL), putreg(VET),
10677c23b892Sbalrog     [TDLEN] = set_dlen,	[RDLEN] = set_dlen,	[TCTL] = set_tctl,
10687c23b892Sbalrog     [TDT] = set_tctl,	[MDIC] = set_mdic,	[ICS] = set_ics,
10697c23b892Sbalrog     [TDH] = set_16bit,	[RDH] = set_16bit,	[RDT] = set_rdt,
10707c23b892Sbalrog     [IMC] = set_imc,	[IMS] = set_ims,	[ICR] = set_icr,
1071cab3c825SKevin Wolf     [EECD] = set_eecd,	[RCTL] = set_rx_control, [CTRL] = set_ctrl,
10727c23b892Sbalrog     [RA ... RA+31] = &mac_writereg,
10737c23b892Sbalrog     [MTA ... MTA+127] = &mac_writereg,
10748f2e8d1fSaliguori     [VFTA ... VFTA+127] = &mac_writereg,
10757c23b892Sbalrog };
1076b9d03e35SJason Wang 
1077b1503cdaSmalc enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
10787c23b892Sbalrog 
10797c23b892Sbalrog static void
1080a8170e5eSAvi Kivity e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val,
1081ad00a9b9SAvi Kivity                  unsigned size)
10827c23b892Sbalrog {
10837c23b892Sbalrog     E1000State *s = opaque;
10848da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
10857c23b892Sbalrog 
108643ad7e3eSJes Sorensen     if (index < NWRITEOPS && macreg_writeops[index]) {
10876b59fc74Saurel32         macreg_writeops[index](s, index, val);
108843ad7e3eSJes Sorensen     } else if (index < NREADOPS && macreg_readops[index]) {
1089ad00a9b9SAvi Kivity         DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n", index<<2, val);
109043ad7e3eSJes Sorensen     } else {
1091ad00a9b9SAvi Kivity         DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
10927c23b892Sbalrog                index<<2, val);
10937c23b892Sbalrog     }
109443ad7e3eSJes Sorensen }
10957c23b892Sbalrog 
1096ad00a9b9SAvi Kivity static uint64_t
1097a8170e5eSAvi Kivity e1000_mmio_read(void *opaque, hwaddr addr, unsigned size)
10987c23b892Sbalrog {
10997c23b892Sbalrog     E1000State *s = opaque;
11008da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
11017c23b892Sbalrog 
11027c23b892Sbalrog     if (index < NREADOPS && macreg_readops[index])
11036b59fc74Saurel32     {
110432600a30SAlexander Graf         return macreg_readops[index](s, index);
11056b59fc74Saurel32     }
11067c23b892Sbalrog     DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2);
11077c23b892Sbalrog     return 0;
11087c23b892Sbalrog }
11097c23b892Sbalrog 
1110ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_mmio_ops = {
1111ad00a9b9SAvi Kivity     .read = e1000_mmio_read,
1112ad00a9b9SAvi Kivity     .write = e1000_mmio_write,
1113ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1114ad00a9b9SAvi Kivity     .impl = {
1115ad00a9b9SAvi Kivity         .min_access_size = 4,
1116ad00a9b9SAvi Kivity         .max_access_size = 4,
1117ad00a9b9SAvi Kivity     },
1118ad00a9b9SAvi Kivity };
1119ad00a9b9SAvi Kivity 
1120a8170e5eSAvi Kivity static uint64_t e1000_io_read(void *opaque, hwaddr addr,
1121ad00a9b9SAvi Kivity                               unsigned size)
11227c23b892Sbalrog {
1123ad00a9b9SAvi Kivity     E1000State *s = opaque;
1124ad00a9b9SAvi Kivity 
1125ad00a9b9SAvi Kivity     (void)s;
1126ad00a9b9SAvi Kivity     return 0;
11277c23b892Sbalrog }
11287c23b892Sbalrog 
1129a8170e5eSAvi Kivity static void e1000_io_write(void *opaque, hwaddr addr,
1130ad00a9b9SAvi Kivity                            uint64_t val, unsigned size)
11317c23b892Sbalrog {
1132ad00a9b9SAvi Kivity     E1000State *s = opaque;
1133ad00a9b9SAvi Kivity 
1134ad00a9b9SAvi Kivity     (void)s;
11357c23b892Sbalrog }
11367c23b892Sbalrog 
1137ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_io_ops = {
1138ad00a9b9SAvi Kivity     .read = e1000_io_read,
1139ad00a9b9SAvi Kivity     .write = e1000_io_write,
1140ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1141ad00a9b9SAvi Kivity };
1142ad00a9b9SAvi Kivity 
1143e482dc3eSJuan Quintela static bool is_version_1(void *opaque, int version_id)
11447c23b892Sbalrog {
1145e482dc3eSJuan Quintela     return version_id == 1;
11467c23b892Sbalrog }
11477c23b892Sbalrog 
1148ddcb73b7SMichael S. Tsirkin static void e1000_pre_save(void *opaque)
1149ddcb73b7SMichael S. Tsirkin {
1150ddcb73b7SMichael S. Tsirkin     E1000State *s = opaque;
1151ddcb73b7SMichael S. Tsirkin     NetClientState *nc = qemu_get_queue(s->nic);
11522af234e6SMichael S. Tsirkin 
11532af234e6SMichael S. Tsirkin     if (!(s->compat_flags & E1000_FLAG_AUTONEG)) {
11542af234e6SMichael S. Tsirkin         return;
11552af234e6SMichael S. Tsirkin     }
11562af234e6SMichael S. Tsirkin 
1157ddcb73b7SMichael S. Tsirkin     /*
1158ddcb73b7SMichael S. Tsirkin      * If link is down and auto-negotiation is ongoing, complete
1159ddcb73b7SMichael S. Tsirkin      * auto-negotiation immediately.  This allows is to look at
1160ddcb73b7SMichael S. Tsirkin      * MII_SR_AUTONEG_COMPLETE to infer link status on load.
1161ddcb73b7SMichael S. Tsirkin      */
1162ddcb73b7SMichael S. Tsirkin     if (nc->link_down &&
1163ddcb73b7SMichael S. Tsirkin         s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN &&
1164ddcb73b7SMichael S. Tsirkin         s->phy_reg[PHY_CTRL] & MII_CR_RESTART_AUTO_NEG) {
1165ddcb73b7SMichael S. Tsirkin          s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
1166ddcb73b7SMichael S. Tsirkin     }
1167ddcb73b7SMichael S. Tsirkin }
1168ddcb73b7SMichael S. Tsirkin 
1169e4b82364SAmos Kong static int e1000_post_load(void *opaque, int version_id)
1170e4b82364SAmos Kong {
1171e4b82364SAmos Kong     E1000State *s = opaque;
1172b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
1173e4b82364SAmos Kong 
1174e4b82364SAmos Kong     /* nc.link_down can't be migrated, so infer link_down according
1175ddcb73b7SMichael S. Tsirkin      * to link status bit in mac_reg[STATUS].
1176ddcb73b7SMichael S. Tsirkin      * Alternatively, restart link negotiation if it was in progress. */
1177b356f76dSJason Wang     nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0;
11782af234e6SMichael S. Tsirkin 
11792af234e6SMichael S. Tsirkin     if (!(s->compat_flags & E1000_FLAG_AUTONEG)) {
11802af234e6SMichael S. Tsirkin         return 0;
11812af234e6SMichael S. Tsirkin     }
11822af234e6SMichael S. Tsirkin 
1183ddcb73b7SMichael S. Tsirkin     if (s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN &&
1184ddcb73b7SMichael S. Tsirkin         s->phy_reg[PHY_CTRL] & MII_CR_RESTART_AUTO_NEG &&
1185ddcb73b7SMichael S. Tsirkin         !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
1186ddcb73b7SMichael S. Tsirkin         nc->link_down = false;
1187ddcb73b7SMichael S. Tsirkin         qemu_mod_timer(s->autoneg_timer, qemu_get_clock_ms(vm_clock) + 500);
1188ddcb73b7SMichael S. Tsirkin     }
1189e4b82364SAmos Kong 
1190e4b82364SAmos Kong     return 0;
1191e4b82364SAmos Kong }
1192e4b82364SAmos Kong 
1193e482dc3eSJuan Quintela static const VMStateDescription vmstate_e1000 = {
1194e482dc3eSJuan Quintela     .name = "e1000",
1195e482dc3eSJuan Quintela     .version_id = 2,
1196e482dc3eSJuan Quintela     .minimum_version_id = 1,
1197e482dc3eSJuan Quintela     .minimum_version_id_old = 1,
1198ddcb73b7SMichael S. Tsirkin     .pre_save = e1000_pre_save,
1199e4b82364SAmos Kong     .post_load = e1000_post_load,
1200e482dc3eSJuan Quintela     .fields      = (VMStateField []) {
1201*b08340d5SAndreas Färber         VMSTATE_PCI_DEVICE(parent_obj, E1000State),
1202e482dc3eSJuan Quintela         VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */
1203e482dc3eSJuan Quintela         VMSTATE_UNUSED(4), /* Was mmio_base.  */
1204e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_size, E1000State),
1205e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_min_shift, E1000State),
1206e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.val_in, E1000State),
1207e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_in, E1000State),
1208e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_out, E1000State),
1209e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.reading, E1000State),
1210e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.old_eecd, E1000State),
1211e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.ipcss, E1000State),
1212e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.ipcso, E1000State),
1213e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.ipcse, E1000State),
1214e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.tucss, E1000State),
1215e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.tucso, E1000State),
1216e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tucse, E1000State),
1217e482dc3eSJuan Quintela         VMSTATE_UINT32(tx.paylen, E1000State),
1218e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.hdr_len, E1000State),
1219e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.mss, E1000State),
1220e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.size, E1000State),
1221e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tso_frames, E1000State),
1222e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.sum_needed, E1000State),
1223e482dc3eSJuan Quintela         VMSTATE_INT8(tx.ip, E1000State),
1224e482dc3eSJuan Quintela         VMSTATE_INT8(tx.tcp, E1000State),
1225e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.header, E1000State),
1226e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.data, E1000State),
1227e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64),
1228e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20),
1229e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[CTRL], E1000State),
1230e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EECD], E1000State),
1231e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EERD], E1000State),
1232e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPRC], E1000State),
1233e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPTC], E1000State),
1234e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICR], E1000State),
1235e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICS], E1000State),
1236e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMC], E1000State),
1237e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMS], E1000State),
1238e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[LEDCTL], E1000State),
1239e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MANC], E1000State),
1240e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MDIC], E1000State),
1241e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MPC], E1000State),
1242e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[PBA], E1000State),
1243e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RCTL], E1000State),
1244e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAH], E1000State),
1245e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAL], E1000State),
1246e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDH], E1000State),
1247e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDLEN], E1000State),
1248e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDT], E1000State),
1249e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[STATUS], E1000State),
1250e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[SWSM], E1000State),
1251e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TCTL], E1000State),
1252e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAH], E1000State),
1253e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAL], E1000State),
1254e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDH], E1000State),
1255e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDLEN], E1000State),
1256e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDT], E1000State),
1257e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORH], E1000State),
1258e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORL], E1000State),
1259e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTH], E1000State),
1260e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTL], E1000State),
1261e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPR], E1000State),
1262e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPT], E1000State),
1263e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TXDCTL], E1000State),
1264e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[WUFC], E1000State),
1265e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[VET], E1000State),
1266e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32),
1267e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, 128),
1268e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA, 128),
1269e482dc3eSJuan Quintela         VMSTATE_END_OF_LIST()
12707c23b892Sbalrog     }
1271e482dc3eSJuan Quintela };
12727c23b892Sbalrog 
127388b4e9dbSblueswir1 static const uint16_t e1000_eeprom_template[64] = {
12747c23b892Sbalrog     0x0000, 0x0000, 0x0000, 0x0000,      0xffff, 0x0000,      0x0000, 0x0000,
12757c23b892Sbalrog     0x3000, 0x1000, 0x6403, E1000_DEVID, 0x8086, E1000_DEVID, 0x8086, 0x3040,
12767c23b892Sbalrog     0x0008, 0x2000, 0x7e14, 0x0048,      0x1000, 0x00d8,      0x0000, 0x2700,
12777c23b892Sbalrog     0x6cc9, 0x3150, 0x0722, 0x040b,      0x0984, 0x0000,      0xc000, 0x0706,
12787c23b892Sbalrog     0x1008, 0x0000, 0x0f04, 0x7fff,      0x4d01, 0xffff,      0xffff, 0xffff,
12797c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
12807c23b892Sbalrog     0x0100, 0x4000, 0x121c, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
12817c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0x0000,
12827c23b892Sbalrog };
12837c23b892Sbalrog 
12847c23b892Sbalrog /* PCI interface */
12857c23b892Sbalrog 
12867c23b892Sbalrog static void
1287ad00a9b9SAvi Kivity e1000_mmio_setup(E1000State *d)
12887c23b892Sbalrog {
1289f65ed4c1Saliguori     int i;
1290f65ed4c1Saliguori     const uint32_t excluded_regs[] = {
1291f65ed4c1Saliguori         E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
1292f65ed4c1Saliguori         E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
1293f65ed4c1Saliguori     };
1294f65ed4c1Saliguori 
1295eedfac6fSPaolo Bonzini     memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d,
1296eedfac6fSPaolo Bonzini                           "e1000-mmio", PNPMMIO_SIZE);
1297ad00a9b9SAvi Kivity     memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
1298f65ed4c1Saliguori     for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
1299ad00a9b9SAvi Kivity         memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
1300ad00a9b9SAvi Kivity                                      excluded_regs[i+1] - excluded_regs[i] - 4);
1301eedfac6fSPaolo Bonzini     memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
13027c23b892Sbalrog }
13037c23b892Sbalrog 
1304b946a153Saliguori static void
13054e68f7a0SStefan Hajnoczi e1000_cleanup(NetClientState *nc)
1306b946a153Saliguori {
1307cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
1308b946a153Saliguori 
1309a03e2aecSMark McLoughlin     s->nic = NULL;
1310b946a153Saliguori }
1311b946a153Saliguori 
1312f90c2bcdSAlex Williamson static void
13134b09be85Saliguori pci_e1000_uninit(PCIDevice *dev)
13144b09be85Saliguori {
1315567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
13164b09be85Saliguori 
1317b9d03e35SJason Wang     qemu_del_timer(d->autoneg_timer);
1318b9d03e35SJason Wang     qemu_free_timer(d->autoneg_timer);
1319ad00a9b9SAvi Kivity     memory_region_destroy(&d->mmio);
1320ad00a9b9SAvi Kivity     memory_region_destroy(&d->io);
1321948ecf21SJason Wang     qemu_del_nic(d->nic);
13224b09be85Saliguori }
13234b09be85Saliguori 
1324a03e2aecSMark McLoughlin static NetClientInfo net_e1000_info = {
13252be64a68SLaszlo Ersek     .type = NET_CLIENT_OPTIONS_KIND_NIC,
1326a03e2aecSMark McLoughlin     .size = sizeof(NICState),
1327a03e2aecSMark McLoughlin     .can_receive = e1000_can_receive,
1328a03e2aecSMark McLoughlin     .receive = e1000_receive,
1329a03e2aecSMark McLoughlin     .cleanup = e1000_cleanup,
1330a03e2aecSMark McLoughlin     .link_status_changed = e1000_set_link_status,
1331a03e2aecSMark McLoughlin };
1332a03e2aecSMark McLoughlin 
133381a322d4SGerd Hoffmann static int pci_e1000_init(PCIDevice *pci_dev)
13347c23b892Sbalrog {
1335567a3c9eSPeter Crosthwaite     DeviceState *dev = DEVICE(pci_dev);
1336567a3c9eSPeter Crosthwaite     E1000State *d = E1000(pci_dev);
13377c23b892Sbalrog     uint8_t *pci_conf;
13387c23b892Sbalrog     uint16_t checksum = 0;
13397c23b892Sbalrog     int i;
1340fbdaa002SGerd Hoffmann     uint8_t *macaddr;
1341aff427a1SChris Wright 
1342*b08340d5SAndreas Färber     pci_conf = pci_dev->config;
13437c23b892Sbalrog 
1344a9cbacb0SMichael S. Tsirkin     /* TODO: RST# value should be 0, PCI spec 6.2.4 */
1345a9cbacb0SMichael S. Tsirkin     pci_conf[PCI_CACHE_LINE_SIZE] = 0x10;
13467c23b892Sbalrog 
1347817e0b6fSMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
13487c23b892Sbalrog 
1349ad00a9b9SAvi Kivity     e1000_mmio_setup(d);
13507c23b892Sbalrog 
1351*b08340d5SAndreas Färber     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
13527c23b892Sbalrog 
1353*b08340d5SAndreas Färber     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io);
13547c23b892Sbalrog 
13557c23b892Sbalrog     memmove(d->eeprom_data, e1000_eeprom_template,
13567c23b892Sbalrog         sizeof e1000_eeprom_template);
1357fbdaa002SGerd Hoffmann     qemu_macaddr_default_if_unset(&d->conf.macaddr);
1358fbdaa002SGerd Hoffmann     macaddr = d->conf.macaddr.a;
13597c23b892Sbalrog     for (i = 0; i < 3; i++)
13609d07d757SPaul Brook         d->eeprom_data[i] = (macaddr[2*i+1]<<8) | macaddr[2*i];
13617c23b892Sbalrog     for (i = 0; i < EEPROM_CHECKSUM_REG; i++)
13627c23b892Sbalrog         checksum += d->eeprom_data[i];
13637c23b892Sbalrog     checksum = (uint16_t) EEPROM_SUM - checksum;
13647c23b892Sbalrog     d->eeprom_data[EEPROM_CHECKSUM_REG] = checksum;
13657c23b892Sbalrog 
1366a03e2aecSMark McLoughlin     d->nic = qemu_new_nic(&net_e1000_info, &d->conf,
1367567a3c9eSPeter Crosthwaite                           object_get_typename(OBJECT(d)), dev->id, d);
13687c23b892Sbalrog 
1369b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
13701ca4d09aSGleb Natapov 
1371567a3c9eSPeter Crosthwaite     add_boot_device_path(d->conf.bootindex, dev, "/ethernet-phy@0");
13721ca4d09aSGleb Natapov 
1373b9d03e35SJason Wang     d->autoneg_timer = qemu_new_timer_ms(vm_clock, e1000_autoneg_timer, d);
1374b9d03e35SJason Wang 
137581a322d4SGerd Hoffmann     return 0;
13767c23b892Sbalrog }
13779d07d757SPaul Brook 
1378fbdaa002SGerd Hoffmann static void qdev_e1000_reset(DeviceState *dev)
1379fbdaa002SGerd Hoffmann {
1380567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
1381fbdaa002SGerd Hoffmann     e1000_reset(d);
1382fbdaa002SGerd Hoffmann }
1383fbdaa002SGerd Hoffmann 
138440021f08SAnthony Liguori static Property e1000_properties[] = {
1385fbdaa002SGerd Hoffmann     DEFINE_NIC_PROPERTIES(E1000State, conf),
13862af234e6SMichael S. Tsirkin     DEFINE_PROP_BIT("autonegotiation", E1000State,
13872af234e6SMichael S. Tsirkin                     compat_flags, E1000_FLAG_AUTONEG_BIT, true),
1388fbdaa002SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
138940021f08SAnthony Liguori };
139040021f08SAnthony Liguori 
139140021f08SAnthony Liguori static void e1000_class_init(ObjectClass *klass, void *data)
139240021f08SAnthony Liguori {
139339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
139440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
139540021f08SAnthony Liguori 
139640021f08SAnthony Liguori     k->init = pci_e1000_init;
139740021f08SAnthony Liguori     k->exit = pci_e1000_uninit;
1398c45e5b5bSGerd Hoffmann     k->romfile = "efi-e1000.rom";
139940021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
140040021f08SAnthony Liguori     k->device_id = E1000_DEVID;
140140021f08SAnthony Liguori     k->revision = 0x03;
140240021f08SAnthony Liguori     k->class_id = PCI_CLASS_NETWORK_ETHERNET;
140339bffca2SAnthony Liguori     dc->desc = "Intel Gigabit Ethernet";
140439bffca2SAnthony Liguori     dc->reset = qdev_e1000_reset;
140539bffca2SAnthony Liguori     dc->vmsd = &vmstate_e1000;
140639bffca2SAnthony Liguori     dc->props = e1000_properties;
1407fbdaa002SGerd Hoffmann }
140840021f08SAnthony Liguori 
14098c43a6f0SAndreas Färber static const TypeInfo e1000_info = {
1410567a3c9eSPeter Crosthwaite     .name          = TYPE_E1000,
141139bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
141239bffca2SAnthony Liguori     .instance_size = sizeof(E1000State),
141340021f08SAnthony Liguori     .class_init    = e1000_class_init,
14140aab0d3aSGerd Hoffmann };
14150aab0d3aSGerd Hoffmann 
141683f7d43aSAndreas Färber static void e1000_register_types(void)
14179d07d757SPaul Brook {
141839bffca2SAnthony Liguori     type_register_static(&e1000_info);
14199d07d757SPaul Brook }
14209d07d757SPaul Brook 
142183f7d43aSAndreas Färber type_init(e1000_register_types)
1422