xref: /qemu/hw/net/e1000.c (revision 9d46505368650a5b172e004595f5f7c51bbed524)
17c23b892Sbalrog /*
27c23b892Sbalrog  * QEMU e1000 emulation
37c23b892Sbalrog  *
42758aa52SMichael S. Tsirkin  * Software developer's manual:
52758aa52SMichael S. Tsirkin  * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
62758aa52SMichael S. Tsirkin  *
77c23b892Sbalrog  * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
87c23b892Sbalrog  * Copyright (c) 2008 Qumranet
97c23b892Sbalrog  * Based on work done by:
107c23b892Sbalrog  * Copyright (c) 2007 Dan Aloni
117c23b892Sbalrog  * Copyright (c) 2004 Antony T Curtis
127c23b892Sbalrog  *
137c23b892Sbalrog  * This library is free software; you can redistribute it and/or
147c23b892Sbalrog  * modify it under the terms of the GNU Lesser General Public
157c23b892Sbalrog  * License as published by the Free Software Foundation; either
1661f3c91aSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
177c23b892Sbalrog  *
187c23b892Sbalrog  * This library is distributed in the hope that it will be useful,
197c23b892Sbalrog  * but WITHOUT ANY WARRANTY; without even the implied warranty of
207c23b892Sbalrog  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
217c23b892Sbalrog  * Lesser General Public License for more details.
227c23b892Sbalrog  *
237c23b892Sbalrog  * You should have received a copy of the GNU Lesser General Public
248167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
257c23b892Sbalrog  */
267c23b892Sbalrog 
277c23b892Sbalrog 
28e8d40465SPeter Maydell #include "qemu/osdep.h"
29b7728c9fSAkihiko Odaki #include "hw/net/mii.h"
30edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h"
31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
32d6454270SMarkus Armbruster #include "migration/vmstate.h"
33a1d7e475SChristina Wang #include "net/eth.h"
341422e32dSPaolo Bonzini #include "net/net.h"
357200ac3cSMark McLoughlin #include "net/checksum.h"
369c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
379c17d615SPaolo Bonzini #include "sysemu/dma.h"
3897410ddeSVincenzo Maffione #include "qemu/iov.h"
390b8fa32fSMarkus Armbruster #include "qemu/module.h"
4020302e71SMichael S. Tsirkin #include "qemu/range.h"
417c23b892Sbalrog 
42093454e2SDmitry Fleytman #include "e1000x_common.h"
431001cf45SJason Wang #include "trace.h"
44db1015e9SEduardo Habkost #include "qom/object.h"
457c23b892Sbalrog 
46b4053c64SJason Wang /* #define E1000_DEBUG */
477c23b892Sbalrog 
4827124888SJes Sorensen #ifdef E1000_DEBUG
497c23b892Sbalrog enum {
507c23b892Sbalrog     DEBUG_GENERAL,      DEBUG_IO,       DEBUG_MMIO,     DEBUG_INTERRUPT,
517c23b892Sbalrog     DEBUG_RX,           DEBUG_TX,       DEBUG_MDIC,     DEBUG_EEPROM,
527c23b892Sbalrog     DEBUG_UNKNOWN,      DEBUG_TXSUM,    DEBUG_TXERR,    DEBUG_RXERR,
53f9c1cdf4SJason Wang     DEBUG_RXFILTER,     DEBUG_PHY,      DEBUG_NOTYET,
547c23b892Sbalrog };
557c23b892Sbalrog #define DBGBIT(x)    (1<<DEBUG_##x)
567c23b892Sbalrog static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL);
577c23b892Sbalrog 
586c7f4b47SBlue Swirl #define DBGOUT(what, fmt, ...) do { \
597c23b892Sbalrog     if (debugflags & DBGBIT(what)) \
606c7f4b47SBlue Swirl         fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \
617c23b892Sbalrog     } while (0)
627c23b892Sbalrog #else
636c7f4b47SBlue Swirl #define DBGOUT(what, fmt, ...) do {} while (0)
647c23b892Sbalrog #endif
657c23b892Sbalrog 
667c23b892Sbalrog #define IOPORT_SIZE       0x40
67e94bbefeSaurel32 #define PNPMMIO_SIZE      0x20000
687c23b892Sbalrog 
692fe63579SAkihiko Odaki #define MAXIMUM_ETHERNET_HDR_LEN (ETH_HLEN + 4)
7097410ddeSVincenzo Maffione 
717c23b892Sbalrog /*
727c23b892Sbalrog  * HW models:
738597f2e1SGabriel L. Somlo  *  E1000_DEV_ID_82540EM works with Windows, Linux, and OS X <= 10.8
747c23b892Sbalrog  *  E1000_DEV_ID_82544GC_COPPER appears to work; not well tested
758597f2e1SGabriel L. Somlo  *  E1000_DEV_ID_82545EM_COPPER works with Linux and OS X >= 10.6
767c23b892Sbalrog  *  Others never tested
777c23b892Sbalrog  */
787c23b892Sbalrog 
79db1015e9SEduardo Habkost struct E1000State_st {
80b08340d5SAndreas Färber     /*< private >*/
81b08340d5SAndreas Färber     PCIDevice parent_obj;
82b08340d5SAndreas Färber     /*< public >*/
83b08340d5SAndreas Färber 
84a03e2aecSMark McLoughlin     NICState *nic;
85fbdaa002SGerd Hoffmann     NICConf conf;
86ad00a9b9SAvi Kivity     MemoryRegion mmio;
87ad00a9b9SAvi Kivity     MemoryRegion io;
887c23b892Sbalrog 
897c23b892Sbalrog     uint32_t mac_reg[0x8000];
907c23b892Sbalrog     uint16_t phy_reg[0x20];
917c23b892Sbalrog     uint16_t eeprom_data[64];
927c23b892Sbalrog 
937c23b892Sbalrog     uint32_t rxbuf_size;
947c23b892Sbalrog     uint32_t rxbuf_min_shift;
957c23b892Sbalrog     struct e1000_tx {
967c23b892Sbalrog         unsigned char header[256];
978f2e8d1fSaliguori         unsigned char vlan_header[4];
98b10fec9bSStefan Weil         /* Fields vlan and data must not be reordered or separated. */
998f2e8d1fSaliguori         unsigned char vlan[4];
1007c23b892Sbalrog         unsigned char data[0x10000];
1017c23b892Sbalrog         uint16_t size;
1028f2e8d1fSaliguori         unsigned char vlan_needed;
1037d08c73eSEd Swierk via Qemu-devel         unsigned char sum_needed;
1047d08c73eSEd Swierk via Qemu-devel         bool cptse;
105093454e2SDmitry Fleytman         e1000x_txd_props props;
106d62644b4SEd Swierk via Qemu-devel         e1000x_txd_props tso_props;
1077c23b892Sbalrog         uint16_t tso_frames;
10825ddb946SJon Maloy         bool busy;
1097c23b892Sbalrog     } tx;
1107c23b892Sbalrog 
1117c23b892Sbalrog     struct {
11220f3e863SLeonid Bloch         uint32_t val_in;    /* shifted in from guest driver */
1137c23b892Sbalrog         uint16_t bitnum_in;
1147c23b892Sbalrog         uint16_t bitnum_out;
1157c23b892Sbalrog         uint16_t reading;
1167c23b892Sbalrog         uint32_t old_eecd;
1177c23b892Sbalrog     } eecd_state;
118b9d03e35SJason Wang 
119b9d03e35SJason Wang     QEMUTimer *autoneg_timer;
1202af234e6SMichael S. Tsirkin 
121e9845f09SVincenzo Maffione     QEMUTimer *mit_timer;      /* Mitigation timer. */
122e9845f09SVincenzo Maffione     bool mit_timer_on;         /* Mitigation timer is running. */
123e9845f09SVincenzo Maffione     bool mit_irq_level;        /* Tracks interrupt pin level. */
124e9845f09SVincenzo Maffione     uint32_t mit_ide;          /* Tracks E1000_TXD_CMD_IDE bit. */
125e9845f09SVincenzo Maffione 
126157628d0Syuchenlin     QEMUTimer *flush_queue_timer;
127157628d0Syuchenlin 
1282af234e6SMichael S. Tsirkin /* Compatibility flags for migration to/from qemu 1.3.0 and older */
1292af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG_BIT 0
130e9845f09SVincenzo Maffione #define E1000_FLAG_MIT_BIT 1
1319e117734SLeonid Bloch #define E1000_FLAG_MAC_BIT 2
13246f2a9ecSDr. David Alan Gilbert #define E1000_FLAG_TSO_BIT 3
133a1d7e475SChristina Wang #define E1000_FLAG_VET_BIT 4
1342af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG (1 << E1000_FLAG_AUTONEG_BIT)
135e9845f09SVincenzo Maffione #define E1000_FLAG_MIT (1 << E1000_FLAG_MIT_BIT)
1369e117734SLeonid Bloch #define E1000_FLAG_MAC (1 << E1000_FLAG_MAC_BIT)
13746f2a9ecSDr. David Alan Gilbert #define E1000_FLAG_TSO (1 << E1000_FLAG_TSO_BIT)
138a1d7e475SChristina Wang #define E1000_FLAG_VET (1 << E1000_FLAG_VET_BIT)
139a1d7e475SChristina Wang 
1402af234e6SMichael S. Tsirkin     uint32_t compat_flags;
1413c4053c5SDr. David Alan Gilbert     bool received_tx_tso;
142ff214d42SDr. David Alan Gilbert     bool use_tso_for_migration;
14359354484SDr. David Alan Gilbert     e1000x_txd_props mig_props;
144db1015e9SEduardo Habkost };
145db1015e9SEduardo Habkost typedef struct E1000State_st E1000State;
1467c23b892Sbalrog 
147bc0f0674SLeonid Bloch #define chkflag(x)     (s->compat_flags & E1000_FLAG_##x)
148bc0f0674SLeonid Bloch 
149db1015e9SEduardo Habkost struct E1000BaseClass {
1508597f2e1SGabriel L. Somlo     PCIDeviceClass parent_class;
1518597f2e1SGabriel L. Somlo     uint16_t phy_id2;
152db1015e9SEduardo Habkost };
153db1015e9SEduardo Habkost typedef struct E1000BaseClass E1000BaseClass;
1548597f2e1SGabriel L. Somlo 
1558597f2e1SGabriel L. Somlo #define TYPE_E1000_BASE "e1000-base"
156567a3c9eSPeter Crosthwaite 
1578110fa1dSEduardo Habkost DECLARE_OBJ_CHECKERS(E1000State, E1000BaseClass,
1588110fa1dSEduardo Habkost                      E1000, TYPE_E1000_BASE)
1598597f2e1SGabriel L. Somlo 
160567a3c9eSPeter Crosthwaite 
16171aadd3cSJason Wang static void
16271aadd3cSJason Wang e1000_link_up(E1000State *s)
16371aadd3cSJason Wang {
164093454e2SDmitry Fleytman     e1000x_update_regs_on_link_up(s->mac_reg, s->phy_reg);
165093454e2SDmitry Fleytman 
166093454e2SDmitry Fleytman     /* E1000_STATUS_LU is tested by e1000_can_receive() */
167093454e2SDmitry Fleytman     qemu_flush_queued_packets(qemu_get_queue(s->nic));
168093454e2SDmitry Fleytman }
169093454e2SDmitry Fleytman 
170093454e2SDmitry Fleytman static void
171093454e2SDmitry Fleytman e1000_autoneg_done(E1000State *s)
172093454e2SDmitry Fleytman {
173093454e2SDmitry Fleytman     e1000x_update_regs_on_autoneg_done(s->mac_reg, s->phy_reg);
1745df6a185SStefan Hajnoczi 
1755df6a185SStefan Hajnoczi     /* E1000_STATUS_LU is tested by e1000_can_receive() */
1765df6a185SStefan Hajnoczi     qemu_flush_queued_packets(qemu_get_queue(s->nic));
17771aadd3cSJason Wang }
17871aadd3cSJason Wang 
1791195fed9SGabriel L. Somlo static bool
1801195fed9SGabriel L. Somlo have_autoneg(E1000State *s)
1811195fed9SGabriel L. Somlo {
182b7728c9fSAkihiko Odaki     return chkflag(AUTONEG) && (s->phy_reg[MII_BMCR] & MII_BMCR_AUTOEN);
1831195fed9SGabriel L. Somlo }
1841195fed9SGabriel L. Somlo 
185b9d03e35SJason Wang static void
186b9d03e35SJason Wang set_phy_ctrl(E1000State *s, int index, uint16_t val)
187b9d03e35SJason Wang {
188b7728c9fSAkihiko Odaki     /* bits 0-5 reserved; MII_BMCR_[ANRESTART,RESET] are self clearing */
189b7728c9fSAkihiko Odaki     s->phy_reg[MII_BMCR] = val & ~(0x3f |
190b7728c9fSAkihiko Odaki                                    MII_BMCR_RESET |
191b7728c9fSAkihiko Odaki                                    MII_BMCR_ANRESTART);
1921195fed9SGabriel L. Somlo 
1932af234e6SMichael S. Tsirkin     /*
1942af234e6SMichael S. Tsirkin      * QEMU 1.3 does not support link auto-negotiation emulation, so if we
1952af234e6SMichael S. Tsirkin      * migrate during auto negotiation, after migration the link will be
1962af234e6SMichael S. Tsirkin      * down.
1972af234e6SMichael S. Tsirkin      */
198b7728c9fSAkihiko Odaki     if (have_autoneg(s) && (val & MII_BMCR_ANRESTART)) {
199093454e2SDmitry Fleytman         e1000x_restart_autoneg(s->mac_reg, s->phy_reg, s->autoneg_timer);
200b9d03e35SJason Wang     }
201b9d03e35SJason Wang }
202b9d03e35SJason Wang 
203b9d03e35SJason Wang static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = {
204b7728c9fSAkihiko Odaki     [MII_BMCR] = set_phy_ctrl,
205b9d03e35SJason Wang };
206b9d03e35SJason Wang 
207b9d03e35SJason Wang enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) };
208b9d03e35SJason Wang 
2097c23b892Sbalrog enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W };
21088b4e9dbSblueswir1 static const char phy_regcap[0x20] = {
211b7728c9fSAkihiko Odaki     [MII_BMSR]   = PHY_R,     [M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW,
212b7728c9fSAkihiko Odaki     [MII_PHYID1] = PHY_R,     [M88E1000_PHY_SPEC_CTRL]     = PHY_RW,
213b7728c9fSAkihiko Odaki     [MII_BMCR]   = PHY_RW,    [MII_CTRL1000]               = PHY_RW,
214b7728c9fSAkihiko Odaki     [MII_ANLPAR] = PHY_R,     [MII_STAT1000]               = PHY_R,
215b7728c9fSAkihiko Odaki     [MII_ANAR]   = PHY_RW,    [M88E1000_RX_ERR_CNTR]       = PHY_R,
216b7728c9fSAkihiko Odaki     [MII_PHYID2] = PHY_R,     [M88E1000_PHY_SPEC_STATUS]   = PHY_R,
217b7728c9fSAkihiko Odaki     [MII_ANER]   = PHY_R,
2187c23b892Sbalrog };
2197c23b892Sbalrog 
220b7728c9fSAkihiko Odaki /* MII_PHYID2 documented in 8254x_GBe_SDM.pdf, pp. 250 */
221814cd3acSMichael S. Tsirkin static const uint16_t phy_reg_init[] = {
222b7728c9fSAkihiko Odaki     [MII_BMCR] = MII_BMCR_SPEED1000 |
223b7728c9fSAkihiko Odaki                  MII_BMCR_FD |
224b7728c9fSAkihiko Odaki                  MII_BMCR_AUTOEN,
2259616c290SGabriel L. Somlo 
226b7728c9fSAkihiko Odaki     [MII_BMSR] = MII_BMSR_EXTCAP |
227b7728c9fSAkihiko Odaki                  MII_BMSR_LINK_ST |   /* link initially up */
228b7728c9fSAkihiko Odaki                  MII_BMSR_AUTONEG |
229b7728c9fSAkihiko Odaki                  /* MII_BMSR_AN_COMP: initially NOT completed */
230b7728c9fSAkihiko Odaki                  MII_BMSR_MFPS |
231b7728c9fSAkihiko Odaki                  MII_BMSR_EXTSTAT |
232b7728c9fSAkihiko Odaki                  MII_BMSR_10T_HD |
233b7728c9fSAkihiko Odaki                  MII_BMSR_10T_FD |
234b7728c9fSAkihiko Odaki                  MII_BMSR_100TX_HD |
235b7728c9fSAkihiko Odaki                  MII_BMSR_100TX_FD,
2369616c290SGabriel L. Somlo 
237b7728c9fSAkihiko Odaki     [MII_PHYID1] = 0x141,
238b7728c9fSAkihiko Odaki     /* [MII_PHYID2] configured per DevId, from e1000_reset() */
2392fe63579SAkihiko Odaki     [MII_ANAR] = MII_ANAR_CSMACD | MII_ANAR_10 |
2402fe63579SAkihiko Odaki                  MII_ANAR_10FD | MII_ANAR_TX |
2412fe63579SAkihiko Odaki                  MII_ANAR_TXFD | MII_ANAR_PAUSE |
2422fe63579SAkihiko Odaki                  MII_ANAR_PAUSE_ASYM,
2432fe63579SAkihiko Odaki     [MII_ANLPAR] = MII_ANLPAR_10 | MII_ANLPAR_10FD |
2442fe63579SAkihiko Odaki                    MII_ANLPAR_TX | MII_ANLPAR_TXFD,
2452fe63579SAkihiko Odaki     [MII_CTRL1000] = MII_CTRL1000_FULL | MII_CTRL1000_PORT |
2462fe63579SAkihiko Odaki                      MII_CTRL1000_MASTER,
2472fe63579SAkihiko Odaki     [MII_STAT1000] = MII_STAT1000_HALF | MII_STAT1000_FULL |
2482fe63579SAkihiko Odaki                      MII_STAT1000_ROK | MII_STAT1000_LOK,
2499616c290SGabriel L. Somlo     [M88E1000_PHY_SPEC_CTRL] = 0x360,
250814cd3acSMichael S. Tsirkin     [M88E1000_PHY_SPEC_STATUS] = 0xac00,
2519616c290SGabriel L. Somlo     [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60,
252814cd3acSMichael S. Tsirkin };
253814cd3acSMichael S. Tsirkin 
254814cd3acSMichael S. Tsirkin static const uint32_t mac_reg_init[] = {
255814cd3acSMichael S. Tsirkin     [PBA]     = 0x00100030,
256814cd3acSMichael S. Tsirkin     [LEDCTL]  = 0x602,
257814cd3acSMichael S. Tsirkin     [CTRL]    = E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 |
258814cd3acSMichael S. Tsirkin                 E1000_CTRL_SPD_1000 | E1000_CTRL_SLU,
259814cd3acSMichael S. Tsirkin     [STATUS]  = 0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE |
260814cd3acSMichael S. Tsirkin                 E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK |
261814cd3acSMichael S. Tsirkin                 E1000_STATUS_SPEED_1000 | E1000_STATUS_FD |
262814cd3acSMichael S. Tsirkin                 E1000_STATUS_LU,
263814cd3acSMichael S. Tsirkin     [MANC]    = E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN |
264814cd3acSMichael S. Tsirkin                 E1000_MANC_ARP_EN | E1000_MANC_0298_EN |
265814cd3acSMichael S. Tsirkin                 E1000_MANC_RMCP_EN,
266814cd3acSMichael S. Tsirkin };
267814cd3acSMichael S. Tsirkin 
268e9845f09SVincenzo Maffione /* Helper function, *curr == 0 means the value is not set */
269e9845f09SVincenzo Maffione static inline void
270e9845f09SVincenzo Maffione mit_update_delay(uint32_t *curr, uint32_t value)
271e9845f09SVincenzo Maffione {
272e9845f09SVincenzo Maffione     if (value && (*curr == 0 || value < *curr)) {
273e9845f09SVincenzo Maffione         *curr = value;
274e9845f09SVincenzo Maffione     }
275e9845f09SVincenzo Maffione }
276e9845f09SVincenzo Maffione 
2777c23b892Sbalrog static void
2787c23b892Sbalrog set_interrupt_cause(E1000State *s, int index, uint32_t val)
2797c23b892Sbalrog {
280b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
281e9845f09SVincenzo Maffione     uint32_t pending_ints;
282e9845f09SVincenzo Maffione     uint32_t mit_delay;
283b08340d5SAndreas Färber 
2847c23b892Sbalrog     s->mac_reg[ICR] = val;
285a52a8841SMichael S. Tsirkin 
286a52a8841SMichael S. Tsirkin     /*
287a52a8841SMichael S. Tsirkin      * Make sure ICR and ICS registers have the same value.
288a52a8841SMichael S. Tsirkin      * The spec says that the ICS register is write-only.  However in practice,
289a52a8841SMichael S. Tsirkin      * on real hardware ICS is readable, and for reads it has the same value as
290a52a8841SMichael S. Tsirkin      * ICR (except that ICS does not have the clear on read behaviour of ICR).
291a52a8841SMichael S. Tsirkin      *
292a52a8841SMichael S. Tsirkin      * The VxWorks PRO/1000 driver uses this behaviour.
293a52a8841SMichael S. Tsirkin      */
294b1332393SBill Paul     s->mac_reg[ICS] = val;
295a52a8841SMichael S. Tsirkin 
296e9845f09SVincenzo Maffione     pending_ints = (s->mac_reg[IMS] & s->mac_reg[ICR]);
297e9845f09SVincenzo Maffione     if (!s->mit_irq_level && pending_ints) {
298e9845f09SVincenzo Maffione         /*
299e9845f09SVincenzo Maffione          * Here we detect a potential raising edge. We postpone raising the
300e9845f09SVincenzo Maffione          * interrupt line if we are inside the mitigation delay window
301e9845f09SVincenzo Maffione          * (s->mit_timer_on == 1).
302e9845f09SVincenzo Maffione          * We provide a partial implementation of interrupt mitigation,
303e9845f09SVincenzo Maffione          * emulating only RADV, TADV and ITR (lower 16 bits, 1024ns units for
304e9845f09SVincenzo Maffione          * RADV and TADV, 256ns units for ITR). RDTR is only used to enable
305e9845f09SVincenzo Maffione          * RADV; relative timers based on TIDV and RDTR are not implemented.
306e9845f09SVincenzo Maffione          */
307e9845f09SVincenzo Maffione         if (s->mit_timer_on) {
308e9845f09SVincenzo Maffione             return;
309e9845f09SVincenzo Maffione         }
310bc0f0674SLeonid Bloch         if (chkflag(MIT)) {
311e9845f09SVincenzo Maffione             /* Compute the next mitigation delay according to pending
312e9845f09SVincenzo Maffione              * interrupts and the current values of RADV (provided
313e9845f09SVincenzo Maffione              * RDTR!=0), TADV and ITR.
314e9845f09SVincenzo Maffione              * Then rearm the timer.
315e9845f09SVincenzo Maffione              */
316e9845f09SVincenzo Maffione             mit_delay = 0;
317e9845f09SVincenzo Maffione             if (s->mit_ide &&
318e9845f09SVincenzo Maffione                     (pending_ints & (E1000_ICR_TXQE | E1000_ICR_TXDW))) {
319e9845f09SVincenzo Maffione                 mit_update_delay(&mit_delay, s->mac_reg[TADV] * 4);
320e9845f09SVincenzo Maffione             }
321e9845f09SVincenzo Maffione             if (s->mac_reg[RDTR] && (pending_ints & E1000_ICS_RXT0)) {
322e9845f09SVincenzo Maffione                 mit_update_delay(&mit_delay, s->mac_reg[RADV] * 4);
323e9845f09SVincenzo Maffione             }
324e9845f09SVincenzo Maffione             mit_update_delay(&mit_delay, s->mac_reg[ITR]);
325e9845f09SVincenzo Maffione 
32674004e8cSSameeh Jubran             /*
32774004e8cSSameeh Jubran              * According to e1000 SPEC, the Ethernet controller guarantees
32874004e8cSSameeh Jubran              * a maximum observable interrupt rate of 7813 interrupts/sec.
32974004e8cSSameeh Jubran              * Thus if mit_delay < 500 then the delay should be set to the
33074004e8cSSameeh Jubran              * minimum delay possible which is 500.
33174004e8cSSameeh Jubran              */
33274004e8cSSameeh Jubran             mit_delay = (mit_delay < 500) ? 500 : mit_delay;
33374004e8cSSameeh Jubran 
334e9845f09SVincenzo Maffione             s->mit_timer_on = 1;
335e9845f09SVincenzo Maffione             timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
336e9845f09SVincenzo Maffione                       mit_delay * 256);
337e9845f09SVincenzo Maffione             s->mit_ide = 0;
338e9845f09SVincenzo Maffione         }
339e9845f09SVincenzo Maffione     }
340e9845f09SVincenzo Maffione 
341e9845f09SVincenzo Maffione     s->mit_irq_level = (pending_ints != 0);
3429e64f8a3SMarcel Apfelbaum     pci_set_irq(d, s->mit_irq_level);
343e9845f09SVincenzo Maffione }
344e9845f09SVincenzo Maffione 
345e9845f09SVincenzo Maffione static void
346e9845f09SVincenzo Maffione e1000_mit_timer(void *opaque)
347e9845f09SVincenzo Maffione {
348e9845f09SVincenzo Maffione     E1000State *s = opaque;
349e9845f09SVincenzo Maffione 
350e9845f09SVincenzo Maffione     s->mit_timer_on = 0;
351e9845f09SVincenzo Maffione     /* Call set_interrupt_cause to update the irq level (if necessary). */
352e9845f09SVincenzo Maffione     set_interrupt_cause(s, 0, s->mac_reg[ICR]);
3537c23b892Sbalrog }
3547c23b892Sbalrog 
3557c23b892Sbalrog static void
3567c23b892Sbalrog set_ics(E1000State *s, int index, uint32_t val)
3577c23b892Sbalrog {
3587c23b892Sbalrog     DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR],
3597c23b892Sbalrog         s->mac_reg[IMS]);
3607c23b892Sbalrog     set_interrupt_cause(s, 0, val | s->mac_reg[ICR]);
3617c23b892Sbalrog }
3627c23b892Sbalrog 
363d52aec95SGabriel L. Somlo static void
364d52aec95SGabriel L. Somlo e1000_autoneg_timer(void *opaque)
365d52aec95SGabriel L. Somlo {
366d52aec95SGabriel L. Somlo     E1000State *s = opaque;
367d52aec95SGabriel L. Somlo     if (!qemu_get_queue(s->nic)->link_down) {
368093454e2SDmitry Fleytman         e1000_autoneg_done(s);
369d52aec95SGabriel L. Somlo         set_ics(s, 0, E1000_ICS_LSC); /* signal link status change to guest */
370d52aec95SGabriel L. Somlo     }
371d52aec95SGabriel L. Somlo }
372d52aec95SGabriel L. Somlo 
373a1d7e475SChristina Wang static bool e1000_vet_init_need(void *opaque)
374a1d7e475SChristina Wang {
375a1d7e475SChristina Wang     E1000State *s = opaque;
376a1d7e475SChristina Wang 
377a1d7e475SChristina Wang     return chkflag(VET);
378a1d7e475SChristina Wang }
379a1d7e475SChristina Wang 
380*9d465053SAkihiko Odaki static void e1000_reset_hold(Object *obj)
381814cd3acSMichael S. Tsirkin {
382*9d465053SAkihiko Odaki     E1000State *d = E1000(obj);
383c51325d8SEduardo Habkost     E1000BaseClass *edc = E1000_GET_CLASS(d);
384372254c6SGabriel L. Somlo     uint8_t *macaddr = d->conf.macaddr.a;
385814cd3acSMichael S. Tsirkin 
386bc72ad67SAlex Bligh     timer_del(d->autoneg_timer);
387e9845f09SVincenzo Maffione     timer_del(d->mit_timer);
388157628d0Syuchenlin     timer_del(d->flush_queue_timer);
389e9845f09SVincenzo Maffione     d->mit_timer_on = 0;
390e9845f09SVincenzo Maffione     d->mit_irq_level = 0;
391e9845f09SVincenzo Maffione     d->mit_ide = 0;
392814cd3acSMichael S. Tsirkin     memset(d->phy_reg, 0, sizeof d->phy_reg);
3939eb525eeSAkihiko Odaki     memcpy(d->phy_reg, phy_reg_init, sizeof phy_reg_init);
394b7728c9fSAkihiko Odaki     d->phy_reg[MII_PHYID2] = edc->phy_id2;
395814cd3acSMichael S. Tsirkin     memset(d->mac_reg, 0, sizeof d->mac_reg);
3969eb525eeSAkihiko Odaki     memcpy(d->mac_reg, mac_reg_init, sizeof mac_reg_init);
397814cd3acSMichael S. Tsirkin     d->rxbuf_min_shift = 1;
398814cd3acSMichael S. Tsirkin     memset(&d->tx, 0, sizeof d->tx);
399814cd3acSMichael S. Tsirkin 
400b356f76dSJason Wang     if (qemu_get_queue(d->nic)->link_down) {
401093454e2SDmitry Fleytman         e1000x_update_regs_on_link_down(d->mac_reg, d->phy_reg);
402814cd3acSMichael S. Tsirkin     }
403372254c6SGabriel L. Somlo 
404093454e2SDmitry Fleytman     e1000x_reset_mac_addr(d->nic, d->mac_reg, macaddr);
405a1d7e475SChristina Wang 
406a1d7e475SChristina Wang     if (e1000_vet_init_need(d)) {
407a1d7e475SChristina Wang         d->mac_reg[VET] = ETH_P_VLAN;
408a1d7e475SChristina Wang     }
409814cd3acSMichael S. Tsirkin }
410814cd3acSMichael S. Tsirkin 
4117c23b892Sbalrog static void
412cab3c825SKevin Wolf set_ctrl(E1000State *s, int index, uint32_t val)
413cab3c825SKevin Wolf {
414cab3c825SKevin Wolf     /* RST is self clearing */
415cab3c825SKevin Wolf     s->mac_reg[CTRL] = val & ~E1000_CTRL_RST;
416cab3c825SKevin Wolf }
417cab3c825SKevin Wolf 
418cab3c825SKevin Wolf static void
419157628d0Syuchenlin e1000_flush_queue_timer(void *opaque)
420157628d0Syuchenlin {
421157628d0Syuchenlin     E1000State *s = opaque;
422157628d0Syuchenlin 
423157628d0Syuchenlin     qemu_flush_queued_packets(qemu_get_queue(s->nic));
424157628d0Syuchenlin }
425157628d0Syuchenlin 
426157628d0Syuchenlin static void
4277c23b892Sbalrog set_rx_control(E1000State *s, int index, uint32_t val)
4287c23b892Sbalrog {
4297c23b892Sbalrog     s->mac_reg[RCTL] = val;
430093454e2SDmitry Fleytman     s->rxbuf_size = e1000x_rxbufsize(val);
4317c23b892Sbalrog     s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1;
4327c23b892Sbalrog     DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT],
4337c23b892Sbalrog            s->mac_reg[RCTL]);
434157628d0Syuchenlin     timer_mod(s->flush_queue_timer,
435157628d0Syuchenlin               qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000);
4367c23b892Sbalrog }
4377c23b892Sbalrog 
4387c23b892Sbalrog static void
4397c23b892Sbalrog set_mdic(E1000State *s, int index, uint32_t val)
4407c23b892Sbalrog {
4417c23b892Sbalrog     uint32_t data = val & E1000_MDIC_DATA_MASK;
4427c23b892Sbalrog     uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
4437c23b892Sbalrog 
4447c23b892Sbalrog     if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy #
4457c23b892Sbalrog         val = s->mac_reg[MDIC] | E1000_MDIC_ERROR;
4467c23b892Sbalrog     else if (val & E1000_MDIC_OP_READ) {
4477c23b892Sbalrog         DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr);
4487c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_R)) {
4497c23b892Sbalrog             DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr);
4507c23b892Sbalrog             val |= E1000_MDIC_ERROR;
4517c23b892Sbalrog         } else
4527c23b892Sbalrog             val = (val ^ data) | s->phy_reg[addr];
4537c23b892Sbalrog     } else if (val & E1000_MDIC_OP_WRITE) {
4547c23b892Sbalrog         DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data);
4557c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_W)) {
4567c23b892Sbalrog             DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr);
4577c23b892Sbalrog             val |= E1000_MDIC_ERROR;
458b9d03e35SJason Wang         } else {
459b9d03e35SJason Wang             if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) {
460b9d03e35SJason Wang                 phyreg_writeops[addr](s, index, data);
4611195fed9SGabriel L. Somlo             } else {
4627c23b892Sbalrog                 s->phy_reg[addr] = data;
4637c23b892Sbalrog             }
464b9d03e35SJason Wang         }
4651195fed9SGabriel L. Somlo     }
4667c23b892Sbalrog     s->mac_reg[MDIC] = val | E1000_MDIC_READY;
46717fbbb0bSJason Wang 
46817fbbb0bSJason Wang     if (val & E1000_MDIC_INT_EN) {
4697c23b892Sbalrog         set_ics(s, 0, E1000_ICR_MDAC);
4707c23b892Sbalrog     }
47117fbbb0bSJason Wang }
4727c23b892Sbalrog 
4737c23b892Sbalrog static uint32_t
4747c23b892Sbalrog get_eecd(E1000State *s, int index)
4757c23b892Sbalrog {
4767c23b892Sbalrog     uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd;
4777c23b892Sbalrog 
4787c23b892Sbalrog     DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n",
4797c23b892Sbalrog            s->eecd_state.bitnum_out, s->eecd_state.reading);
4807c23b892Sbalrog     if (!s->eecd_state.reading ||
4817c23b892Sbalrog         ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >>
4827c23b892Sbalrog           ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1)
4837c23b892Sbalrog         ret |= E1000_EECD_DO;
4847c23b892Sbalrog     return ret;
4857c23b892Sbalrog }
4867c23b892Sbalrog 
4877c23b892Sbalrog static void
4887c23b892Sbalrog set_eecd(E1000State *s, int index, uint32_t val)
4897c23b892Sbalrog {
4907c23b892Sbalrog     uint32_t oldval = s->eecd_state.old_eecd;
4917c23b892Sbalrog 
4927c23b892Sbalrog     s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS |
4937c23b892Sbalrog             E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ);
49420f3e863SLeonid Bloch     if (!(E1000_EECD_CS & val)) {            /* CS inactive; nothing to do */
4959651ac55SIzumi Tsutsui         return;
49620f3e863SLeonid Bloch     }
49720f3e863SLeonid Bloch     if (E1000_EECD_CS & (val ^ oldval)) {    /* CS rise edge; reset state */
4989651ac55SIzumi Tsutsui         s->eecd_state.val_in = 0;
4999651ac55SIzumi Tsutsui         s->eecd_state.bitnum_in = 0;
5009651ac55SIzumi Tsutsui         s->eecd_state.bitnum_out = 0;
5019651ac55SIzumi Tsutsui         s->eecd_state.reading = 0;
5029651ac55SIzumi Tsutsui     }
50320f3e863SLeonid Bloch     if (!(E1000_EECD_SK & (val ^ oldval))) {    /* no clock edge */
5047c23b892Sbalrog         return;
50520f3e863SLeonid Bloch     }
50620f3e863SLeonid Bloch     if (!(E1000_EECD_SK & val)) {               /* falling edge */
5077c23b892Sbalrog         s->eecd_state.bitnum_out++;
5087c23b892Sbalrog         return;
5097c23b892Sbalrog     }
5107c23b892Sbalrog     s->eecd_state.val_in <<= 1;
5117c23b892Sbalrog     if (val & E1000_EECD_DI)
5127c23b892Sbalrog         s->eecd_state.val_in |= 1;
5137c23b892Sbalrog     if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) {
5147c23b892Sbalrog         s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1;
5157c23b892Sbalrog         s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) ==
5167c23b892Sbalrog             EEPROM_READ_OPCODE_MICROWIRE);
5177c23b892Sbalrog     }
5187c23b892Sbalrog     DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n",
5197c23b892Sbalrog            s->eecd_state.bitnum_in, s->eecd_state.bitnum_out,
5207c23b892Sbalrog            s->eecd_state.reading);
5217c23b892Sbalrog }
5227c23b892Sbalrog 
5237c23b892Sbalrog static uint32_t
5247c23b892Sbalrog flash_eerd_read(E1000State *s, int x)
5257c23b892Sbalrog {
5267c23b892Sbalrog     unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START;
5277c23b892Sbalrog 
528b1332393SBill Paul     if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0)
529b1332393SBill Paul         return (s->mac_reg[EERD]);
530b1332393SBill Paul 
5317c23b892Sbalrog     if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG)
532b1332393SBill Paul         return (E1000_EEPROM_RW_REG_DONE | r);
533b1332393SBill Paul 
534b1332393SBill Paul     return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) |
535b1332393SBill Paul            E1000_EEPROM_RW_REG_DONE | r);
5367c23b892Sbalrog }
5377c23b892Sbalrog 
5387c23b892Sbalrog static void
5397c23b892Sbalrog putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse)
5407c23b892Sbalrog {
541c6a6a5e3Saliguori     uint32_t sum;
542c6a6a5e3Saliguori 
5437c23b892Sbalrog     if (cse && cse < n)
5447c23b892Sbalrog         n = cse + 1;
545c6a6a5e3Saliguori     if (sloc < n-1) {
546c6a6a5e3Saliguori         sum = net_checksum_add(n-css, data+css);
5470dacea92SEd Swierk         stw_be_p(data + sloc, net_checksum_finish_nozero(sum));
548c6a6a5e3Saliguori     }
5497c23b892Sbalrog }
5507c23b892Sbalrog 
5511f67f92cSLeonid Bloch static inline void
5523b274301SLeonid Bloch inc_tx_bcast_or_mcast_count(E1000State *s, const unsigned char *arr)
5533b274301SLeonid Bloch {
5542fe63579SAkihiko Odaki     if (is_broadcast_ether_addr(arr)) {
555093454e2SDmitry Fleytman         e1000x_inc_reg_if_not_full(s->mac_reg, BPTC);
5562fe63579SAkihiko Odaki     } else if (is_multicast_ether_addr(arr)) {
557093454e2SDmitry Fleytman         e1000x_inc_reg_if_not_full(s->mac_reg, MPTC);
5583b274301SLeonid Bloch     }
5593b274301SLeonid Bloch }
5603b274301SLeonid Bloch 
56145e93764SLeonid Bloch static void
56293e37d76SJason Wang e1000_send_packet(E1000State *s, const uint8_t *buf, int size)
56393e37d76SJason Wang {
5643b274301SLeonid Bloch     static const int PTCregs[6] = { PTC64, PTC127, PTC255, PTC511,
5653b274301SLeonid Bloch                                     PTC1023, PTC1522 };
5663b274301SLeonid Bloch 
567b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
568b7728c9fSAkihiko Odaki     if (s->phy_reg[MII_BMCR] & MII_BMCR_LOOPBACK) {
5691caff034SJason Wang         qemu_receive_packet(nc, buf, size);
57093e37d76SJason Wang     } else {
571b356f76dSJason Wang         qemu_send_packet(nc, buf, size);
57293e37d76SJason Wang     }
5733b274301SLeonid Bloch     inc_tx_bcast_or_mcast_count(s, buf);
574093454e2SDmitry Fleytman     e1000x_increase_size_stats(s->mac_reg, PTCregs, size);
57593e37d76SJason Wang }
57693e37d76SJason Wang 
57793e37d76SJason Wang static void
5787c23b892Sbalrog xmit_seg(E1000State *s)
5797c23b892Sbalrog {
58014e60aaeSPeter Maydell     uint16_t len;
58145e93764SLeonid Bloch     unsigned int frames = s->tx.tso_frames, css, sofar;
5827c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
583d62644b4SEd Swierk via Qemu-devel     struct e1000x_txd_props *props = tp->cptse ? &tp->tso_props : &tp->props;
5847c23b892Sbalrog 
585d62644b4SEd Swierk via Qemu-devel     if (tp->cptse) {
586d62644b4SEd Swierk via Qemu-devel         css = props->ipcss;
5877c23b892Sbalrog         DBGOUT(TXSUM, "frames %d size %d ipcss %d\n",
5887c23b892Sbalrog                frames, tp->size, css);
589d62644b4SEd Swierk via Qemu-devel         if (props->ip) {    /* IPv4 */
590d8ee2591SPeter Maydell             stw_be_p(tp->data+css+2, tp->size - css);
591d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4,
59214e60aaeSPeter Maydell                      lduw_be_p(tp->data + css + 4) + frames);
59320f3e863SLeonid Bloch         } else {         /* IPv6 */
594d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4, tp->size - css);
59520f3e863SLeonid Bloch         }
596d62644b4SEd Swierk via Qemu-devel         css = props->tucss;
5977c23b892Sbalrog         len = tp->size - css;
598d62644b4SEd Swierk via Qemu-devel         DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", props->tcp, css, len);
599d62644b4SEd Swierk via Qemu-devel         if (props->tcp) {
600d62644b4SEd Swierk via Qemu-devel             sofar = frames * props->mss;
6016bd194abSPeter Maydell             stl_be_p(tp->data+css+4, ldl_be_p(tp->data+css+4)+sofar); /* seq */
602d62644b4SEd Swierk via Qemu-devel             if (props->paylen - sofar > props->mss) {
60320f3e863SLeonid Bloch                 tp->data[css + 13] &= ~9;    /* PSH, FIN */
6043b274301SLeonid Bloch             } else if (frames) {
605093454e2SDmitry Fleytman                 e1000x_inc_reg_if_not_full(s->mac_reg, TSCTC);
6063b274301SLeonid Bloch             }
607d62644b4SEd Swierk via Qemu-devel         } else {    /* UDP */
608d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4, len);
609d62644b4SEd Swierk via Qemu-devel         }
6107d08c73eSEd Swierk via Qemu-devel         if (tp->sum_needed & E1000_TXD_POPTS_TXSM) {
611e685b4ebSAlex Williamson             unsigned int phsum;
6127c23b892Sbalrog             // add pseudo-header length before checksum calculation
613d62644b4SEd Swierk via Qemu-devel             void *sp = tp->data + props->tucso;
61414e60aaeSPeter Maydell 
61514e60aaeSPeter Maydell             phsum = lduw_be_p(sp) + len;
616e685b4ebSAlex Williamson             phsum = (phsum >> 16) + (phsum & 0xffff);
617d8ee2591SPeter Maydell             stw_be_p(sp, phsum);
6187c23b892Sbalrog         }
6197c23b892Sbalrog         tp->tso_frames++;
6207c23b892Sbalrog     }
6217c23b892Sbalrog 
6227d08c73eSEd Swierk via Qemu-devel     if (tp->sum_needed & E1000_TXD_POPTS_TXSM) {
623d62644b4SEd Swierk via Qemu-devel         putsum(tp->data, tp->size, props->tucso, props->tucss, props->tucse);
624093454e2SDmitry Fleytman     }
6257d08c73eSEd Swierk via Qemu-devel     if (tp->sum_needed & E1000_TXD_POPTS_IXSM) {
626d62644b4SEd Swierk via Qemu-devel         putsum(tp->data, tp->size, props->ipcso, props->ipcss, props->ipcse);
627093454e2SDmitry Fleytman     }
6288f2e8d1fSaliguori     if (tp->vlan_needed) {
629b10fec9bSStefan Weil         memmove(tp->vlan, tp->data, 4);
630b10fec9bSStefan Weil         memmove(tp->data, tp->data + 4, 8);
6318f2e8d1fSaliguori         memcpy(tp->data + 8, tp->vlan_header, 4);
63293e37d76SJason Wang         e1000_send_packet(s, tp->vlan, tp->size + 4);
63320f3e863SLeonid Bloch     } else {
63493e37d76SJason Wang         e1000_send_packet(s, tp->data, tp->size);
63520f3e863SLeonid Bloch     }
63620f3e863SLeonid Bloch 
637093454e2SDmitry Fleytman     e1000x_inc_reg_if_not_full(s->mac_reg, TPT);
638093454e2SDmitry Fleytman     e1000x_grow_8reg_if_not_full(s->mac_reg, TOTL, s->tx.size);
6391f67f92cSLeonid Bloch     s->mac_reg[GPTC] = s->mac_reg[TPT];
6403b274301SLeonid Bloch     s->mac_reg[GOTCL] = s->mac_reg[TOTL];
6413b274301SLeonid Bloch     s->mac_reg[GOTCH] = s->mac_reg[TOTH];
6427c23b892Sbalrog }
6437c23b892Sbalrog 
6447c23b892Sbalrog static void
6457c23b892Sbalrog process_tx_desc(E1000State *s, struct e1000_tx_desc *dp)
6467c23b892Sbalrog {
647b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
6487c23b892Sbalrog     uint32_t txd_lower = le32_to_cpu(dp->lower.data);
6497c23b892Sbalrog     uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D);
650093454e2SDmitry Fleytman     unsigned int split_size = txd_lower & 0xffff, bytes, sz;
651a0ae17a6SAndrew Jones     unsigned int msh = 0xfffff;
6527c23b892Sbalrog     uint64_t addr;
6537c23b892Sbalrog     struct e1000_context_desc *xp = (struct e1000_context_desc *)dp;
6547c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
6557c23b892Sbalrog 
656e9845f09SVincenzo Maffione     s->mit_ide |= (txd_lower & E1000_TXD_CMD_IDE);
65720f3e863SLeonid Bloch     if (dtype == E1000_TXD_CMD_DEXT) {    /* context descriptor */
658d62644b4SEd Swierk via Qemu-devel         if (le32_to_cpu(xp->cmd_and_length) & E1000_TXD_CMD_TSE) {
659d62644b4SEd Swierk via Qemu-devel             e1000x_read_tx_ctx_descr(xp, &tp->tso_props);
660ff214d42SDr. David Alan Gilbert             s->use_tso_for_migration = 1;
6617c23b892Sbalrog             tp->tso_frames = 0;
662d62644b4SEd Swierk via Qemu-devel         } else {
663d62644b4SEd Swierk via Qemu-devel             e1000x_read_tx_ctx_descr(xp, &tp->props);
664ff214d42SDr. David Alan Gilbert             s->use_tso_for_migration = 0;
6657c23b892Sbalrog         }
6667c23b892Sbalrog         return;
6671b0009dbSbalrog     } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) {
6681b0009dbSbalrog         // data descriptor
669735e77ecSStefan Hajnoczi         if (tp->size == 0) {
6707d08c73eSEd Swierk via Qemu-devel             tp->sum_needed = le32_to_cpu(dp->upper.data) >> 8;
671735e77ecSStefan Hajnoczi         }
6727d08c73eSEd Swierk via Qemu-devel         tp->cptse = (txd_lower & E1000_TXD_CMD_TSE) ? 1 : 0;
67343ad7e3eSJes Sorensen     } else {
6741b0009dbSbalrog         // legacy descriptor
6757d08c73eSEd Swierk via Qemu-devel         tp->cptse = 0;
67643ad7e3eSJes Sorensen     }
6777c23b892Sbalrog 
678093454e2SDmitry Fleytman     if (e1000x_vlan_enabled(s->mac_reg) &&
679093454e2SDmitry Fleytman         e1000x_is_vlan_txd(txd_lower) &&
6807d08c73eSEd Swierk via Qemu-devel         (tp->cptse || txd_lower & E1000_TXD_CMD_EOP)) {
6818f2e8d1fSaliguori         tp->vlan_needed = 1;
682d8ee2591SPeter Maydell         stw_be_p(tp->vlan_header,
6834e60a250SShannon Zhao                       le16_to_cpu(s->mac_reg[VET]));
684d8ee2591SPeter Maydell         stw_be_p(tp->vlan_header + 2,
6858f2e8d1fSaliguori                       le16_to_cpu(dp->upper.fields.special));
6868f2e8d1fSaliguori     }
6878f2e8d1fSaliguori 
6887c23b892Sbalrog     addr = le64_to_cpu(dp->buffer_addr);
689d62644b4SEd Swierk via Qemu-devel     if (tp->cptse) {
690d62644b4SEd Swierk via Qemu-devel         msh = tp->tso_props.hdr_len + tp->tso_props.mss;
6917c23b892Sbalrog         do {
6927c23b892Sbalrog             bytes = split_size;
6933de46e6fSJason Wang             if (tp->size >= msh) {
6943de46e6fSJason Wang                 goto eop;
6953de46e6fSJason Wang             }
6967c23b892Sbalrog             if (tp->size + bytes > msh)
6977c23b892Sbalrog                 bytes = msh - tp->size;
69865f82df0SAnthony Liguori 
69965f82df0SAnthony Liguori             bytes = MIN(sizeof(tp->data) - tp->size, bytes);
700b08340d5SAndreas Färber             pci_dma_read(d, addr, tp->data + tp->size, bytes);
701a0ae17a6SAndrew Jones             sz = tp->size + bytes;
702d62644b4SEd Swierk via Qemu-devel             if (sz >= tp->tso_props.hdr_len
703d62644b4SEd Swierk via Qemu-devel                 && tp->size < tp->tso_props.hdr_len) {
704d62644b4SEd Swierk via Qemu-devel                 memmove(tp->header, tp->data, tp->tso_props.hdr_len);
705a0ae17a6SAndrew Jones             }
7067c23b892Sbalrog             tp->size = sz;
7077c23b892Sbalrog             addr += bytes;
7087c23b892Sbalrog             if (sz == msh) {
7097c23b892Sbalrog                 xmit_seg(s);
710d62644b4SEd Swierk via Qemu-devel                 memmove(tp->data, tp->header, tp->tso_props.hdr_len);
711d62644b4SEd Swierk via Qemu-devel                 tp->size = tp->tso_props.hdr_len;
7127c23b892Sbalrog             }
713b947ac2bSP J P             split_size -= bytes;
714b947ac2bSP J P         } while (bytes && split_size);
7151b0009dbSbalrog     } else {
71665f82df0SAnthony Liguori         split_size = MIN(sizeof(tp->data) - tp->size, split_size);
717b08340d5SAndreas Färber         pci_dma_read(d, addr, tp->data + tp->size, split_size);
7181b0009dbSbalrog         tp->size += split_size;
7191b0009dbSbalrog     }
7207c23b892Sbalrog 
7213de46e6fSJason Wang eop:
7227c23b892Sbalrog     if (!(txd_lower & E1000_TXD_CMD_EOP))
7237c23b892Sbalrog         return;
724d62644b4SEd Swierk via Qemu-devel     if (!(tp->cptse && tp->size < tp->tso_props.hdr_len)) {
7257c23b892Sbalrog         xmit_seg(s);
726a0ae17a6SAndrew Jones     }
7277c23b892Sbalrog     tp->tso_frames = 0;
7287d08c73eSEd Swierk via Qemu-devel     tp->sum_needed = 0;
7298f2e8d1fSaliguori     tp->vlan_needed = 0;
7307c23b892Sbalrog     tp->size = 0;
7317d08c73eSEd Swierk via Qemu-devel     tp->cptse = 0;
7327c23b892Sbalrog }
7337c23b892Sbalrog 
7347c23b892Sbalrog static uint32_t
73562ecbd35SEduard - Gabriel Munteanu txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp)
7367c23b892Sbalrog {
737b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
7387c23b892Sbalrog     uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data);
7397c23b892Sbalrog 
7407c23b892Sbalrog     if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS)))
7417c23b892Sbalrog         return 0;
7427c23b892Sbalrog     txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) &
7437c23b892Sbalrog                 ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU);
7447c23b892Sbalrog     dp->upper.data = cpu_to_le32(txd_upper);
745b08340d5SAndreas Färber     pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp),
74600c3a05bSDavid Gibson                   &dp->upper, sizeof(dp->upper));
7477c23b892Sbalrog     return E1000_ICR_TXDW;
7487c23b892Sbalrog }
7497c23b892Sbalrog 
750d17161f6SKevin Wolf static uint64_t tx_desc_base(E1000State *s)
751d17161f6SKevin Wolf {
752d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[TDBAH];
753d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[TDBAL] & ~0xf;
754d17161f6SKevin Wolf 
755d17161f6SKevin Wolf     return (bah << 32) + bal;
756d17161f6SKevin Wolf }
757d17161f6SKevin Wolf 
7587c23b892Sbalrog static void
7597c23b892Sbalrog start_xmit(E1000State *s)
7607c23b892Sbalrog {
761b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
76262ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
7637c23b892Sbalrog     struct e1000_tx_desc desc;
7647c23b892Sbalrog     uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE;
7657c23b892Sbalrog 
7667c23b892Sbalrog     if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) {
7677c23b892Sbalrog         DBGOUT(TX, "tx disabled\n");
7687c23b892Sbalrog         return;
7697c23b892Sbalrog     }
7707c23b892Sbalrog 
77125ddb946SJon Maloy     if (s->tx.busy) {
77225ddb946SJon Maloy         return;
77325ddb946SJon Maloy     }
77425ddb946SJon Maloy     s->tx.busy = true;
77525ddb946SJon Maloy 
7767c23b892Sbalrog     while (s->mac_reg[TDH] != s->mac_reg[TDT]) {
777d17161f6SKevin Wolf         base = tx_desc_base(s) +
7787c23b892Sbalrog                sizeof(struct e1000_tx_desc) * s->mac_reg[TDH];
779b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
7807c23b892Sbalrog 
7817c23b892Sbalrog         DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH],
7826106075bSths                (void *)(intptr_t)desc.buffer_addr, desc.lower.data,
7837c23b892Sbalrog                desc.upper.data);
7847c23b892Sbalrog 
7857c23b892Sbalrog         process_tx_desc(s, &desc);
78662ecbd35SEduard - Gabriel Munteanu         cause |= txdesc_writeback(s, base, &desc);
7877c23b892Sbalrog 
7887c23b892Sbalrog         if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN])
7897c23b892Sbalrog             s->mac_reg[TDH] = 0;
7907c23b892Sbalrog         /*
7917c23b892Sbalrog          * the following could happen only if guest sw assigns
7927c23b892Sbalrog          * bogus values to TDT/TDLEN.
7937c23b892Sbalrog          * there's nothing too intelligent we could do about this.
7947c23b892Sbalrog          */
795dd793a74SLaszlo Ersek         if (s->mac_reg[TDH] == tdh_start ||
796dd793a74SLaszlo Ersek             tdh_start >= s->mac_reg[TDLEN] / sizeof(desc)) {
7977c23b892Sbalrog             DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n",
7987c23b892Sbalrog                    tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]);
7997c23b892Sbalrog             break;
8007c23b892Sbalrog         }
8017c23b892Sbalrog     }
80225ddb946SJon Maloy     s->tx.busy = false;
8037c23b892Sbalrog     set_ics(s, 0, cause);
8047c23b892Sbalrog }
8057c23b892Sbalrog 
8067c23b892Sbalrog static int
8077c23b892Sbalrog receive_filter(E1000State *s, const uint8_t *buf, int size)
8087c23b892Sbalrog {
809093454e2SDmitry Fleytman     uint32_t rctl = s->mac_reg[RCTL];
8102fe63579SAkihiko Odaki     int isbcast = is_broadcast_ether_addr(buf);
8112fe63579SAkihiko Odaki     int ismcast = is_multicast_ether_addr(buf);
8127c23b892Sbalrog 
813093454e2SDmitry Fleytman     if (e1000x_is_vlan_packet(buf, le16_to_cpu(s->mac_reg[VET])) &&
814093454e2SDmitry Fleytman         e1000x_vlan_rx_filter_enabled(s->mac_reg)) {
8152fe63579SAkihiko Odaki         uint16_t vid = lduw_be_p(&PKT_GET_VLAN_HDR(buf)->h_tci);
8162fe63579SAkihiko Odaki         uint32_t vfta =
8172fe63579SAkihiko Odaki             ldl_le_p((uint32_t *)(s->mac_reg + VFTA) +
8182fe63579SAkihiko Odaki                      ((vid >> E1000_VFTA_ENTRY_SHIFT) & E1000_VFTA_ENTRY_MASK));
8192fe63579SAkihiko Odaki         if ((vfta & (1 << (vid & E1000_VFTA_ENTRY_BIT_SHIFT_MASK))) == 0) {
8208f2e8d1fSaliguori             return 0;
8218f2e8d1fSaliguori         }
8220eadd56bSAkihiko Odaki     }
8238f2e8d1fSaliguori 
8244aeea330SLeonid Bloch     if (!isbcast && !ismcast && (rctl & E1000_RCTL_UPE)) { /* promiscuous ucast */
8257c23b892Sbalrog         return 1;
8264aeea330SLeonid Bloch     }
8277c23b892Sbalrog 
8284aeea330SLeonid Bloch     if (ismcast && (rctl & E1000_RCTL_MPE)) {          /* promiscuous mcast */
829093454e2SDmitry Fleytman         e1000x_inc_reg_if_not_full(s->mac_reg, MPRC);
8307c23b892Sbalrog         return 1;
8314aeea330SLeonid Bloch     }
8327c23b892Sbalrog 
8334aeea330SLeonid Bloch     if (isbcast && (rctl & E1000_RCTL_BAM)) {          /* broadcast enabled */
834093454e2SDmitry Fleytman         e1000x_inc_reg_if_not_full(s->mac_reg, BPRC);
8357c23b892Sbalrog         return 1;
8364aeea330SLeonid Bloch     }
8377c23b892Sbalrog 
838093454e2SDmitry Fleytman     return e1000x_rx_group_filter(s->mac_reg, buf);
8397c23b892Sbalrog }
8407c23b892Sbalrog 
84199ed7e30Saliguori static void
8424e68f7a0SStefan Hajnoczi e1000_set_link_status(NetClientState *nc)
84399ed7e30Saliguori {
844cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
84599ed7e30Saliguori     uint32_t old_status = s->mac_reg[STATUS];
84699ed7e30Saliguori 
847d4044c2aSBjørn Mork     if (nc->link_down) {
848093454e2SDmitry Fleytman         e1000x_update_regs_on_link_down(s->mac_reg, s->phy_reg);
849d4044c2aSBjørn Mork     } else {
850d7a41552SGabriel L. Somlo         if (have_autoneg(s) &&
851b7728c9fSAkihiko Odaki             !(s->phy_reg[MII_BMSR] & MII_BMSR_AN_COMP)) {
852093454e2SDmitry Fleytman             e1000x_restart_autoneg(s->mac_reg, s->phy_reg, s->autoneg_timer);
8536a2acedbSGabriel L. Somlo         } else {
85471aadd3cSJason Wang             e1000_link_up(s);
855d4044c2aSBjørn Mork         }
8566a2acedbSGabriel L. Somlo     }
85799ed7e30Saliguori 
85899ed7e30Saliguori     if (s->mac_reg[STATUS] != old_status)
85999ed7e30Saliguori         set_ics(s, 0, E1000_ICR_LSC);
86099ed7e30Saliguori }
86199ed7e30Saliguori 
862322fd48aSMichael S. Tsirkin static bool e1000_has_rxbufs(E1000State *s, size_t total_size)
863322fd48aSMichael S. Tsirkin {
864322fd48aSMichael S. Tsirkin     int bufs;
865322fd48aSMichael S. Tsirkin     /* Fast-path short packets */
866322fd48aSMichael S. Tsirkin     if (total_size <= s->rxbuf_size) {
867e5b8b0d4SDmitry Fleytman         return s->mac_reg[RDH] != s->mac_reg[RDT];
868322fd48aSMichael S. Tsirkin     }
869322fd48aSMichael S. Tsirkin     if (s->mac_reg[RDH] < s->mac_reg[RDT]) {
870322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDT] - s->mac_reg[RDH];
871e5b8b0d4SDmitry Fleytman     } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) {
872322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDLEN] /  sizeof(struct e1000_rx_desc) +
873322fd48aSMichael S. Tsirkin             s->mac_reg[RDT] - s->mac_reg[RDH];
874322fd48aSMichael S. Tsirkin     } else {
875322fd48aSMichael S. Tsirkin         return false;
876322fd48aSMichael S. Tsirkin     }
877322fd48aSMichael S. Tsirkin     return total_size <= bufs * s->rxbuf_size;
878322fd48aSMichael S. Tsirkin }
879322fd48aSMichael S. Tsirkin 
880b8c4b67eSPhilippe Mathieu-Daudé static bool
8814e68f7a0SStefan Hajnoczi e1000_can_receive(NetClientState *nc)
8826cdfab28SMichael S. Tsirkin {
883cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
8846cdfab28SMichael S. Tsirkin 
885093454e2SDmitry Fleytman     return e1000x_rx_ready(&s->parent_obj, s->mac_reg) &&
886157628d0Syuchenlin         e1000_has_rxbufs(s, 1) && !timer_pending(s->flush_queue_timer);
8876cdfab28SMichael S. Tsirkin }
8886cdfab28SMichael S. Tsirkin 
889d17161f6SKevin Wolf static uint64_t rx_desc_base(E1000State *s)
890d17161f6SKevin Wolf {
891d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[RDBAH];
892d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[RDBAL] & ~0xf;
893d17161f6SKevin Wolf 
894d17161f6SKevin Wolf     return (bah << 32) + bal;
895d17161f6SKevin Wolf }
896d17161f6SKevin Wolf 
8971001cf45SJason Wang static void
8981001cf45SJason Wang e1000_receiver_overrun(E1000State *s, size_t size)
8991001cf45SJason Wang {
9001001cf45SJason Wang     trace_e1000_receiver_overrun(size, s->mac_reg[RDH], s->mac_reg[RDT]);
9011001cf45SJason Wang     e1000x_inc_reg_if_not_full(s->mac_reg, RNBC);
9021001cf45SJason Wang     e1000x_inc_reg_if_not_full(s->mac_reg, MPC);
9031001cf45SJason Wang     set_ics(s, 0, E1000_ICS_RXO);
9041001cf45SJason Wang }
9051001cf45SJason Wang 
9064f1c942bSMark McLoughlin static ssize_t
90797410ddeSVincenzo Maffione e1000_receive_iov(NetClientState *nc, const struct iovec *iov, int iovcnt)
9087c23b892Sbalrog {
909cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
910b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
9117c23b892Sbalrog     struct e1000_rx_desc desc;
91262ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
9137c23b892Sbalrog     unsigned int n, rdt;
9147c23b892Sbalrog     uint32_t rdh_start;
9158f2e8d1fSaliguori     uint16_t vlan_special = 0;
91697410ddeSVincenzo Maffione     uint8_t vlan_status = 0;
9172fe63579SAkihiko Odaki     uint8_t min_buf[ETH_ZLEN];
91897410ddeSVincenzo Maffione     struct iovec min_iov;
91997410ddeSVincenzo Maffione     uint8_t *filter_buf = iov->iov_base;
92097410ddeSVincenzo Maffione     size_t size = iov_size(iov, iovcnt);
92197410ddeSVincenzo Maffione     size_t iov_ofs = 0;
922b19487e2SMichael S. Tsirkin     size_t desc_offset;
923b19487e2SMichael S. Tsirkin     size_t desc_size;
924b19487e2SMichael S. Tsirkin     size_t total_size;
9257c23b892Sbalrog 
926093454e2SDmitry Fleytman     if (!e1000x_hw_rx_enabled(s->mac_reg)) {
927ddcb73b7SMichael S. Tsirkin         return -1;
928ddcb73b7SMichael S. Tsirkin     }
9297c23b892Sbalrog 
930157628d0Syuchenlin     if (timer_pending(s->flush_queue_timer)) {
931157628d0Syuchenlin         return 0;
932157628d0Syuchenlin     }
933157628d0Syuchenlin 
93478aeb23eSStefan Hajnoczi     /* Pad to minimum Ethernet frame length */
93578aeb23eSStefan Hajnoczi     if (size < sizeof(min_buf)) {
93697410ddeSVincenzo Maffione         iov_to_buf(iov, iovcnt, 0, min_buf, size);
93778aeb23eSStefan Hajnoczi         memset(&min_buf[size], 0, sizeof(min_buf) - size);
93897410ddeSVincenzo Maffione         min_iov.iov_base = filter_buf = min_buf;
93997410ddeSVincenzo Maffione         min_iov.iov_len = size = sizeof(min_buf);
94097410ddeSVincenzo Maffione         iovcnt = 1;
94197410ddeSVincenzo Maffione         iov = &min_iov;
94297410ddeSVincenzo Maffione     } else if (iov->iov_len < MAXIMUM_ETHERNET_HDR_LEN) {
94397410ddeSVincenzo Maffione         /* This is very unlikely, but may happen. */
94497410ddeSVincenzo Maffione         iov_to_buf(iov, iovcnt, 0, min_buf, MAXIMUM_ETHERNET_HDR_LEN);
94597410ddeSVincenzo Maffione         filter_buf = min_buf;
94678aeb23eSStefan Hajnoczi     }
94778aeb23eSStefan Hajnoczi 
948b0d9ffcdSMichael Contreras     /* Discard oversized packets if !LPE and !SBP. */
949093454e2SDmitry Fleytman     if (e1000x_is_oversized(s->mac_reg, size)) {
950b0d9ffcdSMichael Contreras         return size;
951b0d9ffcdSMichael Contreras     }
952b0d9ffcdSMichael Contreras 
95397410ddeSVincenzo Maffione     if (!receive_filter(s, filter_buf, size)) {
9544f1c942bSMark McLoughlin         return size;
95597410ddeSVincenzo Maffione     }
9567c23b892Sbalrog 
957093454e2SDmitry Fleytman     if (e1000x_vlan_enabled(s->mac_reg) &&
958093454e2SDmitry Fleytman         e1000x_is_vlan_packet(filter_buf, le16_to_cpu(s->mac_reg[VET]))) {
95914e60aaeSPeter Maydell         vlan_special = cpu_to_le16(lduw_be_p(filter_buf + 14));
96097410ddeSVincenzo Maffione         iov_ofs = 4;
96197410ddeSVincenzo Maffione         if (filter_buf == iov->iov_base) {
96297410ddeSVincenzo Maffione             memmove(filter_buf + 4, filter_buf, 12);
96397410ddeSVincenzo Maffione         } else {
96497410ddeSVincenzo Maffione             iov_from_buf(iov, iovcnt, 4, filter_buf, 12);
96597410ddeSVincenzo Maffione             while (iov->iov_len <= iov_ofs) {
96697410ddeSVincenzo Maffione                 iov_ofs -= iov->iov_len;
96797410ddeSVincenzo Maffione                 iov++;
96897410ddeSVincenzo Maffione             }
96997410ddeSVincenzo Maffione         }
9708f2e8d1fSaliguori         vlan_status = E1000_RXD_STAT_VP;
9718f2e8d1fSaliguori         size -= 4;
9728f2e8d1fSaliguori     }
9738f2e8d1fSaliguori 
9747c23b892Sbalrog     rdh_start = s->mac_reg[RDH];
975b19487e2SMichael S. Tsirkin     desc_offset = 0;
976093454e2SDmitry Fleytman     total_size = size + e1000x_fcs_len(s->mac_reg);
977322fd48aSMichael S. Tsirkin     if (!e1000_has_rxbufs(s, total_size)) {
9781001cf45SJason Wang         e1000_receiver_overrun(s, total_size);
979322fd48aSMichael S. Tsirkin         return -1;
980322fd48aSMichael S. Tsirkin     }
9817c23b892Sbalrog     do {
982b19487e2SMichael S. Tsirkin         desc_size = total_size - desc_offset;
983b19487e2SMichael S. Tsirkin         if (desc_size > s->rxbuf_size) {
984b19487e2SMichael S. Tsirkin             desc_size = s->rxbuf_size;
985b19487e2SMichael S. Tsirkin         }
986d17161f6SKevin Wolf         base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH];
987b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
9888f2e8d1fSaliguori         desc.special = vlan_special;
989034d00d4SDing Hui         desc.status &= ~E1000_RXD_STAT_DD;
9907c23b892Sbalrog         if (desc.buffer_addr) {
991b19487e2SMichael S. Tsirkin             if (desc_offset < size) {
99297410ddeSVincenzo Maffione                 size_t iov_copy;
99397410ddeSVincenzo Maffione                 hwaddr ba = le64_to_cpu(desc.buffer_addr);
994b19487e2SMichael S. Tsirkin                 size_t copy_size = size - desc_offset;
995b19487e2SMichael S. Tsirkin                 if (copy_size > s->rxbuf_size) {
996b19487e2SMichael S. Tsirkin                     copy_size = s->rxbuf_size;
997b19487e2SMichael S. Tsirkin                 }
99897410ddeSVincenzo Maffione                 do {
99997410ddeSVincenzo Maffione                     iov_copy = MIN(copy_size, iov->iov_len - iov_ofs);
100097410ddeSVincenzo Maffione                     pci_dma_write(d, ba, iov->iov_base + iov_ofs, iov_copy);
100197410ddeSVincenzo Maffione                     copy_size -= iov_copy;
100297410ddeSVincenzo Maffione                     ba += iov_copy;
100397410ddeSVincenzo Maffione                     iov_ofs += iov_copy;
100497410ddeSVincenzo Maffione                     if (iov_ofs == iov->iov_len) {
100597410ddeSVincenzo Maffione                         iov++;
100697410ddeSVincenzo Maffione                         iov_ofs = 0;
100797410ddeSVincenzo Maffione                     }
100897410ddeSVincenzo Maffione                 } while (copy_size);
1009b19487e2SMichael S. Tsirkin             }
1010b19487e2SMichael S. Tsirkin             desc_offset += desc_size;
1011b19487e2SMichael S. Tsirkin             desc.length = cpu_to_le16(desc_size);
1012ee912ccfSMichael S. Tsirkin             if (desc_offset >= total_size) {
10137c23b892Sbalrog                 desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM;
1014b19487e2SMichael S. Tsirkin             } else {
1015ee912ccfSMichael S. Tsirkin                 /* Guest zeroing out status is not a hardware requirement.
1016ee912ccfSMichael S. Tsirkin                    Clear EOP in case guest didn't do it. */
1017ee912ccfSMichael S. Tsirkin                 desc.status &= ~E1000_RXD_STAT_EOP;
1018b19487e2SMichael S. Tsirkin             }
101943ad7e3eSJes Sorensen         } else { // as per intel docs; skip descriptors with null buf addr
10207c23b892Sbalrog             DBGOUT(RX, "Null RX descriptor!!\n");
102143ad7e3eSJes Sorensen         }
1022b08340d5SAndreas Färber         pci_dma_write(d, base, &desc, sizeof(desc));
1023034d00d4SDing Hui         desc.status |= (vlan_status | E1000_RXD_STAT_DD);
1024034d00d4SDing Hui         pci_dma_write(d, base + offsetof(struct e1000_rx_desc, status),
1025034d00d4SDing Hui                       &desc.status, sizeof(desc.status));
10267c23b892Sbalrog 
10277c23b892Sbalrog         if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN])
10287c23b892Sbalrog             s->mac_reg[RDH] = 0;
10297c23b892Sbalrog         /* see comment in start_xmit; same here */
1030dd793a74SLaszlo Ersek         if (s->mac_reg[RDH] == rdh_start ||
1031dd793a74SLaszlo Ersek             rdh_start >= s->mac_reg[RDLEN] / sizeof(desc)) {
10327c23b892Sbalrog             DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n",
10337c23b892Sbalrog                    rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]);
10341001cf45SJason Wang             e1000_receiver_overrun(s, total_size);
10354f1c942bSMark McLoughlin             return -1;
10367c23b892Sbalrog         }
1037b19487e2SMichael S. Tsirkin     } while (desc_offset < total_size);
10387c23b892Sbalrog 
1039093454e2SDmitry Fleytman     e1000x_update_rx_total_stats(s->mac_reg, size, total_size);
10407c23b892Sbalrog 
10417c23b892Sbalrog     n = E1000_ICS_RXT0;
10427c23b892Sbalrog     if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH])
10437c23b892Sbalrog         rdt += s->mac_reg[RDLEN] / sizeof(desc);
1044bf16cc8fSaliguori     if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >>
1045bf16cc8fSaliguori         s->rxbuf_min_shift)
10467c23b892Sbalrog         n |= E1000_ICS_RXDMT0;
10477c23b892Sbalrog 
10487c23b892Sbalrog     set_ics(s, 0, n);
10494f1c942bSMark McLoughlin 
10504f1c942bSMark McLoughlin     return size;
10517c23b892Sbalrog }
10527c23b892Sbalrog 
105397410ddeSVincenzo Maffione static ssize_t
105497410ddeSVincenzo Maffione e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size)
105597410ddeSVincenzo Maffione {
105697410ddeSVincenzo Maffione     const struct iovec iov = {
105797410ddeSVincenzo Maffione         .iov_base = (uint8_t *)buf,
105897410ddeSVincenzo Maffione         .iov_len = size
105997410ddeSVincenzo Maffione     };
106097410ddeSVincenzo Maffione 
106197410ddeSVincenzo Maffione     return e1000_receive_iov(nc, &iov, 1);
106297410ddeSVincenzo Maffione }
106397410ddeSVincenzo Maffione 
10647c23b892Sbalrog static uint32_t
10657c23b892Sbalrog mac_readreg(E1000State *s, int index)
10667c23b892Sbalrog {
10677c23b892Sbalrog     return s->mac_reg[index];
10687c23b892Sbalrog }
10697c23b892Sbalrog 
10707c23b892Sbalrog static uint32_t
10717c23b892Sbalrog mac_icr_read(E1000State *s, int index)
10727c23b892Sbalrog {
10737c23b892Sbalrog     uint32_t ret = s->mac_reg[ICR];
10747c23b892Sbalrog 
10757c23b892Sbalrog     DBGOUT(INTERRUPT, "ICR read: %x\n", ret);
10767c23b892Sbalrog     set_interrupt_cause(s, 0, 0);
10777c23b892Sbalrog     return ret;
10787c23b892Sbalrog }
10797c23b892Sbalrog 
10807c23b892Sbalrog static uint32_t
10817c23b892Sbalrog mac_read_clr4(E1000State *s, int index)
10827c23b892Sbalrog {
10837c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
10847c23b892Sbalrog 
10857c23b892Sbalrog     s->mac_reg[index] = 0;
10867c23b892Sbalrog     return ret;
10877c23b892Sbalrog }
10887c23b892Sbalrog 
10897c23b892Sbalrog static uint32_t
10907c23b892Sbalrog mac_read_clr8(E1000State *s, int index)
10917c23b892Sbalrog {
10927c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
10937c23b892Sbalrog 
10947c23b892Sbalrog     s->mac_reg[index] = 0;
10957c23b892Sbalrog     s->mac_reg[index-1] = 0;
10967c23b892Sbalrog     return ret;
10977c23b892Sbalrog }
10987c23b892Sbalrog 
10997c23b892Sbalrog static void
11007c23b892Sbalrog mac_writereg(E1000State *s, int index, uint32_t val)
11017c23b892Sbalrog {
11027c36507cSAmos Kong     uint32_t macaddr[2];
11037c36507cSAmos Kong 
11047c23b892Sbalrog     s->mac_reg[index] = val;
11057c36507cSAmos Kong 
110690d131fbSMichael S. Tsirkin     if (index == RA + 1) {
11077c36507cSAmos Kong         macaddr[0] = cpu_to_le32(s->mac_reg[RA]);
11087c36507cSAmos Kong         macaddr[1] = cpu_to_le32(s->mac_reg[RA + 1]);
11097c36507cSAmos Kong         qemu_format_nic_info_str(qemu_get_queue(s->nic), (uint8_t *)macaddr);
11107c36507cSAmos Kong     }
11117c23b892Sbalrog }
11127c23b892Sbalrog 
11137c23b892Sbalrog static void
11147c23b892Sbalrog set_rdt(E1000State *s, int index, uint32_t val)
11157c23b892Sbalrog {
11167c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
1117e8b4c680SPaolo Bonzini     if (e1000_has_rxbufs(s, 1)) {
1118b356f76dSJason Wang         qemu_flush_queued_packets(qemu_get_queue(s->nic));
1119e8b4c680SPaolo Bonzini     }
11207c23b892Sbalrog }
11217c23b892Sbalrog 
1122a9484b8aSAkihiko Odaki #define LOW_BITS_SET_FUNC(num)                             \
1123a9484b8aSAkihiko Odaki     static void                                            \
1124a9484b8aSAkihiko Odaki     set_##num##bit(E1000State *s, int index, uint32_t val) \
1125a9484b8aSAkihiko Odaki     {                                                      \
1126a9484b8aSAkihiko Odaki         s->mac_reg[index] = val & (BIT(num) - 1);          \
11277c23b892Sbalrog     }
11287c23b892Sbalrog 
1129a9484b8aSAkihiko Odaki LOW_BITS_SET_FUNC(4)
1130a9484b8aSAkihiko Odaki LOW_BITS_SET_FUNC(11)
1131a9484b8aSAkihiko Odaki LOW_BITS_SET_FUNC(13)
1132a9484b8aSAkihiko Odaki LOW_BITS_SET_FUNC(16)
1133a9484b8aSAkihiko Odaki 
11347c23b892Sbalrog static void
11357c23b892Sbalrog set_dlen(E1000State *s, int index, uint32_t val)
11367c23b892Sbalrog {
11377c23b892Sbalrog     s->mac_reg[index] = val & 0xfff80;
11387c23b892Sbalrog }
11397c23b892Sbalrog 
11407c23b892Sbalrog static void
11417c23b892Sbalrog set_tctl(E1000State *s, int index, uint32_t val)
11427c23b892Sbalrog {
11437c23b892Sbalrog     s->mac_reg[index] = val;
11447c23b892Sbalrog     s->mac_reg[TDT] &= 0xffff;
11457c23b892Sbalrog     start_xmit(s);
11467c23b892Sbalrog }
11477c23b892Sbalrog 
11487c23b892Sbalrog static void
11497c23b892Sbalrog set_icr(E1000State *s, int index, uint32_t val)
11507c23b892Sbalrog {
11517c23b892Sbalrog     DBGOUT(INTERRUPT, "set_icr %x\n", val);
11527c23b892Sbalrog     set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val);
11537c23b892Sbalrog }
11547c23b892Sbalrog 
11557c23b892Sbalrog static void
11567c23b892Sbalrog set_imc(E1000State *s, int index, uint32_t val)
11577c23b892Sbalrog {
11587c23b892Sbalrog     s->mac_reg[IMS] &= ~val;
11597c23b892Sbalrog     set_ics(s, 0, 0);
11607c23b892Sbalrog }
11617c23b892Sbalrog 
11627c23b892Sbalrog static void
11637c23b892Sbalrog set_ims(E1000State *s, int index, uint32_t val)
11647c23b892Sbalrog {
11657c23b892Sbalrog     s->mac_reg[IMS] |= val;
11667c23b892Sbalrog     set_ics(s, 0, 0);
11677c23b892Sbalrog }
11687c23b892Sbalrog 
11697c23b892Sbalrog #define getreg(x)    [x] = mac_readreg
11703b6b3a27SPhilippe Mathieu-Daudé typedef uint32_t (*readops)(E1000State *, int);
1171da5cf9a4SPhilippe Mathieu-Daudé static const readops macreg_readops[] = {
11727c23b892Sbalrog     getreg(PBA),      getreg(RCTL),     getreg(TDH),      getreg(TXDCTL),
11737c23b892Sbalrog     getreg(WUFC),     getreg(TDT),      getreg(CTRL),     getreg(LEDCTL),
11747c23b892Sbalrog     getreg(MANC),     getreg(MDIC),     getreg(SWSM),     getreg(STATUS),
11757c23b892Sbalrog     getreg(TORL),     getreg(TOTL),     getreg(IMS),      getreg(TCTL),
1176b1332393SBill Paul     getreg(RDH),      getreg(RDT),      getreg(VET),      getreg(ICS),
1177a00b2335SKay Ackermann     getreg(TDBAL),    getreg(TDBAH),    getreg(RDBAH),    getreg(RDBAL),
1178e9845f09SVincenzo Maffione     getreg(TDLEN),    getreg(RDLEN),    getreg(RDTR),     getreg(RADV),
117972ea771cSLeonid Bloch     getreg(TADV),     getreg(ITR),      getreg(FCRUC),    getreg(IPAV),
118072ea771cSLeonid Bloch     getreg(WUC),      getreg(WUS),      getreg(SCC),      getreg(ECOL),
118172ea771cSLeonid Bloch     getreg(MCC),      getreg(LATECOL),  getreg(COLC),     getreg(DC),
1182757704f1SKamil Rytarowski     getreg(TNCRS),    getreg(SEQEC),    getreg(CEXTERR),  getreg(RLEC),
118372ea771cSLeonid Bloch     getreg(XONRXC),   getreg(XONTXC),   getreg(XOFFRXC),  getreg(XOFFTXC),
118472ea771cSLeonid Bloch     getreg(RFC),      getreg(RJC),      getreg(RNBC),     getreg(TSCTFC),
11853b274301SLeonid Bloch     getreg(MGTPRC),   getreg(MGTPDC),   getreg(MGTPTC),   getreg(GORCL),
1186a9484b8aSAkihiko Odaki     getreg(GOTCL),    getreg(RDFH),     getreg(RDFT),     getreg(RDFHS),
1187a9484b8aSAkihiko Odaki     getreg(RDFTS),    getreg(RDFPC),    getreg(TDFH),     getreg(TDFT),
1188a9484b8aSAkihiko Odaki     getreg(TDFHS),    getreg(TDFTS),    getreg(TDFPC),    getreg(AIT),
11897c23b892Sbalrog 
119020f3e863SLeonid Bloch     [TOTH]    = mac_read_clr8,      [TORH]    = mac_read_clr8,
11913b274301SLeonid Bloch     [GOTCH]   = mac_read_clr8,      [GORCH]   = mac_read_clr8,
11923b274301SLeonid Bloch     [PRC64]   = mac_read_clr4,      [PRC127]  = mac_read_clr4,
11933b274301SLeonid Bloch     [PRC255]  = mac_read_clr4,      [PRC511]  = mac_read_clr4,
11943b274301SLeonid Bloch     [PRC1023] = mac_read_clr4,      [PRC1522] = mac_read_clr4,
11953b274301SLeonid Bloch     [PTC64]   = mac_read_clr4,      [PTC127]  = mac_read_clr4,
11963b274301SLeonid Bloch     [PTC255]  = mac_read_clr4,      [PTC511]  = mac_read_clr4,
11973b274301SLeonid Bloch     [PTC1023] = mac_read_clr4,      [PTC1522] = mac_read_clr4,
119820f3e863SLeonid Bloch     [GPRC]    = mac_read_clr4,      [GPTC]    = mac_read_clr4,
119920f3e863SLeonid Bloch     [TPT]     = mac_read_clr4,      [TPR]     = mac_read_clr4,
12003b274301SLeonid Bloch     [RUC]     = mac_read_clr4,      [ROC]     = mac_read_clr4,
12013b274301SLeonid Bloch     [BPRC]    = mac_read_clr4,      [MPRC]    = mac_read_clr4,
12023b274301SLeonid Bloch     [TSCTC]   = mac_read_clr4,      [BPTC]    = mac_read_clr4,
12033b274301SLeonid Bloch     [MPTC]    = mac_read_clr4,
120420f3e863SLeonid Bloch     [ICR]     = mac_icr_read,       [EECD]    = get_eecd,
120520f3e863SLeonid Bloch     [EERD]    = flash_eerd_read,
120620f3e863SLeonid Bloch 
12077c23b892Sbalrog     [CRCERRS ... MPC]     = &mac_readreg,
120872ea771cSLeonid Bloch     [IP6AT ... IP6AT + 3] = &mac_readreg,    [IP4AT ... IP4AT + 6] = &mac_readreg,
1209a9484b8aSAkihiko Odaki     [FFLT ... FFLT + 6]   = &mac_readreg,
12107c23b892Sbalrog     [RA ... RA + 31]      = &mac_readreg,
121172ea771cSLeonid Bloch     [WUPM ... WUPM + 31]  = &mac_readreg,
12122fe63579SAkihiko Odaki     [MTA ... MTA + E1000_MC_TBL_SIZE - 1]   = &mac_readreg,
12132fe63579SAkihiko Odaki     [VFTA ... VFTA + E1000_VLAN_FILTER_TBL_SIZE - 1] = &mac_readreg,
1214a9484b8aSAkihiko Odaki     [FFMT ... FFMT + 254] = &mac_readreg,
121572ea771cSLeonid Bloch     [FFVT ... FFVT + 254] = &mac_readreg,
121672ea771cSLeonid Bloch     [PBM ... PBM + 16383] = &mac_readreg,
12177c23b892Sbalrog };
1218b1503cdaSmalc enum { NREADOPS = ARRAY_SIZE(macreg_readops) };
12197c23b892Sbalrog 
12207c23b892Sbalrog #define putreg(x)    [x] = mac_writereg
12213b6b3a27SPhilippe Mathieu-Daudé typedef void (*writeops)(E1000State *, int, uint32_t);
1222da5cf9a4SPhilippe Mathieu-Daudé static const writeops macreg_writeops[] = {
12237c23b892Sbalrog     putreg(PBA),      putreg(EERD),     putreg(SWSM),     putreg(WUFC),
12247c23b892Sbalrog     putreg(TDBAL),    putreg(TDBAH),    putreg(TXDCTL),   putreg(RDBAH),
122572ea771cSLeonid Bloch     putreg(RDBAL),    putreg(LEDCTL),   putreg(VET),      putreg(FCRUC),
1226a9484b8aSAkihiko Odaki     putreg(IPAV),     putreg(WUC),
1227a9484b8aSAkihiko Odaki     putreg(WUS),
122820f3e863SLeonid Bloch 
12297c23b892Sbalrog     [TDLEN]  = set_dlen,   [RDLEN]  = set_dlen,       [TCTL]  = set_tctl,
12307c23b892Sbalrog     [TDT]    = set_tctl,   [MDIC]   = set_mdic,       [ICS]   = set_ics,
12317c23b892Sbalrog     [TDH]    = set_16bit,  [RDH]    = set_16bit,      [RDT]   = set_rdt,
12327c23b892Sbalrog     [IMC]    = set_imc,    [IMS]    = set_ims,        [ICR]   = set_icr,
1233cab3c825SKevin Wolf     [EECD]   = set_eecd,   [RCTL]   = set_rx_control, [CTRL]  = set_ctrl,
1234e9845f09SVincenzo Maffione     [RDTR]   = set_16bit,  [RADV]   = set_16bit,      [TADV]  = set_16bit,
1235a9484b8aSAkihiko Odaki     [ITR]    = set_16bit,  [TDFH]   = set_11bit,      [TDFT]  = set_11bit,
1236a9484b8aSAkihiko Odaki     [TDFHS]  = set_13bit,  [TDFTS]  = set_13bit,      [TDFPC] = set_13bit,
1237a9484b8aSAkihiko Odaki     [RDFH]   = set_13bit,  [RDFT]   = set_13bit,      [RDFHS] = set_13bit,
1238a9484b8aSAkihiko Odaki     [RDFTS]  = set_13bit,  [RDFPC]  = set_13bit,      [AIT]   = set_16bit,
123920f3e863SLeonid Bloch 
124072ea771cSLeonid Bloch     [IP6AT ... IP6AT + 3] = &mac_writereg, [IP4AT ... IP4AT + 6] = &mac_writereg,
1241a9484b8aSAkihiko Odaki     [FFLT ... FFLT + 6]   = &set_11bit,
12427c23b892Sbalrog     [RA ... RA + 31]      = &mac_writereg,
124372ea771cSLeonid Bloch     [WUPM ... WUPM + 31]  = &mac_writereg,
12442fe63579SAkihiko Odaki     [MTA ... MTA + E1000_MC_TBL_SIZE - 1] = &mac_writereg,
12452fe63579SAkihiko Odaki     [VFTA ... VFTA + E1000_VLAN_FILTER_TBL_SIZE - 1] = &mac_writereg,
1246a9484b8aSAkihiko Odaki     [FFMT ... FFMT + 254] = &set_4bit,     [FFVT ... FFVT + 254] = &mac_writereg,
124772ea771cSLeonid Bloch     [PBM ... PBM + 16383] = &mac_writereg,
12487c23b892Sbalrog };
1249b9d03e35SJason Wang 
1250b1503cdaSmalc enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
12517c23b892Sbalrog 
1252bc0f0674SLeonid Bloch enum { MAC_ACCESS_PARTIAL = 1, MAC_ACCESS_FLAG_NEEDED = 2 };
1253bc0f0674SLeonid Bloch 
1254bc0f0674SLeonid Bloch #define markflag(x)    ((E1000_FLAG_##x << 2) | MAC_ACCESS_FLAG_NEEDED)
1255bc0f0674SLeonid Bloch /* In the array below the meaning of the bits is: [f|f|f|f|f|f|n|p]
1256bc0f0674SLeonid Bloch  * f - flag bits (up to 6 possible flags)
1257bc0f0674SLeonid Bloch  * n - flag needed
1258bc0f0674SLeonid Bloch  * p - partially implenented */
1259bc0f0674SLeonid Bloch static const uint8_t mac_reg_access[0x8000] = {
1260bc0f0674SLeonid Bloch     [RDTR]    = markflag(MIT),    [TADV]    = markflag(MIT),
1261bc0f0674SLeonid Bloch     [RADV]    = markflag(MIT),    [ITR]     = markflag(MIT),
126272ea771cSLeonid Bloch 
126372ea771cSLeonid Bloch     [IPAV]    = markflag(MAC),    [WUC]     = markflag(MAC),
126472ea771cSLeonid Bloch     [IP6AT]   = markflag(MAC),    [IP4AT]   = markflag(MAC),
126572ea771cSLeonid Bloch     [FFVT]    = markflag(MAC),    [WUPM]    = markflag(MAC),
126672ea771cSLeonid Bloch     [ECOL]    = markflag(MAC),    [MCC]     = markflag(MAC),
126772ea771cSLeonid Bloch     [DC]      = markflag(MAC),    [TNCRS]   = markflag(MAC),
126872ea771cSLeonid Bloch     [RLEC]    = markflag(MAC),    [XONRXC]  = markflag(MAC),
126972ea771cSLeonid Bloch     [XOFFTXC] = markflag(MAC),    [RFC]     = markflag(MAC),
127072ea771cSLeonid Bloch     [TSCTFC]  = markflag(MAC),    [MGTPRC]  = markflag(MAC),
127172ea771cSLeonid Bloch     [WUS]     = markflag(MAC),    [AIT]     = markflag(MAC),
127272ea771cSLeonid Bloch     [FFLT]    = markflag(MAC),    [FFMT]    = markflag(MAC),
127372ea771cSLeonid Bloch     [SCC]     = markflag(MAC),    [FCRUC]   = markflag(MAC),
127472ea771cSLeonid Bloch     [LATECOL] = markflag(MAC),    [COLC]    = markflag(MAC),
1275757704f1SKamil Rytarowski     [SEQEC]   = markflag(MAC),    [CEXTERR] = markflag(MAC),
127672ea771cSLeonid Bloch     [XONTXC]  = markflag(MAC),    [XOFFRXC] = markflag(MAC),
127772ea771cSLeonid Bloch     [RJC]     = markflag(MAC),    [RNBC]    = markflag(MAC),
127872ea771cSLeonid Bloch     [MGTPDC]  = markflag(MAC),    [MGTPTC]  = markflag(MAC),
12793b274301SLeonid Bloch     [RUC]     = markflag(MAC),    [ROC]     = markflag(MAC),
12803b274301SLeonid Bloch     [GORCL]   = markflag(MAC),    [GORCH]   = markflag(MAC),
12813b274301SLeonid Bloch     [GOTCL]   = markflag(MAC),    [GOTCH]   = markflag(MAC),
12823b274301SLeonid Bloch     [BPRC]    = markflag(MAC),    [MPRC]    = markflag(MAC),
12833b274301SLeonid Bloch     [TSCTC]   = markflag(MAC),    [PRC64]   = markflag(MAC),
12843b274301SLeonid Bloch     [PRC127]  = markflag(MAC),    [PRC255]  = markflag(MAC),
12853b274301SLeonid Bloch     [PRC511]  = markflag(MAC),    [PRC1023] = markflag(MAC),
12863b274301SLeonid Bloch     [PRC1522] = markflag(MAC),    [PTC64]   = markflag(MAC),
12873b274301SLeonid Bloch     [PTC127]  = markflag(MAC),    [PTC255]  = markflag(MAC),
12883b274301SLeonid Bloch     [PTC511]  = markflag(MAC),    [PTC1023] = markflag(MAC),
12893b274301SLeonid Bloch     [PTC1522] = markflag(MAC),    [MPTC]    = markflag(MAC),
12903b274301SLeonid Bloch     [BPTC]    = markflag(MAC),
129172ea771cSLeonid Bloch 
129272ea771cSLeonid Bloch     [TDFH]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
129372ea771cSLeonid Bloch     [TDFT]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
129472ea771cSLeonid Bloch     [TDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
129572ea771cSLeonid Bloch     [TDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
129672ea771cSLeonid Bloch     [TDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL,
129772ea771cSLeonid Bloch     [RDFH]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
129872ea771cSLeonid Bloch     [RDFT]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
129972ea771cSLeonid Bloch     [RDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
130072ea771cSLeonid Bloch     [RDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
130172ea771cSLeonid Bloch     [RDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL,
130272ea771cSLeonid Bloch     [PBM]   = markflag(MAC) | MAC_ACCESS_PARTIAL,
1303bc0f0674SLeonid Bloch };
1304bc0f0674SLeonid Bloch 
13057c23b892Sbalrog static void
1306a8170e5eSAvi Kivity e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val,
1307ad00a9b9SAvi Kivity                  unsigned size)
13087c23b892Sbalrog {
13097c23b892Sbalrog     E1000State *s = opaque;
13108da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
13117c23b892Sbalrog 
131243ad7e3eSJes Sorensen     if (index < NWRITEOPS && macreg_writeops[index]) {
1313bc0f0674SLeonid Bloch         if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED)
1314bc0f0674SLeonid Bloch             || (s->compat_flags & (mac_reg_access[index] >> 2))) {
1315bc0f0674SLeonid Bloch             if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
1316bc0f0674SLeonid Bloch                 DBGOUT(GENERAL, "Writing to register at offset: 0x%08x. "
1317bc0f0674SLeonid Bloch                        "It is not fully implemented.\n", index<<2);
1318bc0f0674SLeonid Bloch             }
13196b59fc74Saurel32             macreg_writeops[index](s, index, val);
1320bc0f0674SLeonid Bloch         } else {    /* "flag needed" bit is set, but the flag is not active */
1321bc0f0674SLeonid Bloch             DBGOUT(MMIO, "MMIO write attempt to disabled reg. addr=0x%08x\n",
1322bc0f0674SLeonid Bloch                    index<<2);
1323bc0f0674SLeonid Bloch         }
132443ad7e3eSJes Sorensen     } else if (index < NREADOPS && macreg_readops[index]) {
1325bc0f0674SLeonid Bloch         DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n",
1326bc0f0674SLeonid Bloch                index<<2, val);
132743ad7e3eSJes Sorensen     } else {
1328ad00a9b9SAvi Kivity         DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
13297c23b892Sbalrog                index<<2, val);
13307c23b892Sbalrog     }
133143ad7e3eSJes Sorensen }
13327c23b892Sbalrog 
1333ad00a9b9SAvi Kivity static uint64_t
1334a8170e5eSAvi Kivity e1000_mmio_read(void *opaque, hwaddr addr, unsigned size)
13357c23b892Sbalrog {
13367c23b892Sbalrog     E1000State *s = opaque;
13378da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
13387c23b892Sbalrog 
1339bc0f0674SLeonid Bloch     if (index < NREADOPS && macreg_readops[index]) {
1340bc0f0674SLeonid Bloch         if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED)
1341bc0f0674SLeonid Bloch             || (s->compat_flags & (mac_reg_access[index] >> 2))) {
1342bc0f0674SLeonid Bloch             if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
1343bc0f0674SLeonid Bloch                 DBGOUT(GENERAL, "Reading register at offset: 0x%08x. "
1344bc0f0674SLeonid Bloch                        "It is not fully implemented.\n", index<<2);
13456b59fc74Saurel32             }
1346bc0f0674SLeonid Bloch             return macreg_readops[index](s, index);
1347bc0f0674SLeonid Bloch         } else {    /* "flag needed" bit is set, but the flag is not active */
1348bc0f0674SLeonid Bloch             DBGOUT(MMIO, "MMIO read attempt of disabled reg. addr=0x%08x\n",
1349bc0f0674SLeonid Bloch                    index<<2);
1350bc0f0674SLeonid Bloch         }
1351bc0f0674SLeonid Bloch     } else {
13527c23b892Sbalrog         DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2);
1353bc0f0674SLeonid Bloch     }
13547c23b892Sbalrog     return 0;
13557c23b892Sbalrog }
13567c23b892Sbalrog 
1357ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_mmio_ops = {
1358ad00a9b9SAvi Kivity     .read = e1000_mmio_read,
1359ad00a9b9SAvi Kivity     .write = e1000_mmio_write,
1360ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1361ad00a9b9SAvi Kivity     .impl = {
1362ad00a9b9SAvi Kivity         .min_access_size = 4,
1363ad00a9b9SAvi Kivity         .max_access_size = 4,
1364ad00a9b9SAvi Kivity     },
1365ad00a9b9SAvi Kivity };
1366ad00a9b9SAvi Kivity 
1367a8170e5eSAvi Kivity static uint64_t e1000_io_read(void *opaque, hwaddr addr,
1368ad00a9b9SAvi Kivity                               unsigned size)
13697c23b892Sbalrog {
1370ad00a9b9SAvi Kivity     E1000State *s = opaque;
1371ad00a9b9SAvi Kivity 
1372ad00a9b9SAvi Kivity     (void)s;
1373ad00a9b9SAvi Kivity     return 0;
13747c23b892Sbalrog }
13757c23b892Sbalrog 
1376a8170e5eSAvi Kivity static void e1000_io_write(void *opaque, hwaddr addr,
1377ad00a9b9SAvi Kivity                            uint64_t val, unsigned size)
13787c23b892Sbalrog {
1379ad00a9b9SAvi Kivity     E1000State *s = opaque;
1380ad00a9b9SAvi Kivity 
1381ad00a9b9SAvi Kivity     (void)s;
13827c23b892Sbalrog }
13837c23b892Sbalrog 
1384ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_io_ops = {
1385ad00a9b9SAvi Kivity     .read = e1000_io_read,
1386ad00a9b9SAvi Kivity     .write = e1000_io_write,
1387ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1388ad00a9b9SAvi Kivity };
1389ad00a9b9SAvi Kivity 
1390e482dc3eSJuan Quintela static bool is_version_1(void *opaque, int version_id)
13917c23b892Sbalrog {
1392e482dc3eSJuan Quintela     return version_id == 1;
13937c23b892Sbalrog }
13947c23b892Sbalrog 
139544b1ff31SDr. David Alan Gilbert static int e1000_pre_save(void *opaque)
1396ddcb73b7SMichael S. Tsirkin {
1397ddcb73b7SMichael S. Tsirkin     E1000State *s = opaque;
1398ddcb73b7SMichael S. Tsirkin     NetClientState *nc = qemu_get_queue(s->nic);
13992af234e6SMichael S. Tsirkin 
1400ddcb73b7SMichael S. Tsirkin     /*
14016a2acedbSGabriel L. Somlo      * If link is down and auto-negotiation is supported and ongoing,
14026a2acedbSGabriel L. Somlo      * complete auto-negotiation immediately. This allows us to look
1403b7728c9fSAkihiko Odaki      * at MII_BMSR_AN_COMP to infer link status on load.
1404ddcb73b7SMichael S. Tsirkin      */
1405d7a41552SGabriel L. Somlo     if (nc->link_down && have_autoneg(s)) {
1406b7728c9fSAkihiko Odaki         s->phy_reg[MII_BMSR] |= MII_BMSR_AN_COMP;
1407ddcb73b7SMichael S. Tsirkin     }
140844b1ff31SDr. David Alan Gilbert 
1409ff214d42SDr. David Alan Gilbert     /* Decide which set of props to migrate in the main structure */
1410ff214d42SDr. David Alan Gilbert     if (chkflag(TSO) || !s->use_tso_for_migration) {
1411ff214d42SDr. David Alan Gilbert         /* Either we're migrating with the extra subsection, in which
1412ff214d42SDr. David Alan Gilbert          * case the mig_props is always 'props' OR
1413ff214d42SDr. David Alan Gilbert          * we've not got the subsection, but 'props' was the last
1414ff214d42SDr. David Alan Gilbert          * updated.
1415ff214d42SDr. David Alan Gilbert          */
141659354484SDr. David Alan Gilbert         s->mig_props = s->tx.props;
1417ff214d42SDr. David Alan Gilbert     } else {
1418ff214d42SDr. David Alan Gilbert         /* We're not using the subsection, and 'tso_props' was
1419ff214d42SDr. David Alan Gilbert          * the last updated.
1420ff214d42SDr. David Alan Gilbert          */
1421ff214d42SDr. David Alan Gilbert         s->mig_props = s->tx.tso_props;
1422ff214d42SDr. David Alan Gilbert     }
142344b1ff31SDr. David Alan Gilbert     return 0;
1424ddcb73b7SMichael S. Tsirkin }
1425ddcb73b7SMichael S. Tsirkin 
1426e4b82364SAmos Kong static int e1000_post_load(void *opaque, int version_id)
1427e4b82364SAmos Kong {
1428e4b82364SAmos Kong     E1000State *s = opaque;
1429b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
1430e4b82364SAmos Kong 
1431bc0f0674SLeonid Bloch     if (!chkflag(MIT)) {
1432e9845f09SVincenzo Maffione         s->mac_reg[ITR] = s->mac_reg[RDTR] = s->mac_reg[RADV] =
1433e9845f09SVincenzo Maffione             s->mac_reg[TADV] = 0;
1434e9845f09SVincenzo Maffione         s->mit_irq_level = false;
1435e9845f09SVincenzo Maffione     }
1436e9845f09SVincenzo Maffione     s->mit_ide = 0;
1437f46efa9bSJason Wang     s->mit_timer_on = true;
1438f46efa9bSJason Wang     timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 1);
1439e9845f09SVincenzo Maffione 
1440e4b82364SAmos Kong     /* nc.link_down can't be migrated, so infer link_down according
1441ddcb73b7SMichael S. Tsirkin      * to link status bit in mac_reg[STATUS].
1442ddcb73b7SMichael S. Tsirkin      * Alternatively, restart link negotiation if it was in progress. */
1443b356f76dSJason Wang     nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0;
14442af234e6SMichael S. Tsirkin 
1445b7728c9fSAkihiko Odaki     if (have_autoneg(s) && !(s->phy_reg[MII_BMSR] & MII_BMSR_AN_COMP)) {
1446ddcb73b7SMichael S. Tsirkin         nc->link_down = false;
1447d7a41552SGabriel L. Somlo         timer_mod(s->autoneg_timer,
1448d7a41552SGabriel L. Somlo                   qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
1449ddcb73b7SMichael S. Tsirkin     }
1450e4b82364SAmos Kong 
145159354484SDr. David Alan Gilbert     s->tx.props = s->mig_props;
14523c4053c5SDr. David Alan Gilbert     if (!s->received_tx_tso) {
14533c4053c5SDr. David Alan Gilbert         /* We received only one set of offload data (tx.props)
14543c4053c5SDr. David Alan Gilbert          * and haven't got tx.tso_props.  The best we can do
14553c4053c5SDr. David Alan Gilbert          * is dupe the data.
14563c4053c5SDr. David Alan Gilbert          */
145759354484SDr. David Alan Gilbert         s->tx.tso_props = s->mig_props;
14583c4053c5SDr. David Alan Gilbert     }
14593c4053c5SDr. David Alan Gilbert     return 0;
14603c4053c5SDr. David Alan Gilbert }
14613c4053c5SDr. David Alan Gilbert 
14623c4053c5SDr. David Alan Gilbert static int e1000_tx_tso_post_load(void *opaque, int version_id)
14633c4053c5SDr. David Alan Gilbert {
14643c4053c5SDr. David Alan Gilbert     E1000State *s = opaque;
14653c4053c5SDr. David Alan Gilbert     s->received_tx_tso = true;
1466e4b82364SAmos Kong     return 0;
1467e4b82364SAmos Kong }
1468e4b82364SAmos Kong 
1469e9845f09SVincenzo Maffione static bool e1000_mit_state_needed(void *opaque)
1470e9845f09SVincenzo Maffione {
1471e9845f09SVincenzo Maffione     E1000State *s = opaque;
1472e9845f09SVincenzo Maffione 
1473bc0f0674SLeonid Bloch     return chkflag(MIT);
1474e9845f09SVincenzo Maffione }
1475e9845f09SVincenzo Maffione 
14769e117734SLeonid Bloch static bool e1000_full_mac_needed(void *opaque)
14779e117734SLeonid Bloch {
14789e117734SLeonid Bloch     E1000State *s = opaque;
14799e117734SLeonid Bloch 
1480bc0f0674SLeonid Bloch     return chkflag(MAC);
14819e117734SLeonid Bloch }
14829e117734SLeonid Bloch 
148346f2a9ecSDr. David Alan Gilbert static bool e1000_tso_state_needed(void *opaque)
148446f2a9ecSDr. David Alan Gilbert {
148546f2a9ecSDr. David Alan Gilbert     E1000State *s = opaque;
148646f2a9ecSDr. David Alan Gilbert 
148746f2a9ecSDr. David Alan Gilbert     return chkflag(TSO);
148846f2a9ecSDr. David Alan Gilbert }
148946f2a9ecSDr. David Alan Gilbert 
1490e9845f09SVincenzo Maffione static const VMStateDescription vmstate_e1000_mit_state = {
1491e9845f09SVincenzo Maffione     .name = "e1000/mit_state",
1492e9845f09SVincenzo Maffione     .version_id = 1,
1493e9845f09SVincenzo Maffione     .minimum_version_id = 1,
14945cd8cadaSJuan Quintela     .needed = e1000_mit_state_needed,
1495e9845f09SVincenzo Maffione     .fields = (VMStateField[]) {
1496e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[RDTR], E1000State),
1497e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[RADV], E1000State),
1498e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[TADV], E1000State),
1499e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[ITR], E1000State),
1500e9845f09SVincenzo Maffione         VMSTATE_BOOL(mit_irq_level, E1000State),
1501e9845f09SVincenzo Maffione         VMSTATE_END_OF_LIST()
1502e9845f09SVincenzo Maffione     }
1503e9845f09SVincenzo Maffione };
1504e9845f09SVincenzo Maffione 
15059e117734SLeonid Bloch static const VMStateDescription vmstate_e1000_full_mac_state = {
15069e117734SLeonid Bloch     .name = "e1000/full_mac_state",
15079e117734SLeonid Bloch     .version_id = 1,
15089e117734SLeonid Bloch     .minimum_version_id = 1,
15099e117734SLeonid Bloch     .needed = e1000_full_mac_needed,
15109e117734SLeonid Bloch     .fields = (VMStateField[]) {
15119e117734SLeonid Bloch         VMSTATE_UINT32_ARRAY(mac_reg, E1000State, 0x8000),
15129e117734SLeonid Bloch         VMSTATE_END_OF_LIST()
15139e117734SLeonid Bloch     }
15149e117734SLeonid Bloch };
15159e117734SLeonid Bloch 
15164ae4bf5bSDr. David Alan Gilbert static const VMStateDescription vmstate_e1000_tx_tso_state = {
15174ae4bf5bSDr. David Alan Gilbert     .name = "e1000/tx_tso_state",
15184ae4bf5bSDr. David Alan Gilbert     .version_id = 1,
15194ae4bf5bSDr. David Alan Gilbert     .minimum_version_id = 1,
152046f2a9ecSDr. David Alan Gilbert     .needed = e1000_tso_state_needed,
15213c4053c5SDr. David Alan Gilbert     .post_load = e1000_tx_tso_post_load,
15224ae4bf5bSDr. David Alan Gilbert     .fields = (VMStateField[]) {
15234ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT8(tx.tso_props.ipcss, E1000State),
15244ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT8(tx.tso_props.ipcso, E1000State),
15254ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT16(tx.tso_props.ipcse, E1000State),
15264ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT8(tx.tso_props.tucss, E1000State),
15274ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT8(tx.tso_props.tucso, E1000State),
15284ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT16(tx.tso_props.tucse, E1000State),
15294ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT32(tx.tso_props.paylen, E1000State),
15304ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT8(tx.tso_props.hdr_len, E1000State),
15314ae4bf5bSDr. David Alan Gilbert         VMSTATE_UINT16(tx.tso_props.mss, E1000State),
15324ae4bf5bSDr. David Alan Gilbert         VMSTATE_INT8(tx.tso_props.ip, E1000State),
15334ae4bf5bSDr. David Alan Gilbert         VMSTATE_INT8(tx.tso_props.tcp, E1000State),
15344ae4bf5bSDr. David Alan Gilbert         VMSTATE_END_OF_LIST()
15354ae4bf5bSDr. David Alan Gilbert     }
15364ae4bf5bSDr. David Alan Gilbert };
15374ae4bf5bSDr. David Alan Gilbert 
1538e482dc3eSJuan Quintela static const VMStateDescription vmstate_e1000 = {
1539e482dc3eSJuan Quintela     .name = "e1000",
15404ae4bf5bSDr. David Alan Gilbert     .version_id = 2,
1541e482dc3eSJuan Quintela     .minimum_version_id = 1,
1542ddcb73b7SMichael S. Tsirkin     .pre_save = e1000_pre_save,
1543e4b82364SAmos Kong     .post_load = e1000_post_load,
1544e482dc3eSJuan Quintela     .fields = (VMStateField[]) {
1545b08340d5SAndreas Färber         VMSTATE_PCI_DEVICE(parent_obj, E1000State),
1546e482dc3eSJuan Quintela         VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */
1547e482dc3eSJuan Quintela         VMSTATE_UNUSED(4), /* Was mmio_base.  */
1548e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_size, E1000State),
1549e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_min_shift, E1000State),
1550e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.val_in, E1000State),
1551e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_in, E1000State),
1552e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_out, E1000State),
1553e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.reading, E1000State),
1554e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.old_eecd, E1000State),
155559354484SDr. David Alan Gilbert         VMSTATE_UINT8(mig_props.ipcss, E1000State),
155659354484SDr. David Alan Gilbert         VMSTATE_UINT8(mig_props.ipcso, E1000State),
155759354484SDr. David Alan Gilbert         VMSTATE_UINT16(mig_props.ipcse, E1000State),
155859354484SDr. David Alan Gilbert         VMSTATE_UINT8(mig_props.tucss, E1000State),
155959354484SDr. David Alan Gilbert         VMSTATE_UINT8(mig_props.tucso, E1000State),
156059354484SDr. David Alan Gilbert         VMSTATE_UINT16(mig_props.tucse, E1000State),
156159354484SDr. David Alan Gilbert         VMSTATE_UINT32(mig_props.paylen, E1000State),
156259354484SDr. David Alan Gilbert         VMSTATE_UINT8(mig_props.hdr_len, E1000State),
156359354484SDr. David Alan Gilbert         VMSTATE_UINT16(mig_props.mss, E1000State),
1564e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.size, E1000State),
1565e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tso_frames, E1000State),
15667d08c73eSEd Swierk via Qemu-devel         VMSTATE_UINT8(tx.sum_needed, E1000State),
156759354484SDr. David Alan Gilbert         VMSTATE_INT8(mig_props.ip, E1000State),
156859354484SDr. David Alan Gilbert         VMSTATE_INT8(mig_props.tcp, E1000State),
1569e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.header, E1000State),
1570e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.data, E1000State),
1571e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64),
1572e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20),
1573e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[CTRL], E1000State),
1574e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EECD], E1000State),
1575e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EERD], E1000State),
1576e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPRC], E1000State),
1577e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPTC], E1000State),
1578e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICR], E1000State),
1579e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICS], E1000State),
1580e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMC], E1000State),
1581e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMS], E1000State),
1582e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[LEDCTL], E1000State),
1583e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MANC], E1000State),
1584e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MDIC], E1000State),
1585e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MPC], E1000State),
1586e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[PBA], E1000State),
1587e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RCTL], E1000State),
1588e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAH], E1000State),
1589e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAL], E1000State),
1590e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDH], E1000State),
1591e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDLEN], E1000State),
1592e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDT], E1000State),
1593e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[STATUS], E1000State),
1594e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[SWSM], E1000State),
1595e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TCTL], E1000State),
1596e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAH], E1000State),
1597e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAL], E1000State),
1598e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDH], E1000State),
1599e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDLEN], E1000State),
1600e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDT], E1000State),
1601e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORH], E1000State),
1602e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORL], E1000State),
1603e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTH], E1000State),
1604e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTL], E1000State),
1605e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPR], E1000State),
1606e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPT], E1000State),
1607e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TXDCTL], E1000State),
1608e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[WUFC], E1000State),
1609e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[VET], E1000State),
1610e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32),
16112fe63579SAkihiko Odaki         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, E1000_MC_TBL_SIZE),
16122fe63579SAkihiko Odaki         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA,
16132fe63579SAkihiko Odaki                                  E1000_VLAN_FILTER_TBL_SIZE),
1614e482dc3eSJuan Quintela         VMSTATE_END_OF_LIST()
1615e9845f09SVincenzo Maffione     },
16165cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
16175cd8cadaSJuan Quintela         &vmstate_e1000_mit_state,
16189e117734SLeonid Bloch         &vmstate_e1000_full_mac_state,
16194ae4bf5bSDr. David Alan Gilbert         &vmstate_e1000_tx_tso_state,
16205cd8cadaSJuan Quintela         NULL
16217c23b892Sbalrog     }
1622e482dc3eSJuan Quintela };
16237c23b892Sbalrog 
16248597f2e1SGabriel L. Somlo /*
16258597f2e1SGabriel L. Somlo  * EEPROM contents documented in Tables 5-2 and 5-3, pp. 98-102.
162680867bdbSPhilippe Mathieu-Daudé  * Note: A valid DevId will be inserted during pci_e1000_realize().
16278597f2e1SGabriel L. Somlo  */
162888b4e9dbSblueswir1 static const uint16_t e1000_eeprom_template[64] = {
16297c23b892Sbalrog     0x0000, 0x0000, 0x0000, 0x0000,      0xffff, 0x0000,      0x0000, 0x0000,
16308597f2e1SGabriel L. Somlo     0x3000, 0x1000, 0x6403, 0 /*DevId*/, 0x8086, 0 /*DevId*/, 0x8086, 0x3040,
16317c23b892Sbalrog     0x0008, 0x2000, 0x7e14, 0x0048,      0x1000, 0x00d8,      0x0000, 0x2700,
16327c23b892Sbalrog     0x6cc9, 0x3150, 0x0722, 0x040b,      0x0984, 0x0000,      0xc000, 0x0706,
16337c23b892Sbalrog     0x1008, 0x0000, 0x0f04, 0x7fff,      0x4d01, 0xffff,      0xffff, 0xffff,
16347c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
16357c23b892Sbalrog     0x0100, 0x4000, 0x121c, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
16367c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0x0000,
16377c23b892Sbalrog };
16387c23b892Sbalrog 
16397c23b892Sbalrog /* PCI interface */
16407c23b892Sbalrog 
16417c23b892Sbalrog static void
1642ad00a9b9SAvi Kivity e1000_mmio_setup(E1000State *d)
16437c23b892Sbalrog {
1644f65ed4c1Saliguori     int i;
1645f65ed4c1Saliguori     const uint32_t excluded_regs[] = {
1646f65ed4c1Saliguori         E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
1647f65ed4c1Saliguori         E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
1648f65ed4c1Saliguori     };
1649f65ed4c1Saliguori 
1650eedfac6fSPaolo Bonzini     memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d,
1651eedfac6fSPaolo Bonzini                           "e1000-mmio", PNPMMIO_SIZE);
1652ad00a9b9SAvi Kivity     memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
1653f65ed4c1Saliguori     for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
1654ad00a9b9SAvi Kivity         memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
1655ad00a9b9SAvi Kivity                                      excluded_regs[i+1] - excluded_regs[i] - 4);
1656eedfac6fSPaolo Bonzini     memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
16577c23b892Sbalrog }
16587c23b892Sbalrog 
1659b946a153Saliguori static void
16604b09be85Saliguori pci_e1000_uninit(PCIDevice *dev)
16614b09be85Saliguori {
1662567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
16634b09be85Saliguori 
1664bc72ad67SAlex Bligh     timer_free(d->autoneg_timer);
1665e9845f09SVincenzo Maffione     timer_free(d->mit_timer);
1666157628d0Syuchenlin     timer_free(d->flush_queue_timer);
1667948ecf21SJason Wang     qemu_del_nic(d->nic);
16684b09be85Saliguori }
16694b09be85Saliguori 
1670a03e2aecSMark McLoughlin static NetClientInfo net_e1000_info = {
1671f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
1672a03e2aecSMark McLoughlin     .size = sizeof(NICState),
1673a03e2aecSMark McLoughlin     .can_receive = e1000_can_receive,
1674a03e2aecSMark McLoughlin     .receive = e1000_receive,
167597410ddeSVincenzo Maffione     .receive_iov = e1000_receive_iov,
1676a03e2aecSMark McLoughlin     .link_status_changed = e1000_set_link_status,
1677a03e2aecSMark McLoughlin };
1678a03e2aecSMark McLoughlin 
167920302e71SMichael S. Tsirkin static void e1000_write_config(PCIDevice *pci_dev, uint32_t address,
168020302e71SMichael S. Tsirkin                                 uint32_t val, int len)
168120302e71SMichael S. Tsirkin {
168220302e71SMichael S. Tsirkin     E1000State *s = E1000(pci_dev);
168320302e71SMichael S. Tsirkin 
168420302e71SMichael S. Tsirkin     pci_default_write_config(pci_dev, address, val, len);
168520302e71SMichael S. Tsirkin 
168620302e71SMichael S. Tsirkin     if (range_covers_byte(address, len, PCI_COMMAND) &&
168720302e71SMichael S. Tsirkin         (pci_dev->config[PCI_COMMAND] & PCI_COMMAND_MASTER)) {
168820302e71SMichael S. Tsirkin         qemu_flush_queued_packets(qemu_get_queue(s->nic));
168920302e71SMichael S. Tsirkin     }
169020302e71SMichael S. Tsirkin }
169120302e71SMichael S. Tsirkin 
16929af21dbeSMarkus Armbruster static void pci_e1000_realize(PCIDevice *pci_dev, Error **errp)
16937c23b892Sbalrog {
1694567a3c9eSPeter Crosthwaite     DeviceState *dev = DEVICE(pci_dev);
1695567a3c9eSPeter Crosthwaite     E1000State *d = E1000(pci_dev);
16967c23b892Sbalrog     uint8_t *pci_conf;
1697fbdaa002SGerd Hoffmann     uint8_t *macaddr;
1698aff427a1SChris Wright 
169920302e71SMichael S. Tsirkin     pci_dev->config_write = e1000_write_config;
170020302e71SMichael S. Tsirkin 
1701b08340d5SAndreas Färber     pci_conf = pci_dev->config;
17027c23b892Sbalrog 
1703a9cbacb0SMichael S. Tsirkin     /* TODO: RST# value should be 0, PCI spec 6.2.4 */
1704a9cbacb0SMichael S. Tsirkin     pci_conf[PCI_CACHE_LINE_SIZE] = 0x10;
17057c23b892Sbalrog 
1706817e0b6fSMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
17077c23b892Sbalrog 
1708ad00a9b9SAvi Kivity     e1000_mmio_setup(d);
17097c23b892Sbalrog 
1710b08340d5SAndreas Färber     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
17117c23b892Sbalrog 
1712b08340d5SAndreas Färber     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io);
17137c23b892Sbalrog 
1714fbdaa002SGerd Hoffmann     qemu_macaddr_default_if_unset(&d->conf.macaddr);
1715fbdaa002SGerd Hoffmann     macaddr = d->conf.macaddr.a;
1716093454e2SDmitry Fleytman 
1717093454e2SDmitry Fleytman     e1000x_core_prepare_eeprom(d->eeprom_data,
1718093454e2SDmitry Fleytman                                e1000_eeprom_template,
1719093454e2SDmitry Fleytman                                sizeof(e1000_eeprom_template),
1720093454e2SDmitry Fleytman                                PCI_DEVICE_GET_CLASS(pci_dev)->device_id,
1721093454e2SDmitry Fleytman                                macaddr);
17227c23b892Sbalrog 
1723a03e2aecSMark McLoughlin     d->nic = qemu_new_nic(&net_e1000_info, &d->conf,
1724567a3c9eSPeter Crosthwaite                           object_get_typename(OBJECT(d)), dev->id, d);
17257c23b892Sbalrog 
1726b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
17271ca4d09aSGleb Natapov 
1728bc72ad67SAlex Bligh     d->autoneg_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, e1000_autoneg_timer, d);
1729e9845f09SVincenzo Maffione     d->mit_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, e1000_mit_timer, d);
1730157628d0Syuchenlin     d->flush_queue_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
1731157628d0Syuchenlin                                         e1000_flush_queue_timer, d);
17327c23b892Sbalrog }
17339d07d757SPaul Brook 
173440021f08SAnthony Liguori static Property e1000_properties[] = {
1735fbdaa002SGerd Hoffmann     DEFINE_NIC_PROPERTIES(E1000State, conf),
17362af234e6SMichael S. Tsirkin     DEFINE_PROP_BIT("autonegotiation", E1000State,
17372af234e6SMichael S. Tsirkin                     compat_flags, E1000_FLAG_AUTONEG_BIT, true),
1738e9845f09SVincenzo Maffione     DEFINE_PROP_BIT("mitigation", E1000State,
1739e9845f09SVincenzo Maffione                     compat_flags, E1000_FLAG_MIT_BIT, true),
1740ba63ec85SLeonid Bloch     DEFINE_PROP_BIT("extra_mac_registers", E1000State,
1741ba63ec85SLeonid Bloch                     compat_flags, E1000_FLAG_MAC_BIT, true),
174246f2a9ecSDr. David Alan Gilbert     DEFINE_PROP_BIT("migrate_tso_props", E1000State,
174346f2a9ecSDr. David Alan Gilbert                     compat_flags, E1000_FLAG_TSO_BIT, true),
1744a1d7e475SChristina Wang     DEFINE_PROP_BIT("init-vet", E1000State,
1745a1d7e475SChristina Wang                     compat_flags, E1000_FLAG_VET_BIT, true),
1746fbdaa002SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
174740021f08SAnthony Liguori };
174840021f08SAnthony Liguori 
17498597f2e1SGabriel L. Somlo typedef struct E1000Info {
17508597f2e1SGabriel L. Somlo     const char *name;
17518597f2e1SGabriel L. Somlo     uint16_t   device_id;
17528597f2e1SGabriel L. Somlo     uint8_t    revision;
17538597f2e1SGabriel L. Somlo     uint16_t   phy_id2;
17548597f2e1SGabriel L. Somlo } E1000Info;
17558597f2e1SGabriel L. Somlo 
175640021f08SAnthony Liguori static void e1000_class_init(ObjectClass *klass, void *data)
175740021f08SAnthony Liguori {
175839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1759*9d465053SAkihiko Odaki     ResettableClass *rc = RESETTABLE_CLASS(klass);
176040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1761c51325d8SEduardo Habkost     E1000BaseClass *e = E1000_CLASS(klass);
17628597f2e1SGabriel L. Somlo     const E1000Info *info = data;
176340021f08SAnthony Liguori 
17649af21dbeSMarkus Armbruster     k->realize = pci_e1000_realize;
176540021f08SAnthony Liguori     k->exit = pci_e1000_uninit;
1766c45e5b5bSGerd Hoffmann     k->romfile = "efi-e1000.rom";
176740021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
17688597f2e1SGabriel L. Somlo     k->device_id = info->device_id;
17698597f2e1SGabriel L. Somlo     k->revision = info->revision;
17708597f2e1SGabriel L. Somlo     e->phy_id2 = info->phy_id2;
177140021f08SAnthony Liguori     k->class_id = PCI_CLASS_NETWORK_ETHERNET;
1772*9d465053SAkihiko Odaki     rc->phases.hold = e1000_reset_hold;
1773125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
177439bffca2SAnthony Liguori     dc->desc = "Intel Gigabit Ethernet";
177539bffca2SAnthony Liguori     dc->vmsd = &vmstate_e1000;
17764f67d30bSMarc-André Lureau     device_class_set_props(dc, e1000_properties);
1777fbdaa002SGerd Hoffmann }
177840021f08SAnthony Liguori 
17795df3bf62SGonglei static void e1000_instance_init(Object *obj)
17805df3bf62SGonglei {
17815df3bf62SGonglei     E1000State *n = E1000(obj);
17825df3bf62SGonglei     device_add_bootindex_property(obj, &n->conf.bootindex,
17835df3bf62SGonglei                                   "bootindex", "/ethernet-phy@0",
178440c2281cSMarkus Armbruster                                   DEVICE(n));
17855df3bf62SGonglei }
17865df3bf62SGonglei 
17878597f2e1SGabriel L. Somlo static const TypeInfo e1000_base_info = {
17888597f2e1SGabriel L. Somlo     .name          = TYPE_E1000_BASE,
178939bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
179039bffca2SAnthony Liguori     .instance_size = sizeof(E1000State),
17915df3bf62SGonglei     .instance_init = e1000_instance_init,
17928597f2e1SGabriel L. Somlo     .class_size    = sizeof(E1000BaseClass),
17938597f2e1SGabriel L. Somlo     .abstract      = true,
1794fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1795fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1796fd3b02c8SEduardo Habkost         { },
1797fd3b02c8SEduardo Habkost     },
17988597f2e1SGabriel L. Somlo };
17998597f2e1SGabriel L. Somlo 
18008597f2e1SGabriel L. Somlo static const E1000Info e1000_devices[] = {
18018597f2e1SGabriel L. Somlo     {
180283044020SJason Wang         .name      = "e1000",
18038597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82540EM,
18048597f2e1SGabriel L. Somlo         .revision  = 0x03,
18058597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
18068597f2e1SGabriel L. Somlo     },
18078597f2e1SGabriel L. Somlo     {
18088597f2e1SGabriel L. Somlo         .name      = "e1000-82544gc",
18098597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82544GC_COPPER,
18108597f2e1SGabriel L. Somlo         .revision  = 0x03,
18118597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_82544x,
18128597f2e1SGabriel L. Somlo     },
18138597f2e1SGabriel L. Somlo     {
18148597f2e1SGabriel L. Somlo         .name      = "e1000-82545em",
18158597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82545EM_COPPER,
18168597f2e1SGabriel L. Somlo         .revision  = 0x03,
18178597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
18188597f2e1SGabriel L. Somlo     },
18198597f2e1SGabriel L. Somlo };
18208597f2e1SGabriel L. Somlo 
182183f7d43aSAndreas Färber static void e1000_register_types(void)
18229d07d757SPaul Brook {
18238597f2e1SGabriel L. Somlo     int i;
18248597f2e1SGabriel L. Somlo 
18258597f2e1SGabriel L. Somlo     type_register_static(&e1000_base_info);
18268597f2e1SGabriel L. Somlo     for (i = 0; i < ARRAY_SIZE(e1000_devices); i++) {
18278597f2e1SGabriel L. Somlo         const E1000Info *info = &e1000_devices[i];
18288597f2e1SGabriel L. Somlo         TypeInfo type_info = {};
18298597f2e1SGabriel L. Somlo 
18308597f2e1SGabriel L. Somlo         type_info.name = info->name;
18318597f2e1SGabriel L. Somlo         type_info.parent = TYPE_E1000_BASE;
18328597f2e1SGabriel L. Somlo         type_info.class_data = (void *)info;
18338597f2e1SGabriel L. Somlo         type_info.class_init = e1000_class_init;
18348597f2e1SGabriel L. Somlo 
18358597f2e1SGabriel L. Somlo         type_register(&type_info);
18368597f2e1SGabriel L. Somlo     }
18379d07d757SPaul Brook }
18389d07d757SPaul Brook 
183983f7d43aSAndreas Färber type_init(e1000_register_types)
1840