xref: /qemu/hw/net/e1000.c (revision 9616c29045fa199a222ee4fc91034998113ae32a)
17c23b892Sbalrog /*
27c23b892Sbalrog  * QEMU e1000 emulation
37c23b892Sbalrog  *
42758aa52SMichael S. Tsirkin  * Software developer's manual:
52758aa52SMichael S. Tsirkin  * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
62758aa52SMichael S. Tsirkin  *
77c23b892Sbalrog  * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
87c23b892Sbalrog  * Copyright (c) 2008 Qumranet
97c23b892Sbalrog  * Based on work done by:
107c23b892Sbalrog  * Copyright (c) 2007 Dan Aloni
117c23b892Sbalrog  * Copyright (c) 2004 Antony T Curtis
127c23b892Sbalrog  *
137c23b892Sbalrog  * This library is free software; you can redistribute it and/or
147c23b892Sbalrog  * modify it under the terms of the GNU Lesser General Public
157c23b892Sbalrog  * License as published by the Free Software Foundation; either
167c23b892Sbalrog  * version 2 of the License, or (at your option) any later version.
177c23b892Sbalrog  *
187c23b892Sbalrog  * This library is distributed in the hope that it will be useful,
197c23b892Sbalrog  * but WITHOUT ANY WARRANTY; without even the implied warranty of
207c23b892Sbalrog  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
217c23b892Sbalrog  * Lesser General Public License for more details.
227c23b892Sbalrog  *
237c23b892Sbalrog  * You should have received a copy of the GNU Lesser General Public
248167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
257c23b892Sbalrog  */
267c23b892Sbalrog 
277c23b892Sbalrog 
2883c9f4caSPaolo Bonzini #include "hw/hw.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
301422e32dSPaolo Bonzini #include "net/net.h"
317200ac3cSMark McLoughlin #include "net/checksum.h"
3283c9f4caSPaolo Bonzini #include "hw/loader.h"
339c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
349c17d615SPaolo Bonzini #include "sysemu/dma.h"
3597410ddeSVincenzo Maffione #include "qemu/iov.h"
367c23b892Sbalrog 
3747b43a1fSPaolo Bonzini #include "e1000_regs.h"
387c23b892Sbalrog 
3927124888SJes Sorensen #define E1000_DEBUG
407c23b892Sbalrog 
4127124888SJes Sorensen #ifdef E1000_DEBUG
427c23b892Sbalrog enum {
437c23b892Sbalrog     DEBUG_GENERAL,	DEBUG_IO,	DEBUG_MMIO,	DEBUG_INTERRUPT,
447c23b892Sbalrog     DEBUG_RX,		DEBUG_TX,	DEBUG_MDIC,	DEBUG_EEPROM,
457c23b892Sbalrog     DEBUG_UNKNOWN,	DEBUG_TXSUM,	DEBUG_TXERR,	DEBUG_RXERR,
46f9c1cdf4SJason Wang     DEBUG_RXFILTER,     DEBUG_PHY,      DEBUG_NOTYET,
477c23b892Sbalrog };
487c23b892Sbalrog #define DBGBIT(x)	(1<<DEBUG_##x)
497c23b892Sbalrog static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL);
507c23b892Sbalrog 
516c7f4b47SBlue Swirl #define	DBGOUT(what, fmt, ...) do { \
527c23b892Sbalrog     if (debugflags & DBGBIT(what)) \
536c7f4b47SBlue Swirl         fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \
547c23b892Sbalrog     } while (0)
557c23b892Sbalrog #else
566c7f4b47SBlue Swirl #define	DBGOUT(what, fmt, ...) do {} while (0)
577c23b892Sbalrog #endif
587c23b892Sbalrog 
597c23b892Sbalrog #define IOPORT_SIZE       0x40
60e94bbefeSaurel32 #define PNPMMIO_SIZE      0x20000
6178aeb23eSStefan Hajnoczi #define MIN_BUF_SIZE      60 /* Min. octets in an ethernet frame sans FCS */
627c23b892Sbalrog 
63b0d9ffcdSMichael Contreras /* this is the size past which hardware will drop packets when setting LPE=0 */
64b0d9ffcdSMichael Contreras #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
652c0331f4SMichael Contreras /* this is the size past which hardware will drop packets when setting LPE=1 */
662c0331f4SMichael Contreras #define MAXIMUM_ETHERNET_LPE_SIZE 16384
67b0d9ffcdSMichael Contreras 
6897410ddeSVincenzo Maffione #define MAXIMUM_ETHERNET_HDR_LEN (14+4)
6997410ddeSVincenzo Maffione 
707c23b892Sbalrog /*
717c23b892Sbalrog  * HW models:
728597f2e1SGabriel L. Somlo  *  E1000_DEV_ID_82540EM works with Windows, Linux, and OS X <= 10.8
737c23b892Sbalrog  *  E1000_DEV_ID_82544GC_COPPER appears to work; not well tested
748597f2e1SGabriel L. Somlo  *  E1000_DEV_ID_82545EM_COPPER works with Linux and OS X >= 10.6
757c23b892Sbalrog  *  Others never tested
767c23b892Sbalrog  */
777c23b892Sbalrog 
787c23b892Sbalrog typedef struct E1000State_st {
79b08340d5SAndreas Färber     /*< private >*/
80b08340d5SAndreas Färber     PCIDevice parent_obj;
81b08340d5SAndreas Färber     /*< public >*/
82b08340d5SAndreas Färber 
83a03e2aecSMark McLoughlin     NICState *nic;
84fbdaa002SGerd Hoffmann     NICConf conf;
85ad00a9b9SAvi Kivity     MemoryRegion mmio;
86ad00a9b9SAvi Kivity     MemoryRegion io;
877c23b892Sbalrog 
887c23b892Sbalrog     uint32_t mac_reg[0x8000];
897c23b892Sbalrog     uint16_t phy_reg[0x20];
907c23b892Sbalrog     uint16_t eeprom_data[64];
917c23b892Sbalrog 
927c23b892Sbalrog     uint32_t rxbuf_size;
937c23b892Sbalrog     uint32_t rxbuf_min_shift;
947c23b892Sbalrog     struct e1000_tx {
957c23b892Sbalrog         unsigned char header[256];
968f2e8d1fSaliguori         unsigned char vlan_header[4];
97b10fec9bSStefan Weil         /* Fields vlan and data must not be reordered or separated. */
988f2e8d1fSaliguori         unsigned char vlan[4];
997c23b892Sbalrog         unsigned char data[0x10000];
1007c23b892Sbalrog         uint16_t size;
1017c23b892Sbalrog         unsigned char sum_needed;
1028f2e8d1fSaliguori         unsigned char vlan_needed;
1037c23b892Sbalrog         uint8_t ipcss;
1047c23b892Sbalrog         uint8_t ipcso;
1057c23b892Sbalrog         uint16_t ipcse;
1067c23b892Sbalrog         uint8_t tucss;
1077c23b892Sbalrog         uint8_t tucso;
1087c23b892Sbalrog         uint16_t tucse;
1097c23b892Sbalrog         uint8_t hdr_len;
1107c23b892Sbalrog         uint16_t mss;
1117c23b892Sbalrog         uint32_t paylen;
1127c23b892Sbalrog         uint16_t tso_frames;
1137c23b892Sbalrog         char tse;
114b6c4f71fSblueswir1         int8_t ip;
115b6c4f71fSblueswir1         int8_t tcp;
1161b0009dbSbalrog         char cptse;     // current packet tse bit
1177c23b892Sbalrog     } tx;
1187c23b892Sbalrog 
1197c23b892Sbalrog     struct {
1207c23b892Sbalrog         uint32_t val_in;	// shifted in from guest driver
1217c23b892Sbalrog         uint16_t bitnum_in;
1227c23b892Sbalrog         uint16_t bitnum_out;
1237c23b892Sbalrog         uint16_t reading;
1247c23b892Sbalrog         uint32_t old_eecd;
1257c23b892Sbalrog     } eecd_state;
126b9d03e35SJason Wang 
127b9d03e35SJason Wang     QEMUTimer *autoneg_timer;
1282af234e6SMichael S. Tsirkin 
129e9845f09SVincenzo Maffione     QEMUTimer *mit_timer;      /* Mitigation timer. */
130e9845f09SVincenzo Maffione     bool mit_timer_on;         /* Mitigation timer is running. */
131e9845f09SVincenzo Maffione     bool mit_irq_level;        /* Tracks interrupt pin level. */
132e9845f09SVincenzo Maffione     uint32_t mit_ide;          /* Tracks E1000_TXD_CMD_IDE bit. */
133e9845f09SVincenzo Maffione 
1342af234e6SMichael S. Tsirkin /* Compatibility flags for migration to/from qemu 1.3.0 and older */
1352af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG_BIT 0
136e9845f09SVincenzo Maffione #define E1000_FLAG_MIT_BIT 1
1372af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG (1 << E1000_FLAG_AUTONEG_BIT)
138e9845f09SVincenzo Maffione #define E1000_FLAG_MIT (1 << E1000_FLAG_MIT_BIT)
1392af234e6SMichael S. Tsirkin     uint32_t compat_flags;
1407c23b892Sbalrog } E1000State;
1417c23b892Sbalrog 
1428597f2e1SGabriel L. Somlo typedef struct E1000BaseClass {
1438597f2e1SGabriel L. Somlo     PCIDeviceClass parent_class;
1448597f2e1SGabriel L. Somlo     uint16_t phy_id2;
1458597f2e1SGabriel L. Somlo } E1000BaseClass;
1468597f2e1SGabriel L. Somlo 
1478597f2e1SGabriel L. Somlo #define TYPE_E1000_BASE "e1000-base"
148567a3c9eSPeter Crosthwaite 
149567a3c9eSPeter Crosthwaite #define E1000(obj) \
1508597f2e1SGabriel L. Somlo     OBJECT_CHECK(E1000State, (obj), TYPE_E1000_BASE)
1518597f2e1SGabriel L. Somlo 
1528597f2e1SGabriel L. Somlo #define E1000_DEVICE_CLASS(klass) \
1538597f2e1SGabriel L. Somlo      OBJECT_CLASS_CHECK(E1000BaseClass, (klass), TYPE_E1000_BASE)
1548597f2e1SGabriel L. Somlo #define E1000_DEVICE_GET_CLASS(obj) \
1558597f2e1SGabriel L. Somlo     OBJECT_GET_CLASS(E1000BaseClass, (obj), TYPE_E1000_BASE)
156567a3c9eSPeter Crosthwaite 
1577c23b892Sbalrog #define	defreg(x)	x = (E1000_##x>>2)
1587c23b892Sbalrog enum {
1597c23b892Sbalrog     defreg(CTRL),	defreg(EECD),	defreg(EERD),	defreg(GPRC),
1607c23b892Sbalrog     defreg(GPTC),	defreg(ICR),	defreg(ICS),	defreg(IMC),
1617c23b892Sbalrog     defreg(IMS),	defreg(LEDCTL),	defreg(MANC),	defreg(MDIC),
1627c23b892Sbalrog     defreg(MPC),	defreg(PBA),	defreg(RCTL),	defreg(RDBAH),
1637c23b892Sbalrog     defreg(RDBAL),	defreg(RDH),	defreg(RDLEN),	defreg(RDT),
1647c23b892Sbalrog     defreg(STATUS),	defreg(SWSM),	defreg(TCTL),	defreg(TDBAH),
1657c23b892Sbalrog     defreg(TDBAL),	defreg(TDH),	defreg(TDLEN),	defreg(TDT),
1667c23b892Sbalrog     defreg(TORH),	defreg(TORL),	defreg(TOTH),	defreg(TOTL),
1677c23b892Sbalrog     defreg(TPR),	defreg(TPT),	defreg(TXDCTL),	defreg(WUFC),
1688f2e8d1fSaliguori     defreg(RA),		defreg(MTA),	defreg(CRCERRS),defreg(VFTA),
169e9845f09SVincenzo Maffione     defreg(VET),        defreg(RDTR),   defreg(RADV),   defreg(TADV),
170e9845f09SVincenzo Maffione     defreg(ITR),
1717c23b892Sbalrog };
1727c23b892Sbalrog 
17371aadd3cSJason Wang static void
17471aadd3cSJason Wang e1000_link_down(E1000State *s)
17571aadd3cSJason Wang {
17671aadd3cSJason Wang     s->mac_reg[STATUS] &= ~E1000_STATUS_LU;
17771aadd3cSJason Wang     s->phy_reg[PHY_STATUS] &= ~MII_SR_LINK_STATUS;
1786a2acedbSGabriel L. Somlo     s->phy_reg[PHY_STATUS] &= ~MII_SR_AUTONEG_COMPLETE;
1796883b591SGabriel L. Somlo     s->phy_reg[PHY_LP_ABILITY] &= ~MII_LPAR_LPACK;
18071aadd3cSJason Wang }
18171aadd3cSJason Wang 
18271aadd3cSJason Wang static void
18371aadd3cSJason Wang e1000_link_up(E1000State *s)
18471aadd3cSJason Wang {
18571aadd3cSJason Wang     s->mac_reg[STATUS] |= E1000_STATUS_LU;
18671aadd3cSJason Wang     s->phy_reg[PHY_STATUS] |= MII_SR_LINK_STATUS;
18771aadd3cSJason Wang }
18871aadd3cSJason Wang 
1891195fed9SGabriel L. Somlo static bool
1901195fed9SGabriel L. Somlo have_autoneg(E1000State *s)
1911195fed9SGabriel L. Somlo {
1921195fed9SGabriel L. Somlo     return (s->compat_flags & E1000_FLAG_AUTONEG) &&
1931195fed9SGabriel L. Somlo            (s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN);
1941195fed9SGabriel L. Somlo }
1951195fed9SGabriel L. Somlo 
196b9d03e35SJason Wang static void
197b9d03e35SJason Wang set_phy_ctrl(E1000State *s, int index, uint16_t val)
198b9d03e35SJason Wang {
1991195fed9SGabriel L. Somlo     /* bits 0-5 reserved; MII_CR_[RESTART_AUTO_NEG,RESET] are self clearing */
2001195fed9SGabriel L. Somlo     s->phy_reg[PHY_CTRL] = val & ~(0x3f |
2011195fed9SGabriel L. Somlo                                    MII_CR_RESET |
2021195fed9SGabriel L. Somlo                                    MII_CR_RESTART_AUTO_NEG);
2031195fed9SGabriel L. Somlo 
2042af234e6SMichael S. Tsirkin     /*
2052af234e6SMichael S. Tsirkin      * QEMU 1.3 does not support link auto-negotiation emulation, so if we
2062af234e6SMichael S. Tsirkin      * migrate during auto negotiation, after migration the link will be
2072af234e6SMichael S. Tsirkin      * down.
2082af234e6SMichael S. Tsirkin      */
2091195fed9SGabriel L. Somlo     if (have_autoneg(s) && (val & MII_CR_RESTART_AUTO_NEG)) {
210b9d03e35SJason Wang         e1000_link_down(s);
211b9d03e35SJason Wang         DBGOUT(PHY, "Start link auto negotiation\n");
2121195fed9SGabriel L. Somlo         timer_mod(s->autoneg_timer,
2131195fed9SGabriel L. Somlo                   qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
214b9d03e35SJason Wang     }
215b9d03e35SJason Wang }
216b9d03e35SJason Wang 
217b9d03e35SJason Wang static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = {
218b9d03e35SJason Wang     [PHY_CTRL] = set_phy_ctrl,
219b9d03e35SJason Wang };
220b9d03e35SJason Wang 
221b9d03e35SJason Wang enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) };
222b9d03e35SJason Wang 
2237c23b892Sbalrog enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W };
22488b4e9dbSblueswir1 static const char phy_regcap[0x20] = {
2257c23b892Sbalrog     [PHY_STATUS] = PHY_R,	[M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW,
2267c23b892Sbalrog     [PHY_ID1] = PHY_R,		[M88E1000_PHY_SPEC_CTRL] = PHY_RW,
2277c23b892Sbalrog     [PHY_CTRL] = PHY_RW,	[PHY_1000T_CTRL] = PHY_RW,
2287c23b892Sbalrog     [PHY_LP_ABILITY] = PHY_R,	[PHY_1000T_STATUS] = PHY_R,
2297c23b892Sbalrog     [PHY_AUTONEG_ADV] = PHY_RW,	[M88E1000_RX_ERR_CNTR] = PHY_R,
2306883b591SGabriel L. Somlo     [PHY_ID2] = PHY_R,		[M88E1000_PHY_SPEC_STATUS] = PHY_R,
2316883b591SGabriel L. Somlo     [PHY_AUTONEG_EXP] = PHY_R,
2327c23b892Sbalrog };
2337c23b892Sbalrog 
2348597f2e1SGabriel L. Somlo /* PHY_ID2 documented in 8254x_GBe_SDM.pdf, pp. 250 */
235814cd3acSMichael S. Tsirkin static const uint16_t phy_reg_init[] = {
236*9616c290SGabriel L. Somlo     [PHY_CTRL] =   MII_CR_SPEED_SELECT_MSB |
237*9616c290SGabriel L. Somlo                    MII_CR_FULL_DUPLEX |
238*9616c290SGabriel L. Somlo                    MII_CR_AUTO_NEG_EN,
239*9616c290SGabriel L. Somlo 
240*9616c290SGabriel L. Somlo     [PHY_STATUS] = MII_SR_EXTENDED_CAPS |
241*9616c290SGabriel L. Somlo                    MII_SR_LINK_STATUS |   /* link initially up */
242*9616c290SGabriel L. Somlo                    MII_SR_AUTONEG_CAPS |
243*9616c290SGabriel L. Somlo                    /* MII_SR_AUTONEG_COMPLETE: initially NOT completed */
244*9616c290SGabriel L. Somlo                    MII_SR_PREAMBLE_SUPPRESS |
245*9616c290SGabriel L. Somlo                    MII_SR_EXTENDED_STATUS |
246*9616c290SGabriel L. Somlo                    MII_SR_10T_HD_CAPS |
247*9616c290SGabriel L. Somlo                    MII_SR_10T_FD_CAPS |
248*9616c290SGabriel L. Somlo                    MII_SR_100X_HD_CAPS |
249*9616c290SGabriel L. Somlo                    MII_SR_100X_FD_CAPS,
250*9616c290SGabriel L. Somlo 
251*9616c290SGabriel L. Somlo     [PHY_ID1] = 0x141,
252*9616c290SGabriel L. Somlo     /* [PHY_ID2] configured per DevId, from e1000_reset() */
253*9616c290SGabriel L. Somlo     [PHY_AUTONEG_ADV] = 0xde1,
254*9616c290SGabriel L. Somlo     [PHY_LP_ABILITY] = 0x1e0,
255*9616c290SGabriel L. Somlo     [PHY_1000T_CTRL] = 0x0e00,
256*9616c290SGabriel L. Somlo     [PHY_1000T_STATUS] = 0x3c00,
257*9616c290SGabriel L. Somlo     [M88E1000_PHY_SPEC_CTRL] = 0x360,
258814cd3acSMichael S. Tsirkin     [M88E1000_PHY_SPEC_STATUS] = 0xac00,
259*9616c290SGabriel L. Somlo     [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60,
260814cd3acSMichael S. Tsirkin };
261814cd3acSMichael S. Tsirkin 
262814cd3acSMichael S. Tsirkin static const uint32_t mac_reg_init[] = {
263814cd3acSMichael S. Tsirkin     [PBA] =     0x00100030,
264814cd3acSMichael S. Tsirkin     [LEDCTL] =  0x602,
265814cd3acSMichael S. Tsirkin     [CTRL] =    E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 |
266814cd3acSMichael S. Tsirkin                 E1000_CTRL_SPD_1000 | E1000_CTRL_SLU,
267814cd3acSMichael S. Tsirkin     [STATUS] =  0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE |
268814cd3acSMichael S. Tsirkin                 E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK |
269814cd3acSMichael S. Tsirkin                 E1000_STATUS_SPEED_1000 | E1000_STATUS_FD |
270814cd3acSMichael S. Tsirkin                 E1000_STATUS_LU,
271814cd3acSMichael S. Tsirkin     [MANC] =    E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN |
272814cd3acSMichael S. Tsirkin                 E1000_MANC_ARP_EN | E1000_MANC_0298_EN |
273814cd3acSMichael S. Tsirkin                 E1000_MANC_RMCP_EN,
274814cd3acSMichael S. Tsirkin };
275814cd3acSMichael S. Tsirkin 
276e9845f09SVincenzo Maffione /* Helper function, *curr == 0 means the value is not set */
277e9845f09SVincenzo Maffione static inline void
278e9845f09SVincenzo Maffione mit_update_delay(uint32_t *curr, uint32_t value)
279e9845f09SVincenzo Maffione {
280e9845f09SVincenzo Maffione     if (value && (*curr == 0 || value < *curr)) {
281e9845f09SVincenzo Maffione         *curr = value;
282e9845f09SVincenzo Maffione     }
283e9845f09SVincenzo Maffione }
284e9845f09SVincenzo Maffione 
2857c23b892Sbalrog static void
2867c23b892Sbalrog set_interrupt_cause(E1000State *s, int index, uint32_t val)
2877c23b892Sbalrog {
288b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
289e9845f09SVincenzo Maffione     uint32_t pending_ints;
290e9845f09SVincenzo Maffione     uint32_t mit_delay;
291b08340d5SAndreas Färber 
2927c23b892Sbalrog     s->mac_reg[ICR] = val;
293a52a8841SMichael S. Tsirkin 
294a52a8841SMichael S. Tsirkin     /*
295a52a8841SMichael S. Tsirkin      * Make sure ICR and ICS registers have the same value.
296a52a8841SMichael S. Tsirkin      * The spec says that the ICS register is write-only.  However in practice,
297a52a8841SMichael S. Tsirkin      * on real hardware ICS is readable, and for reads it has the same value as
298a52a8841SMichael S. Tsirkin      * ICR (except that ICS does not have the clear on read behaviour of ICR).
299a52a8841SMichael S. Tsirkin      *
300a52a8841SMichael S. Tsirkin      * The VxWorks PRO/1000 driver uses this behaviour.
301a52a8841SMichael S. Tsirkin      */
302b1332393SBill Paul     s->mac_reg[ICS] = val;
303a52a8841SMichael S. Tsirkin 
304e9845f09SVincenzo Maffione     pending_ints = (s->mac_reg[IMS] & s->mac_reg[ICR]);
305e9845f09SVincenzo Maffione     if (!s->mit_irq_level && pending_ints) {
306e9845f09SVincenzo Maffione         /*
307e9845f09SVincenzo Maffione          * Here we detect a potential raising edge. We postpone raising the
308e9845f09SVincenzo Maffione          * interrupt line if we are inside the mitigation delay window
309e9845f09SVincenzo Maffione          * (s->mit_timer_on == 1).
310e9845f09SVincenzo Maffione          * We provide a partial implementation of interrupt mitigation,
311e9845f09SVincenzo Maffione          * emulating only RADV, TADV and ITR (lower 16 bits, 1024ns units for
312e9845f09SVincenzo Maffione          * RADV and TADV, 256ns units for ITR). RDTR is only used to enable
313e9845f09SVincenzo Maffione          * RADV; relative timers based on TIDV and RDTR are not implemented.
314e9845f09SVincenzo Maffione          */
315e9845f09SVincenzo Maffione         if (s->mit_timer_on) {
316e9845f09SVincenzo Maffione             return;
317e9845f09SVincenzo Maffione         }
318e9845f09SVincenzo Maffione         if (s->compat_flags & E1000_FLAG_MIT) {
319e9845f09SVincenzo Maffione             /* Compute the next mitigation delay according to pending
320e9845f09SVincenzo Maffione              * interrupts and the current values of RADV (provided
321e9845f09SVincenzo Maffione              * RDTR!=0), TADV and ITR.
322e9845f09SVincenzo Maffione              * Then rearm the timer.
323e9845f09SVincenzo Maffione              */
324e9845f09SVincenzo Maffione             mit_delay = 0;
325e9845f09SVincenzo Maffione             if (s->mit_ide &&
326e9845f09SVincenzo Maffione                     (pending_ints & (E1000_ICR_TXQE | E1000_ICR_TXDW))) {
327e9845f09SVincenzo Maffione                 mit_update_delay(&mit_delay, s->mac_reg[TADV] * 4);
328e9845f09SVincenzo Maffione             }
329e9845f09SVincenzo Maffione             if (s->mac_reg[RDTR] && (pending_ints & E1000_ICS_RXT0)) {
330e9845f09SVincenzo Maffione                 mit_update_delay(&mit_delay, s->mac_reg[RADV] * 4);
331e9845f09SVincenzo Maffione             }
332e9845f09SVincenzo Maffione             mit_update_delay(&mit_delay, s->mac_reg[ITR]);
333e9845f09SVincenzo Maffione 
334e9845f09SVincenzo Maffione             if (mit_delay) {
335e9845f09SVincenzo Maffione                 s->mit_timer_on = 1;
336e9845f09SVincenzo Maffione                 timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
337e9845f09SVincenzo Maffione                           mit_delay * 256);
338e9845f09SVincenzo Maffione             }
339e9845f09SVincenzo Maffione             s->mit_ide = 0;
340e9845f09SVincenzo Maffione         }
341e9845f09SVincenzo Maffione     }
342e9845f09SVincenzo Maffione 
343e9845f09SVincenzo Maffione     s->mit_irq_level = (pending_ints != 0);
3449e64f8a3SMarcel Apfelbaum     pci_set_irq(d, s->mit_irq_level);
345e9845f09SVincenzo Maffione }
346e9845f09SVincenzo Maffione 
347e9845f09SVincenzo Maffione static void
348e9845f09SVincenzo Maffione e1000_mit_timer(void *opaque)
349e9845f09SVincenzo Maffione {
350e9845f09SVincenzo Maffione     E1000State *s = opaque;
351e9845f09SVincenzo Maffione 
352e9845f09SVincenzo Maffione     s->mit_timer_on = 0;
353e9845f09SVincenzo Maffione     /* Call set_interrupt_cause to update the irq level (if necessary). */
354e9845f09SVincenzo Maffione     set_interrupt_cause(s, 0, s->mac_reg[ICR]);
3557c23b892Sbalrog }
3567c23b892Sbalrog 
3577c23b892Sbalrog static void
3587c23b892Sbalrog set_ics(E1000State *s, int index, uint32_t val)
3597c23b892Sbalrog {
3607c23b892Sbalrog     DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR],
3617c23b892Sbalrog         s->mac_reg[IMS]);
3627c23b892Sbalrog     set_interrupt_cause(s, 0, val | s->mac_reg[ICR]);
3637c23b892Sbalrog }
3647c23b892Sbalrog 
365d52aec95SGabriel L. Somlo static void
366d52aec95SGabriel L. Somlo e1000_autoneg_timer(void *opaque)
367d52aec95SGabriel L. Somlo {
368d52aec95SGabriel L. Somlo     E1000State *s = opaque;
369d52aec95SGabriel L. Somlo     if (!qemu_get_queue(s->nic)->link_down) {
370d52aec95SGabriel L. Somlo         e1000_link_up(s);
371d52aec95SGabriel L. Somlo         s->phy_reg[PHY_LP_ABILITY] |= MII_LPAR_LPACK;
372d52aec95SGabriel L. Somlo         s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
373d52aec95SGabriel L. Somlo         DBGOUT(PHY, "Auto negotiation is completed\n");
374d52aec95SGabriel L. Somlo         set_ics(s, 0, E1000_ICS_LSC); /* signal link status change to guest */
375d52aec95SGabriel L. Somlo     }
376d52aec95SGabriel L. Somlo }
377d52aec95SGabriel L. Somlo 
3787c23b892Sbalrog static int
3797c23b892Sbalrog rxbufsize(uint32_t v)
3807c23b892Sbalrog {
3817c23b892Sbalrog     v &= E1000_RCTL_BSEX | E1000_RCTL_SZ_16384 | E1000_RCTL_SZ_8192 |
3827c23b892Sbalrog          E1000_RCTL_SZ_4096 | E1000_RCTL_SZ_2048 | E1000_RCTL_SZ_1024 |
3837c23b892Sbalrog          E1000_RCTL_SZ_512 | E1000_RCTL_SZ_256;
3847c23b892Sbalrog     switch (v) {
3857c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_16384:
3867c23b892Sbalrog         return 16384;
3877c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_8192:
3887c23b892Sbalrog         return 8192;
3897c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_4096:
3907c23b892Sbalrog         return 4096;
3917c23b892Sbalrog     case E1000_RCTL_SZ_1024:
3927c23b892Sbalrog         return 1024;
3937c23b892Sbalrog     case E1000_RCTL_SZ_512:
3947c23b892Sbalrog         return 512;
3957c23b892Sbalrog     case E1000_RCTL_SZ_256:
3967c23b892Sbalrog         return 256;
3977c23b892Sbalrog     }
3987c23b892Sbalrog     return 2048;
3997c23b892Sbalrog }
4007c23b892Sbalrog 
401814cd3acSMichael S. Tsirkin static void e1000_reset(void *opaque)
402814cd3acSMichael S. Tsirkin {
403814cd3acSMichael S. Tsirkin     E1000State *d = opaque;
4048597f2e1SGabriel L. Somlo     E1000BaseClass *edc = E1000_DEVICE_GET_CLASS(d);
405372254c6SGabriel L. Somlo     uint8_t *macaddr = d->conf.macaddr.a;
406372254c6SGabriel L. Somlo     int i;
407814cd3acSMichael S. Tsirkin 
408bc72ad67SAlex Bligh     timer_del(d->autoneg_timer);
409e9845f09SVincenzo Maffione     timer_del(d->mit_timer);
410e9845f09SVincenzo Maffione     d->mit_timer_on = 0;
411e9845f09SVincenzo Maffione     d->mit_irq_level = 0;
412e9845f09SVincenzo Maffione     d->mit_ide = 0;
413814cd3acSMichael S. Tsirkin     memset(d->phy_reg, 0, sizeof d->phy_reg);
414814cd3acSMichael S. Tsirkin     memmove(d->phy_reg, phy_reg_init, sizeof phy_reg_init);
4158597f2e1SGabriel L. Somlo     d->phy_reg[PHY_ID2] = edc->phy_id2;
416814cd3acSMichael S. Tsirkin     memset(d->mac_reg, 0, sizeof d->mac_reg);
417814cd3acSMichael S. Tsirkin     memmove(d->mac_reg, mac_reg_init, sizeof mac_reg_init);
418814cd3acSMichael S. Tsirkin     d->rxbuf_min_shift = 1;
419814cd3acSMichael S. Tsirkin     memset(&d->tx, 0, sizeof d->tx);
420814cd3acSMichael S. Tsirkin 
421b356f76dSJason Wang     if (qemu_get_queue(d->nic)->link_down) {
42271aadd3cSJason Wang         e1000_link_down(d);
423814cd3acSMichael S. Tsirkin     }
424372254c6SGabriel L. Somlo 
425372254c6SGabriel L. Somlo     /* Some guests expect pre-initialized RAH/RAL (AddrValid flag + MACaddr) */
426372254c6SGabriel L. Somlo     d->mac_reg[RA] = 0;
427372254c6SGabriel L. Somlo     d->mac_reg[RA + 1] = E1000_RAH_AV;
428372254c6SGabriel L. Somlo     for (i = 0; i < 4; i++) {
429372254c6SGabriel L. Somlo         d->mac_reg[RA] |= macaddr[i] << (8 * i);
430372254c6SGabriel L. Somlo         d->mac_reg[RA + 1] |= (i < 2) ? macaddr[i + 4] << (8 * i) : 0;
431372254c6SGabriel L. Somlo     }
432655d3b63SAmos Kong     qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
433814cd3acSMichael S. Tsirkin }
434814cd3acSMichael S. Tsirkin 
4357c23b892Sbalrog static void
436cab3c825SKevin Wolf set_ctrl(E1000State *s, int index, uint32_t val)
437cab3c825SKevin Wolf {
438cab3c825SKevin Wolf     /* RST is self clearing */
439cab3c825SKevin Wolf     s->mac_reg[CTRL] = val & ~E1000_CTRL_RST;
440cab3c825SKevin Wolf }
441cab3c825SKevin Wolf 
442cab3c825SKevin Wolf static void
4437c23b892Sbalrog set_rx_control(E1000State *s, int index, uint32_t val)
4447c23b892Sbalrog {
4457c23b892Sbalrog     s->mac_reg[RCTL] = val;
4467c23b892Sbalrog     s->rxbuf_size = rxbufsize(val);
4477c23b892Sbalrog     s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1;
4487c23b892Sbalrog     DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT],
4497c23b892Sbalrog            s->mac_reg[RCTL]);
450b356f76dSJason Wang     qemu_flush_queued_packets(qemu_get_queue(s->nic));
4517c23b892Sbalrog }
4527c23b892Sbalrog 
4537c23b892Sbalrog static void
4547c23b892Sbalrog set_mdic(E1000State *s, int index, uint32_t val)
4557c23b892Sbalrog {
4567c23b892Sbalrog     uint32_t data = val & E1000_MDIC_DATA_MASK;
4577c23b892Sbalrog     uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
4587c23b892Sbalrog 
4597c23b892Sbalrog     if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy #
4607c23b892Sbalrog         val = s->mac_reg[MDIC] | E1000_MDIC_ERROR;
4617c23b892Sbalrog     else if (val & E1000_MDIC_OP_READ) {
4627c23b892Sbalrog         DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr);
4637c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_R)) {
4647c23b892Sbalrog             DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr);
4657c23b892Sbalrog             val |= E1000_MDIC_ERROR;
4667c23b892Sbalrog         } else
4677c23b892Sbalrog             val = (val ^ data) | s->phy_reg[addr];
4687c23b892Sbalrog     } else if (val & E1000_MDIC_OP_WRITE) {
4697c23b892Sbalrog         DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data);
4707c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_W)) {
4717c23b892Sbalrog             DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr);
4727c23b892Sbalrog             val |= E1000_MDIC_ERROR;
473b9d03e35SJason Wang         } else {
474b9d03e35SJason Wang             if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) {
475b9d03e35SJason Wang                 phyreg_writeops[addr](s, index, data);
4761195fed9SGabriel L. Somlo             } else {
4777c23b892Sbalrog                 s->phy_reg[addr] = data;
4787c23b892Sbalrog             }
479b9d03e35SJason Wang         }
4801195fed9SGabriel L. Somlo     }
4817c23b892Sbalrog     s->mac_reg[MDIC] = val | E1000_MDIC_READY;
48217fbbb0bSJason Wang 
48317fbbb0bSJason Wang     if (val & E1000_MDIC_INT_EN) {
4847c23b892Sbalrog         set_ics(s, 0, E1000_ICR_MDAC);
4857c23b892Sbalrog     }
48617fbbb0bSJason Wang }
4877c23b892Sbalrog 
4887c23b892Sbalrog static uint32_t
4897c23b892Sbalrog get_eecd(E1000State *s, int index)
4907c23b892Sbalrog {
4917c23b892Sbalrog     uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd;
4927c23b892Sbalrog 
4937c23b892Sbalrog     DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n",
4947c23b892Sbalrog            s->eecd_state.bitnum_out, s->eecd_state.reading);
4957c23b892Sbalrog     if (!s->eecd_state.reading ||
4967c23b892Sbalrog         ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >>
4977c23b892Sbalrog           ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1)
4987c23b892Sbalrog         ret |= E1000_EECD_DO;
4997c23b892Sbalrog     return ret;
5007c23b892Sbalrog }
5017c23b892Sbalrog 
5027c23b892Sbalrog static void
5037c23b892Sbalrog set_eecd(E1000State *s, int index, uint32_t val)
5047c23b892Sbalrog {
5057c23b892Sbalrog     uint32_t oldval = s->eecd_state.old_eecd;
5067c23b892Sbalrog 
5077c23b892Sbalrog     s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS |
5087c23b892Sbalrog             E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ);
5099651ac55SIzumi Tsutsui     if (!(E1000_EECD_CS & val))			// CS inactive; nothing to do
5109651ac55SIzumi Tsutsui 	return;
5119651ac55SIzumi Tsutsui     if (E1000_EECD_CS & (val ^ oldval)) {	// CS rise edge; reset state
5129651ac55SIzumi Tsutsui 	s->eecd_state.val_in = 0;
5139651ac55SIzumi Tsutsui 	s->eecd_state.bitnum_in = 0;
5149651ac55SIzumi Tsutsui 	s->eecd_state.bitnum_out = 0;
5159651ac55SIzumi Tsutsui 	s->eecd_state.reading = 0;
5169651ac55SIzumi Tsutsui     }
5177c23b892Sbalrog     if (!(E1000_EECD_SK & (val ^ oldval)))	// no clock edge
5187c23b892Sbalrog         return;
5197c23b892Sbalrog     if (!(E1000_EECD_SK & val)) {		// falling edge
5207c23b892Sbalrog         s->eecd_state.bitnum_out++;
5217c23b892Sbalrog         return;
5227c23b892Sbalrog     }
5237c23b892Sbalrog     s->eecd_state.val_in <<= 1;
5247c23b892Sbalrog     if (val & E1000_EECD_DI)
5257c23b892Sbalrog         s->eecd_state.val_in |= 1;
5267c23b892Sbalrog     if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) {
5277c23b892Sbalrog         s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1;
5287c23b892Sbalrog         s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) ==
5297c23b892Sbalrog             EEPROM_READ_OPCODE_MICROWIRE);
5307c23b892Sbalrog     }
5317c23b892Sbalrog     DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n",
5327c23b892Sbalrog            s->eecd_state.bitnum_in, s->eecd_state.bitnum_out,
5337c23b892Sbalrog            s->eecd_state.reading);
5347c23b892Sbalrog }
5357c23b892Sbalrog 
5367c23b892Sbalrog static uint32_t
5377c23b892Sbalrog flash_eerd_read(E1000State *s, int x)
5387c23b892Sbalrog {
5397c23b892Sbalrog     unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START;
5407c23b892Sbalrog 
541b1332393SBill Paul     if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0)
542b1332393SBill Paul         return (s->mac_reg[EERD]);
543b1332393SBill Paul 
5447c23b892Sbalrog     if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG)
545b1332393SBill Paul         return (E1000_EEPROM_RW_REG_DONE | r);
546b1332393SBill Paul 
547b1332393SBill Paul     return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) |
548b1332393SBill Paul            E1000_EEPROM_RW_REG_DONE | r);
5497c23b892Sbalrog }
5507c23b892Sbalrog 
5517c23b892Sbalrog static void
5527c23b892Sbalrog putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse)
5537c23b892Sbalrog {
554c6a6a5e3Saliguori     uint32_t sum;
555c6a6a5e3Saliguori 
5567c23b892Sbalrog     if (cse && cse < n)
5577c23b892Sbalrog         n = cse + 1;
558c6a6a5e3Saliguori     if (sloc < n-1) {
559c6a6a5e3Saliguori         sum = net_checksum_add(n-css, data+css);
560d8ee2591SPeter Maydell         stw_be_p(data + sloc, net_checksum_finish(sum));
561c6a6a5e3Saliguori     }
5627c23b892Sbalrog }
5637c23b892Sbalrog 
5648f2e8d1fSaliguori static inline int
5658f2e8d1fSaliguori vlan_enabled(E1000State *s)
5668f2e8d1fSaliguori {
5678f2e8d1fSaliguori     return ((s->mac_reg[CTRL] & E1000_CTRL_VME) != 0);
5688f2e8d1fSaliguori }
5698f2e8d1fSaliguori 
5708f2e8d1fSaliguori static inline int
5718f2e8d1fSaliguori vlan_rx_filter_enabled(E1000State *s)
5728f2e8d1fSaliguori {
5738f2e8d1fSaliguori     return ((s->mac_reg[RCTL] & E1000_RCTL_VFE) != 0);
5748f2e8d1fSaliguori }
5758f2e8d1fSaliguori 
5768f2e8d1fSaliguori static inline int
5778f2e8d1fSaliguori is_vlan_packet(E1000State *s, const uint8_t *buf)
5788f2e8d1fSaliguori {
5798f2e8d1fSaliguori     return (be16_to_cpup((uint16_t *)(buf + 12)) ==
5808f2e8d1fSaliguori                 le16_to_cpup((uint16_t *)(s->mac_reg + VET)));
5818f2e8d1fSaliguori }
5828f2e8d1fSaliguori 
5838f2e8d1fSaliguori static inline int
5848f2e8d1fSaliguori is_vlan_txd(uint32_t txd_lower)
5858f2e8d1fSaliguori {
5868f2e8d1fSaliguori     return ((txd_lower & E1000_TXD_CMD_VLE) != 0);
5878f2e8d1fSaliguori }
5888f2e8d1fSaliguori 
58955e8d1ceSMichael S. Tsirkin /* FCS aka Ethernet CRC-32. We don't get it from backends and can't
59055e8d1ceSMichael S. Tsirkin  * fill it in, just pad descriptor length by 4 bytes unless guest
591a05e8a6eSMichael S. Tsirkin  * told us to strip it off the packet. */
59255e8d1ceSMichael S. Tsirkin static inline int
59355e8d1ceSMichael S. Tsirkin fcs_len(E1000State *s)
59455e8d1ceSMichael S. Tsirkin {
59555e8d1ceSMichael S. Tsirkin     return (s->mac_reg[RCTL] & E1000_RCTL_SECRC) ? 0 : 4;
59655e8d1ceSMichael S. Tsirkin }
59755e8d1ceSMichael S. Tsirkin 
5987c23b892Sbalrog static void
59993e37d76SJason Wang e1000_send_packet(E1000State *s, const uint8_t *buf, int size)
60093e37d76SJason Wang {
601b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
60293e37d76SJason Wang     if (s->phy_reg[PHY_CTRL] & MII_CR_LOOPBACK) {
603b356f76dSJason Wang         nc->info->receive(nc, buf, size);
60493e37d76SJason Wang     } else {
605b356f76dSJason Wang         qemu_send_packet(nc, buf, size);
60693e37d76SJason Wang     }
60793e37d76SJason Wang }
60893e37d76SJason Wang 
60993e37d76SJason Wang static void
6107c23b892Sbalrog xmit_seg(E1000State *s)
6117c23b892Sbalrog {
6127c23b892Sbalrog     uint16_t len, *sp;
6137c23b892Sbalrog     unsigned int frames = s->tx.tso_frames, css, sofar, n;
6147c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
6157c23b892Sbalrog 
6161b0009dbSbalrog     if (tp->tse && tp->cptse) {
6177c23b892Sbalrog         css = tp->ipcss;
6187c23b892Sbalrog         DBGOUT(TXSUM, "frames %d size %d ipcss %d\n",
6197c23b892Sbalrog                frames, tp->size, css);
6207c23b892Sbalrog         if (tp->ip) {		// IPv4
621d8ee2591SPeter Maydell             stw_be_p(tp->data+css+2, tp->size - css);
622d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4,
6237c23b892Sbalrog                           be16_to_cpup((uint16_t *)(tp->data+css+4))+frames);
6247c23b892Sbalrog         } else			// IPv6
625d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4, tp->size - css);
6267c23b892Sbalrog         css = tp->tucss;
6277c23b892Sbalrog         len = tp->size - css;
6287c23b892Sbalrog         DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", tp->tcp, css, len);
6297c23b892Sbalrog         if (tp->tcp) {
6307c23b892Sbalrog             sofar = frames * tp->mss;
6316bd194abSPeter Maydell             stl_be_p(tp->data+css+4, ldl_be_p(tp->data+css+4)+sofar); /* seq */
6327c23b892Sbalrog             if (tp->paylen - sofar > tp->mss)
6337c23b892Sbalrog                 tp->data[css + 13] &= ~9;		// PSH, FIN
6347c23b892Sbalrog         } else	// UDP
635d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4, len);
6367c23b892Sbalrog         if (tp->sum_needed & E1000_TXD_POPTS_TXSM) {
637e685b4ebSAlex Williamson             unsigned int phsum;
6387c23b892Sbalrog             // add pseudo-header length before checksum calculation
6397c23b892Sbalrog             sp = (uint16_t *)(tp->data + tp->tucso);
640e685b4ebSAlex Williamson             phsum = be16_to_cpup(sp) + len;
641e685b4ebSAlex Williamson             phsum = (phsum >> 16) + (phsum & 0xffff);
642d8ee2591SPeter Maydell             stw_be_p(sp, phsum);
6437c23b892Sbalrog         }
6447c23b892Sbalrog         tp->tso_frames++;
6457c23b892Sbalrog     }
6467c23b892Sbalrog 
6477c23b892Sbalrog     if (tp->sum_needed & E1000_TXD_POPTS_TXSM)
6487c23b892Sbalrog         putsum(tp->data, tp->size, tp->tucso, tp->tucss, tp->tucse);
6497c23b892Sbalrog     if (tp->sum_needed & E1000_TXD_POPTS_IXSM)
6507c23b892Sbalrog         putsum(tp->data, tp->size, tp->ipcso, tp->ipcss, tp->ipcse);
6518f2e8d1fSaliguori     if (tp->vlan_needed) {
652b10fec9bSStefan Weil         memmove(tp->vlan, tp->data, 4);
653b10fec9bSStefan Weil         memmove(tp->data, tp->data + 4, 8);
6548f2e8d1fSaliguori         memcpy(tp->data + 8, tp->vlan_header, 4);
65593e37d76SJason Wang         e1000_send_packet(s, tp->vlan, tp->size + 4);
6568f2e8d1fSaliguori     } else
65793e37d76SJason Wang         e1000_send_packet(s, tp->data, tp->size);
6587c23b892Sbalrog     s->mac_reg[TPT]++;
6597c23b892Sbalrog     s->mac_reg[GPTC]++;
6607c23b892Sbalrog     n = s->mac_reg[TOTL];
6617c23b892Sbalrog     if ((s->mac_reg[TOTL] += s->tx.size) < n)
6627c23b892Sbalrog         s->mac_reg[TOTH]++;
6637c23b892Sbalrog }
6647c23b892Sbalrog 
6657c23b892Sbalrog static void
6667c23b892Sbalrog process_tx_desc(E1000State *s, struct e1000_tx_desc *dp)
6677c23b892Sbalrog {
668b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
6697c23b892Sbalrog     uint32_t txd_lower = le32_to_cpu(dp->lower.data);
6707c23b892Sbalrog     uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D);
6717c23b892Sbalrog     unsigned int split_size = txd_lower & 0xffff, bytes, sz, op;
672a0ae17a6SAndrew Jones     unsigned int msh = 0xfffff;
6737c23b892Sbalrog     uint64_t addr;
6747c23b892Sbalrog     struct e1000_context_desc *xp = (struct e1000_context_desc *)dp;
6757c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
6767c23b892Sbalrog 
677e9845f09SVincenzo Maffione     s->mit_ide |= (txd_lower & E1000_TXD_CMD_IDE);
6787c23b892Sbalrog     if (dtype == E1000_TXD_CMD_DEXT) {	// context descriptor
6797c23b892Sbalrog         op = le32_to_cpu(xp->cmd_and_length);
6807c23b892Sbalrog         tp->ipcss = xp->lower_setup.ip_fields.ipcss;
6817c23b892Sbalrog         tp->ipcso = xp->lower_setup.ip_fields.ipcso;
6827c23b892Sbalrog         tp->ipcse = le16_to_cpu(xp->lower_setup.ip_fields.ipcse);
6837c23b892Sbalrog         tp->tucss = xp->upper_setup.tcp_fields.tucss;
6847c23b892Sbalrog         tp->tucso = xp->upper_setup.tcp_fields.tucso;
6857c23b892Sbalrog         tp->tucse = le16_to_cpu(xp->upper_setup.tcp_fields.tucse);
6867c23b892Sbalrog         tp->paylen = op & 0xfffff;
6877c23b892Sbalrog         tp->hdr_len = xp->tcp_seg_setup.fields.hdr_len;
6887c23b892Sbalrog         tp->mss = le16_to_cpu(xp->tcp_seg_setup.fields.mss);
6897c23b892Sbalrog         tp->ip = (op & E1000_TXD_CMD_IP) ? 1 : 0;
6907c23b892Sbalrog         tp->tcp = (op & E1000_TXD_CMD_TCP) ? 1 : 0;
6917c23b892Sbalrog         tp->tse = (op & E1000_TXD_CMD_TSE) ? 1 : 0;
6927c23b892Sbalrog         tp->tso_frames = 0;
6937c23b892Sbalrog         if (tp->tucso == 0) {	// this is probably wrong
6947c23b892Sbalrog             DBGOUT(TXSUM, "TCP/UDP: cso 0!\n");
6957c23b892Sbalrog             tp->tucso = tp->tucss + (tp->tcp ? 16 : 6);
6967c23b892Sbalrog         }
6977c23b892Sbalrog         return;
6981b0009dbSbalrog     } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) {
6991b0009dbSbalrog         // data descriptor
700735e77ecSStefan Hajnoczi         if (tp->size == 0) {
7017c23b892Sbalrog             tp->sum_needed = le32_to_cpu(dp->upper.data) >> 8;
702735e77ecSStefan Hajnoczi         }
7031b0009dbSbalrog         tp->cptse = ( txd_lower & E1000_TXD_CMD_TSE ) ? 1 : 0;
70443ad7e3eSJes Sorensen     } else {
7051b0009dbSbalrog         // legacy descriptor
7061b0009dbSbalrog         tp->cptse = 0;
70743ad7e3eSJes Sorensen     }
7087c23b892Sbalrog 
7098f2e8d1fSaliguori     if (vlan_enabled(s) && is_vlan_txd(txd_lower) &&
7108f2e8d1fSaliguori         (tp->cptse || txd_lower & E1000_TXD_CMD_EOP)) {
7118f2e8d1fSaliguori         tp->vlan_needed = 1;
712d8ee2591SPeter Maydell         stw_be_p(tp->vlan_header,
7138f2e8d1fSaliguori                       le16_to_cpup((uint16_t *)(s->mac_reg + VET)));
714d8ee2591SPeter Maydell         stw_be_p(tp->vlan_header + 2,
7158f2e8d1fSaliguori                       le16_to_cpu(dp->upper.fields.special));
7168f2e8d1fSaliguori     }
7178f2e8d1fSaliguori 
7187c23b892Sbalrog     addr = le64_to_cpu(dp->buffer_addr);
7191b0009dbSbalrog     if (tp->tse && tp->cptse) {
720a0ae17a6SAndrew Jones         msh = tp->hdr_len + tp->mss;
7217c23b892Sbalrog         do {
7227c23b892Sbalrog             bytes = split_size;
7237c23b892Sbalrog             if (tp->size + bytes > msh)
7247c23b892Sbalrog                 bytes = msh - tp->size;
72565f82df0SAnthony Liguori 
72665f82df0SAnthony Liguori             bytes = MIN(sizeof(tp->data) - tp->size, bytes);
727b08340d5SAndreas Färber             pci_dma_read(d, addr, tp->data + tp->size, bytes);
728a0ae17a6SAndrew Jones             sz = tp->size + bytes;
729a0ae17a6SAndrew Jones             if (sz >= tp->hdr_len && tp->size < tp->hdr_len) {
730a0ae17a6SAndrew Jones                 memmove(tp->header, tp->data, tp->hdr_len);
731a0ae17a6SAndrew Jones             }
7327c23b892Sbalrog             tp->size = sz;
7337c23b892Sbalrog             addr += bytes;
7347c23b892Sbalrog             if (sz == msh) {
7357c23b892Sbalrog                 xmit_seg(s);
736a0ae17a6SAndrew Jones                 memmove(tp->data, tp->header, tp->hdr_len);
737a0ae17a6SAndrew Jones                 tp->size = tp->hdr_len;
7387c23b892Sbalrog             }
7397c23b892Sbalrog         } while (split_size -= bytes);
7401b0009dbSbalrog     } else if (!tp->tse && tp->cptse) {
7411b0009dbSbalrog         // context descriptor TSE is not set, while data descriptor TSE is set
742362f5fb5SStefan Weil         DBGOUT(TXERR, "TCP segmentation error\n");
7431b0009dbSbalrog     } else {
74465f82df0SAnthony Liguori         split_size = MIN(sizeof(tp->data) - tp->size, split_size);
745b08340d5SAndreas Färber         pci_dma_read(d, addr, tp->data + tp->size, split_size);
7461b0009dbSbalrog         tp->size += split_size;
7471b0009dbSbalrog     }
7487c23b892Sbalrog 
7497c23b892Sbalrog     if (!(txd_lower & E1000_TXD_CMD_EOP))
7507c23b892Sbalrog         return;
751a0ae17a6SAndrew Jones     if (!(tp->tse && tp->cptse && tp->size < tp->hdr_len)) {
7527c23b892Sbalrog         xmit_seg(s);
753a0ae17a6SAndrew Jones     }
7547c23b892Sbalrog     tp->tso_frames = 0;
7557c23b892Sbalrog     tp->sum_needed = 0;
7568f2e8d1fSaliguori     tp->vlan_needed = 0;
7577c23b892Sbalrog     tp->size = 0;
7581b0009dbSbalrog     tp->cptse = 0;
7597c23b892Sbalrog }
7607c23b892Sbalrog 
7617c23b892Sbalrog static uint32_t
76262ecbd35SEduard - Gabriel Munteanu txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp)
7637c23b892Sbalrog {
764b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
7657c23b892Sbalrog     uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data);
7667c23b892Sbalrog 
7677c23b892Sbalrog     if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS)))
7687c23b892Sbalrog         return 0;
7697c23b892Sbalrog     txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) &
7707c23b892Sbalrog                 ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU);
7717c23b892Sbalrog     dp->upper.data = cpu_to_le32(txd_upper);
772b08340d5SAndreas Färber     pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp),
77300c3a05bSDavid Gibson                   &dp->upper, sizeof(dp->upper));
7747c23b892Sbalrog     return E1000_ICR_TXDW;
7757c23b892Sbalrog }
7767c23b892Sbalrog 
777d17161f6SKevin Wolf static uint64_t tx_desc_base(E1000State *s)
778d17161f6SKevin Wolf {
779d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[TDBAH];
780d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[TDBAL] & ~0xf;
781d17161f6SKevin Wolf 
782d17161f6SKevin Wolf     return (bah << 32) + bal;
783d17161f6SKevin Wolf }
784d17161f6SKevin Wolf 
7857c23b892Sbalrog static void
7867c23b892Sbalrog start_xmit(E1000State *s)
7877c23b892Sbalrog {
788b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
78962ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
7907c23b892Sbalrog     struct e1000_tx_desc desc;
7917c23b892Sbalrog     uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE;
7927c23b892Sbalrog 
7937c23b892Sbalrog     if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) {
7947c23b892Sbalrog         DBGOUT(TX, "tx disabled\n");
7957c23b892Sbalrog         return;
7967c23b892Sbalrog     }
7977c23b892Sbalrog 
7987c23b892Sbalrog     while (s->mac_reg[TDH] != s->mac_reg[TDT]) {
799d17161f6SKevin Wolf         base = tx_desc_base(s) +
8007c23b892Sbalrog                sizeof(struct e1000_tx_desc) * s->mac_reg[TDH];
801b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
8027c23b892Sbalrog 
8037c23b892Sbalrog         DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH],
8046106075bSths                (void *)(intptr_t)desc.buffer_addr, desc.lower.data,
8057c23b892Sbalrog                desc.upper.data);
8067c23b892Sbalrog 
8077c23b892Sbalrog         process_tx_desc(s, &desc);
80862ecbd35SEduard - Gabriel Munteanu         cause |= txdesc_writeback(s, base, &desc);
8097c23b892Sbalrog 
8107c23b892Sbalrog         if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN])
8117c23b892Sbalrog             s->mac_reg[TDH] = 0;
8127c23b892Sbalrog         /*
8137c23b892Sbalrog          * the following could happen only if guest sw assigns
8147c23b892Sbalrog          * bogus values to TDT/TDLEN.
8157c23b892Sbalrog          * there's nothing too intelligent we could do about this.
8167c23b892Sbalrog          */
8177c23b892Sbalrog         if (s->mac_reg[TDH] == tdh_start) {
8187c23b892Sbalrog             DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n",
8197c23b892Sbalrog                    tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]);
8207c23b892Sbalrog             break;
8217c23b892Sbalrog         }
8227c23b892Sbalrog     }
8237c23b892Sbalrog     set_ics(s, 0, cause);
8247c23b892Sbalrog }
8257c23b892Sbalrog 
8267c23b892Sbalrog static int
8277c23b892Sbalrog receive_filter(E1000State *s, const uint8_t *buf, int size)
8287c23b892Sbalrog {
829af2960f9SBlue Swirl     static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
830af2960f9SBlue Swirl     static const int mta_shift[] = {4, 3, 2, 0};
8317c23b892Sbalrog     uint32_t f, rctl = s->mac_reg[RCTL], ra[2], *rp;
8327c23b892Sbalrog 
8338f2e8d1fSaliguori     if (is_vlan_packet(s, buf) && vlan_rx_filter_enabled(s)) {
8348f2e8d1fSaliguori         uint16_t vid = be16_to_cpup((uint16_t *)(buf + 14));
8358f2e8d1fSaliguori         uint32_t vfta = le32_to_cpup((uint32_t *)(s->mac_reg + VFTA) +
8368f2e8d1fSaliguori                                      ((vid >> 5) & 0x7f));
8378f2e8d1fSaliguori         if ((vfta & (1 << (vid & 0x1f))) == 0)
8388f2e8d1fSaliguori             return 0;
8398f2e8d1fSaliguori     }
8408f2e8d1fSaliguori 
8417c23b892Sbalrog     if (rctl & E1000_RCTL_UPE)			// promiscuous
8427c23b892Sbalrog         return 1;
8437c23b892Sbalrog 
8447c23b892Sbalrog     if ((buf[0] & 1) && (rctl & E1000_RCTL_MPE))	// promiscuous mcast
8457c23b892Sbalrog         return 1;
8467c23b892Sbalrog 
8477c23b892Sbalrog     if ((rctl & E1000_RCTL_BAM) && !memcmp(buf, bcast, sizeof bcast))
8487c23b892Sbalrog         return 1;
8497c23b892Sbalrog 
8507c23b892Sbalrog     for (rp = s->mac_reg + RA; rp < s->mac_reg + RA + 32; rp += 2) {
8517c23b892Sbalrog         if (!(rp[1] & E1000_RAH_AV))
8527c23b892Sbalrog             continue;
8537c23b892Sbalrog         ra[0] = cpu_to_le32(rp[0]);
8547c23b892Sbalrog         ra[1] = cpu_to_le32(rp[1]);
8557c23b892Sbalrog         if (!memcmp(buf, (uint8_t *)ra, 6)) {
8567c23b892Sbalrog             DBGOUT(RXFILTER,
8577c23b892Sbalrog                    "unicast match[%d]: %02x:%02x:%02x:%02x:%02x:%02x\n",
8587c23b892Sbalrog                    (int)(rp - s->mac_reg - RA)/2,
8597c23b892Sbalrog                    buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
8607c23b892Sbalrog             return 1;
8617c23b892Sbalrog         }
8627c23b892Sbalrog     }
8637c23b892Sbalrog     DBGOUT(RXFILTER, "unicast mismatch: %02x:%02x:%02x:%02x:%02x:%02x\n",
8647c23b892Sbalrog            buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
8657c23b892Sbalrog 
8667c23b892Sbalrog     f = mta_shift[(rctl >> E1000_RCTL_MO_SHIFT) & 3];
8677c23b892Sbalrog     f = (((buf[5] << 8) | buf[4]) >> f) & 0xfff;
8687c23b892Sbalrog     if (s->mac_reg[MTA + (f >> 5)] & (1 << (f & 0x1f)))
8697c23b892Sbalrog         return 1;
8707c23b892Sbalrog     DBGOUT(RXFILTER,
8717c23b892Sbalrog            "dropping, inexact filter mismatch: %02x:%02x:%02x:%02x:%02x:%02x MO %d MTA[%d] %x\n",
8727c23b892Sbalrog            buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
8737c23b892Sbalrog            (rctl >> E1000_RCTL_MO_SHIFT) & 3, f >> 5,
8747c23b892Sbalrog            s->mac_reg[MTA + (f >> 5)]);
8757c23b892Sbalrog 
8767c23b892Sbalrog     return 0;
8777c23b892Sbalrog }
8787c23b892Sbalrog 
87999ed7e30Saliguori static void
8804e68f7a0SStefan Hajnoczi e1000_set_link_status(NetClientState *nc)
88199ed7e30Saliguori {
882cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
88399ed7e30Saliguori     uint32_t old_status = s->mac_reg[STATUS];
88499ed7e30Saliguori 
885d4044c2aSBjørn Mork     if (nc->link_down) {
88671aadd3cSJason Wang         e1000_link_down(s);
887d4044c2aSBjørn Mork     } else {
888d7a41552SGabriel L. Somlo         if (have_autoneg(s) &&
8896a2acedbSGabriel L. Somlo             !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
8906a2acedbSGabriel L. Somlo             /* emulate auto-negotiation if supported */
8916a2acedbSGabriel L. Somlo             timer_mod(s->autoneg_timer,
8926a2acedbSGabriel L. Somlo                       qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
8936a2acedbSGabriel L. Somlo         } else {
89471aadd3cSJason Wang             e1000_link_up(s);
895d4044c2aSBjørn Mork         }
8966a2acedbSGabriel L. Somlo     }
89799ed7e30Saliguori 
89899ed7e30Saliguori     if (s->mac_reg[STATUS] != old_status)
89999ed7e30Saliguori         set_ics(s, 0, E1000_ICR_LSC);
90099ed7e30Saliguori }
90199ed7e30Saliguori 
902322fd48aSMichael S. Tsirkin static bool e1000_has_rxbufs(E1000State *s, size_t total_size)
903322fd48aSMichael S. Tsirkin {
904322fd48aSMichael S. Tsirkin     int bufs;
905322fd48aSMichael S. Tsirkin     /* Fast-path short packets */
906322fd48aSMichael S. Tsirkin     if (total_size <= s->rxbuf_size) {
907e5b8b0d4SDmitry Fleytman         return s->mac_reg[RDH] != s->mac_reg[RDT];
908322fd48aSMichael S. Tsirkin     }
909322fd48aSMichael S. Tsirkin     if (s->mac_reg[RDH] < s->mac_reg[RDT]) {
910322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDT] - s->mac_reg[RDH];
911e5b8b0d4SDmitry Fleytman     } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) {
912322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDLEN] /  sizeof(struct e1000_rx_desc) +
913322fd48aSMichael S. Tsirkin             s->mac_reg[RDT] - s->mac_reg[RDH];
914322fd48aSMichael S. Tsirkin     } else {
915322fd48aSMichael S. Tsirkin         return false;
916322fd48aSMichael S. Tsirkin     }
917322fd48aSMichael S. Tsirkin     return total_size <= bufs * s->rxbuf_size;
918322fd48aSMichael S. Tsirkin }
919322fd48aSMichael S. Tsirkin 
9206cdfab28SMichael S. Tsirkin static int
9214e68f7a0SStefan Hajnoczi e1000_can_receive(NetClientState *nc)
9226cdfab28SMichael S. Tsirkin {
923cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
9246cdfab28SMichael S. Tsirkin 
925ddcb73b7SMichael S. Tsirkin     return (s->mac_reg[STATUS] & E1000_STATUS_LU) &&
926ddcb73b7SMichael S. Tsirkin         (s->mac_reg[RCTL] & E1000_RCTL_EN) && e1000_has_rxbufs(s, 1);
9276cdfab28SMichael S. Tsirkin }
9286cdfab28SMichael S. Tsirkin 
929d17161f6SKevin Wolf static uint64_t rx_desc_base(E1000State *s)
930d17161f6SKevin Wolf {
931d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[RDBAH];
932d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[RDBAL] & ~0xf;
933d17161f6SKevin Wolf 
934d17161f6SKevin Wolf     return (bah << 32) + bal;
935d17161f6SKevin Wolf }
936d17161f6SKevin Wolf 
9374f1c942bSMark McLoughlin static ssize_t
93897410ddeSVincenzo Maffione e1000_receive_iov(NetClientState *nc, const struct iovec *iov, int iovcnt)
9397c23b892Sbalrog {
940cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
941b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
9427c23b892Sbalrog     struct e1000_rx_desc desc;
94362ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
9447c23b892Sbalrog     unsigned int n, rdt;
9457c23b892Sbalrog     uint32_t rdh_start;
9468f2e8d1fSaliguori     uint16_t vlan_special = 0;
94797410ddeSVincenzo Maffione     uint8_t vlan_status = 0;
94878aeb23eSStefan Hajnoczi     uint8_t min_buf[MIN_BUF_SIZE];
94997410ddeSVincenzo Maffione     struct iovec min_iov;
95097410ddeSVincenzo Maffione     uint8_t *filter_buf = iov->iov_base;
95197410ddeSVincenzo Maffione     size_t size = iov_size(iov, iovcnt);
95297410ddeSVincenzo Maffione     size_t iov_ofs = 0;
953b19487e2SMichael S. Tsirkin     size_t desc_offset;
954b19487e2SMichael S. Tsirkin     size_t desc_size;
955b19487e2SMichael S. Tsirkin     size_t total_size;
9567c23b892Sbalrog 
957ddcb73b7SMichael S. Tsirkin     if (!(s->mac_reg[STATUS] & E1000_STATUS_LU)) {
9584f1c942bSMark McLoughlin         return -1;
959ddcb73b7SMichael S. Tsirkin     }
960ddcb73b7SMichael S. Tsirkin 
961ddcb73b7SMichael S. Tsirkin     if (!(s->mac_reg[RCTL] & E1000_RCTL_EN)) {
962ddcb73b7SMichael S. Tsirkin         return -1;
963ddcb73b7SMichael S. Tsirkin     }
9647c23b892Sbalrog 
96578aeb23eSStefan Hajnoczi     /* Pad to minimum Ethernet frame length */
96678aeb23eSStefan Hajnoczi     if (size < sizeof(min_buf)) {
96797410ddeSVincenzo Maffione         iov_to_buf(iov, iovcnt, 0, min_buf, size);
96878aeb23eSStefan Hajnoczi         memset(&min_buf[size], 0, sizeof(min_buf) - size);
96997410ddeSVincenzo Maffione         min_iov.iov_base = filter_buf = min_buf;
97097410ddeSVincenzo Maffione         min_iov.iov_len = size = sizeof(min_buf);
97197410ddeSVincenzo Maffione         iovcnt = 1;
97297410ddeSVincenzo Maffione         iov = &min_iov;
97397410ddeSVincenzo Maffione     } else if (iov->iov_len < MAXIMUM_ETHERNET_HDR_LEN) {
97497410ddeSVincenzo Maffione         /* This is very unlikely, but may happen. */
97597410ddeSVincenzo Maffione         iov_to_buf(iov, iovcnt, 0, min_buf, MAXIMUM_ETHERNET_HDR_LEN);
97697410ddeSVincenzo Maffione         filter_buf = min_buf;
97778aeb23eSStefan Hajnoczi     }
97878aeb23eSStefan Hajnoczi 
979b0d9ffcdSMichael Contreras     /* Discard oversized packets if !LPE and !SBP. */
9802c0331f4SMichael Contreras     if ((size > MAXIMUM_ETHERNET_LPE_SIZE ||
9812c0331f4SMichael Contreras         (size > MAXIMUM_ETHERNET_VLAN_SIZE
9822c0331f4SMichael Contreras         && !(s->mac_reg[RCTL] & E1000_RCTL_LPE)))
983b0d9ffcdSMichael Contreras         && !(s->mac_reg[RCTL] & E1000_RCTL_SBP)) {
984b0d9ffcdSMichael Contreras         return size;
985b0d9ffcdSMichael Contreras     }
986b0d9ffcdSMichael Contreras 
98797410ddeSVincenzo Maffione     if (!receive_filter(s, filter_buf, size)) {
9884f1c942bSMark McLoughlin         return size;
98997410ddeSVincenzo Maffione     }
9907c23b892Sbalrog 
99197410ddeSVincenzo Maffione     if (vlan_enabled(s) && is_vlan_packet(s, filter_buf)) {
99297410ddeSVincenzo Maffione         vlan_special = cpu_to_le16(be16_to_cpup((uint16_t *)(filter_buf
99397410ddeSVincenzo Maffione                                                                 + 14)));
99497410ddeSVincenzo Maffione         iov_ofs = 4;
99597410ddeSVincenzo Maffione         if (filter_buf == iov->iov_base) {
99697410ddeSVincenzo Maffione             memmove(filter_buf + 4, filter_buf, 12);
99797410ddeSVincenzo Maffione         } else {
99897410ddeSVincenzo Maffione             iov_from_buf(iov, iovcnt, 4, filter_buf, 12);
99997410ddeSVincenzo Maffione             while (iov->iov_len <= iov_ofs) {
100097410ddeSVincenzo Maffione                 iov_ofs -= iov->iov_len;
100197410ddeSVincenzo Maffione                 iov++;
100297410ddeSVincenzo Maffione             }
100397410ddeSVincenzo Maffione         }
10048f2e8d1fSaliguori         vlan_status = E1000_RXD_STAT_VP;
10058f2e8d1fSaliguori         size -= 4;
10068f2e8d1fSaliguori     }
10078f2e8d1fSaliguori 
10087c23b892Sbalrog     rdh_start = s->mac_reg[RDH];
1009b19487e2SMichael S. Tsirkin     desc_offset = 0;
1010b19487e2SMichael S. Tsirkin     total_size = size + fcs_len(s);
1011322fd48aSMichael S. Tsirkin     if (!e1000_has_rxbufs(s, total_size)) {
1012322fd48aSMichael S. Tsirkin             set_ics(s, 0, E1000_ICS_RXO);
1013322fd48aSMichael S. Tsirkin             return -1;
1014322fd48aSMichael S. Tsirkin     }
10157c23b892Sbalrog     do {
1016b19487e2SMichael S. Tsirkin         desc_size = total_size - desc_offset;
1017b19487e2SMichael S. Tsirkin         if (desc_size > s->rxbuf_size) {
1018b19487e2SMichael S. Tsirkin             desc_size = s->rxbuf_size;
1019b19487e2SMichael S. Tsirkin         }
1020d17161f6SKevin Wolf         base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH];
1021b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
10228f2e8d1fSaliguori         desc.special = vlan_special;
10238f2e8d1fSaliguori         desc.status |= (vlan_status | E1000_RXD_STAT_DD);
10247c23b892Sbalrog         if (desc.buffer_addr) {
1025b19487e2SMichael S. Tsirkin             if (desc_offset < size) {
102697410ddeSVincenzo Maffione                 size_t iov_copy;
102797410ddeSVincenzo Maffione                 hwaddr ba = le64_to_cpu(desc.buffer_addr);
1028b19487e2SMichael S. Tsirkin                 size_t copy_size = size - desc_offset;
1029b19487e2SMichael S. Tsirkin                 if (copy_size > s->rxbuf_size) {
1030b19487e2SMichael S. Tsirkin                     copy_size = s->rxbuf_size;
1031b19487e2SMichael S. Tsirkin                 }
103297410ddeSVincenzo Maffione                 do {
103397410ddeSVincenzo Maffione                     iov_copy = MIN(copy_size, iov->iov_len - iov_ofs);
103497410ddeSVincenzo Maffione                     pci_dma_write(d, ba, iov->iov_base + iov_ofs, iov_copy);
103597410ddeSVincenzo Maffione                     copy_size -= iov_copy;
103697410ddeSVincenzo Maffione                     ba += iov_copy;
103797410ddeSVincenzo Maffione                     iov_ofs += iov_copy;
103897410ddeSVincenzo Maffione                     if (iov_ofs == iov->iov_len) {
103997410ddeSVincenzo Maffione                         iov++;
104097410ddeSVincenzo Maffione                         iov_ofs = 0;
104197410ddeSVincenzo Maffione                     }
104297410ddeSVincenzo Maffione                 } while (copy_size);
1043b19487e2SMichael S. Tsirkin             }
1044b19487e2SMichael S. Tsirkin             desc_offset += desc_size;
1045b19487e2SMichael S. Tsirkin             desc.length = cpu_to_le16(desc_size);
1046ee912ccfSMichael S. Tsirkin             if (desc_offset >= total_size) {
10477c23b892Sbalrog                 desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM;
1048b19487e2SMichael S. Tsirkin             } else {
1049ee912ccfSMichael S. Tsirkin                 /* Guest zeroing out status is not a hardware requirement.
1050ee912ccfSMichael S. Tsirkin                    Clear EOP in case guest didn't do it. */
1051ee912ccfSMichael S. Tsirkin                 desc.status &= ~E1000_RXD_STAT_EOP;
1052b19487e2SMichael S. Tsirkin             }
105343ad7e3eSJes Sorensen         } else { // as per intel docs; skip descriptors with null buf addr
10547c23b892Sbalrog             DBGOUT(RX, "Null RX descriptor!!\n");
105543ad7e3eSJes Sorensen         }
1056b08340d5SAndreas Färber         pci_dma_write(d, base, &desc, sizeof(desc));
10577c23b892Sbalrog 
10587c23b892Sbalrog         if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN])
10597c23b892Sbalrog             s->mac_reg[RDH] = 0;
10607c23b892Sbalrog         /* see comment in start_xmit; same here */
10617c23b892Sbalrog         if (s->mac_reg[RDH] == rdh_start) {
10627c23b892Sbalrog             DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n",
10637c23b892Sbalrog                    rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]);
10647c23b892Sbalrog             set_ics(s, 0, E1000_ICS_RXO);
10654f1c942bSMark McLoughlin             return -1;
10667c23b892Sbalrog         }
1067b19487e2SMichael S. Tsirkin     } while (desc_offset < total_size);
10687c23b892Sbalrog 
10697c23b892Sbalrog     s->mac_reg[GPRC]++;
10707c23b892Sbalrog     s->mac_reg[TPR]++;
1071a05e8a6eSMichael S. Tsirkin     /* TOR - Total Octets Received:
1072a05e8a6eSMichael S. Tsirkin      * This register includes bytes received in a packet from the <Destination
1073a05e8a6eSMichael S. Tsirkin      * Address> field through the <CRC> field, inclusively.
1074a05e8a6eSMichael S. Tsirkin      */
1075a05e8a6eSMichael S. Tsirkin     n = s->mac_reg[TORL] + size + /* Always include FCS length. */ 4;
1076a05e8a6eSMichael S. Tsirkin     if (n < s->mac_reg[TORL])
10777c23b892Sbalrog         s->mac_reg[TORH]++;
1078a05e8a6eSMichael S. Tsirkin     s->mac_reg[TORL] = n;
10797c23b892Sbalrog 
10807c23b892Sbalrog     n = E1000_ICS_RXT0;
10817c23b892Sbalrog     if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH])
10827c23b892Sbalrog         rdt += s->mac_reg[RDLEN] / sizeof(desc);
1083bf16cc8fSaliguori     if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >>
1084bf16cc8fSaliguori         s->rxbuf_min_shift)
10857c23b892Sbalrog         n |= E1000_ICS_RXDMT0;
10867c23b892Sbalrog 
10877c23b892Sbalrog     set_ics(s, 0, n);
10884f1c942bSMark McLoughlin 
10894f1c942bSMark McLoughlin     return size;
10907c23b892Sbalrog }
10917c23b892Sbalrog 
109297410ddeSVincenzo Maffione static ssize_t
109397410ddeSVincenzo Maffione e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size)
109497410ddeSVincenzo Maffione {
109597410ddeSVincenzo Maffione     const struct iovec iov = {
109697410ddeSVincenzo Maffione         .iov_base = (uint8_t *)buf,
109797410ddeSVincenzo Maffione         .iov_len = size
109897410ddeSVincenzo Maffione     };
109997410ddeSVincenzo Maffione 
110097410ddeSVincenzo Maffione     return e1000_receive_iov(nc, &iov, 1);
110197410ddeSVincenzo Maffione }
110297410ddeSVincenzo Maffione 
11037c23b892Sbalrog static uint32_t
11047c23b892Sbalrog mac_readreg(E1000State *s, int index)
11057c23b892Sbalrog {
11067c23b892Sbalrog     return s->mac_reg[index];
11077c23b892Sbalrog }
11087c23b892Sbalrog 
11097c23b892Sbalrog static uint32_t
11107c23b892Sbalrog mac_icr_read(E1000State *s, int index)
11117c23b892Sbalrog {
11127c23b892Sbalrog     uint32_t ret = s->mac_reg[ICR];
11137c23b892Sbalrog 
11147c23b892Sbalrog     DBGOUT(INTERRUPT, "ICR read: %x\n", ret);
11157c23b892Sbalrog     set_interrupt_cause(s, 0, 0);
11167c23b892Sbalrog     return ret;
11177c23b892Sbalrog }
11187c23b892Sbalrog 
11197c23b892Sbalrog static uint32_t
11207c23b892Sbalrog mac_read_clr4(E1000State *s, int index)
11217c23b892Sbalrog {
11227c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
11237c23b892Sbalrog 
11247c23b892Sbalrog     s->mac_reg[index] = 0;
11257c23b892Sbalrog     return ret;
11267c23b892Sbalrog }
11277c23b892Sbalrog 
11287c23b892Sbalrog static uint32_t
11297c23b892Sbalrog mac_read_clr8(E1000State *s, int index)
11307c23b892Sbalrog {
11317c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
11327c23b892Sbalrog 
11337c23b892Sbalrog     s->mac_reg[index] = 0;
11347c23b892Sbalrog     s->mac_reg[index-1] = 0;
11357c23b892Sbalrog     return ret;
11367c23b892Sbalrog }
11377c23b892Sbalrog 
11387c23b892Sbalrog static void
11397c23b892Sbalrog mac_writereg(E1000State *s, int index, uint32_t val)
11407c23b892Sbalrog {
11417c36507cSAmos Kong     uint32_t macaddr[2];
11427c36507cSAmos Kong 
11437c23b892Sbalrog     s->mac_reg[index] = val;
11447c36507cSAmos Kong 
114590d131fbSMichael S. Tsirkin     if (index == RA + 1) {
11467c36507cSAmos Kong         macaddr[0] = cpu_to_le32(s->mac_reg[RA]);
11477c36507cSAmos Kong         macaddr[1] = cpu_to_le32(s->mac_reg[RA + 1]);
11487c36507cSAmos Kong         qemu_format_nic_info_str(qemu_get_queue(s->nic), (uint8_t *)macaddr);
11497c36507cSAmos Kong     }
11507c23b892Sbalrog }
11517c23b892Sbalrog 
11527c23b892Sbalrog static void
11537c23b892Sbalrog set_rdt(E1000State *s, int index, uint32_t val)
11547c23b892Sbalrog {
11557c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
1156e8b4c680SPaolo Bonzini     if (e1000_has_rxbufs(s, 1)) {
1157b356f76dSJason Wang         qemu_flush_queued_packets(qemu_get_queue(s->nic));
1158e8b4c680SPaolo Bonzini     }
11597c23b892Sbalrog }
11607c23b892Sbalrog 
11617c23b892Sbalrog static void
11627c23b892Sbalrog set_16bit(E1000State *s, int index, uint32_t val)
11637c23b892Sbalrog {
11647c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
11657c23b892Sbalrog }
11667c23b892Sbalrog 
11677c23b892Sbalrog static void
11687c23b892Sbalrog set_dlen(E1000State *s, int index, uint32_t val)
11697c23b892Sbalrog {
11707c23b892Sbalrog     s->mac_reg[index] = val & 0xfff80;
11717c23b892Sbalrog }
11727c23b892Sbalrog 
11737c23b892Sbalrog static void
11747c23b892Sbalrog set_tctl(E1000State *s, int index, uint32_t val)
11757c23b892Sbalrog {
11767c23b892Sbalrog     s->mac_reg[index] = val;
11777c23b892Sbalrog     s->mac_reg[TDT] &= 0xffff;
11787c23b892Sbalrog     start_xmit(s);
11797c23b892Sbalrog }
11807c23b892Sbalrog 
11817c23b892Sbalrog static void
11827c23b892Sbalrog set_icr(E1000State *s, int index, uint32_t val)
11837c23b892Sbalrog {
11847c23b892Sbalrog     DBGOUT(INTERRUPT, "set_icr %x\n", val);
11857c23b892Sbalrog     set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val);
11867c23b892Sbalrog }
11877c23b892Sbalrog 
11887c23b892Sbalrog static void
11897c23b892Sbalrog set_imc(E1000State *s, int index, uint32_t val)
11907c23b892Sbalrog {
11917c23b892Sbalrog     s->mac_reg[IMS] &= ~val;
11927c23b892Sbalrog     set_ics(s, 0, 0);
11937c23b892Sbalrog }
11947c23b892Sbalrog 
11957c23b892Sbalrog static void
11967c23b892Sbalrog set_ims(E1000State *s, int index, uint32_t val)
11977c23b892Sbalrog {
11987c23b892Sbalrog     s->mac_reg[IMS] |= val;
11997c23b892Sbalrog     set_ics(s, 0, 0);
12007c23b892Sbalrog }
12017c23b892Sbalrog 
12027c23b892Sbalrog #define getreg(x)	[x] = mac_readreg
12037c23b892Sbalrog static uint32_t (*macreg_readops[])(E1000State *, int) = {
12047c23b892Sbalrog     getreg(PBA),	getreg(RCTL),	getreg(TDH),	getreg(TXDCTL),
12057c23b892Sbalrog     getreg(WUFC),	getreg(TDT),	getreg(CTRL),	getreg(LEDCTL),
12067c23b892Sbalrog     getreg(MANC),	getreg(MDIC),	getreg(SWSM),	getreg(STATUS),
12077c23b892Sbalrog     getreg(TORL),	getreg(TOTL),	getreg(IMS),	getreg(TCTL),
1208b1332393SBill Paul     getreg(RDH),	getreg(RDT),	getreg(VET),	getreg(ICS),
1209a00b2335SKay Ackermann     getreg(TDBAL),	getreg(TDBAH),	getreg(RDBAH),	getreg(RDBAL),
1210e9845f09SVincenzo Maffione     getreg(TDLEN),      getreg(RDLEN),  getreg(RDTR),   getreg(RADV),
1211e9845f09SVincenzo Maffione     getreg(TADV),       getreg(ITR),
12127c23b892Sbalrog 
12137c23b892Sbalrog     [TOTH] = mac_read_clr8,	[TORH] = mac_read_clr8,	[GPRC] = mac_read_clr4,
12147c23b892Sbalrog     [GPTC] = mac_read_clr4,	[TPR] = mac_read_clr4,	[TPT] = mac_read_clr4,
12157c23b892Sbalrog     [ICR] = mac_icr_read,	[EECD] = get_eecd,	[EERD] = flash_eerd_read,
12167c23b892Sbalrog     [CRCERRS ... MPC] = &mac_readreg,
12177c23b892Sbalrog     [RA ... RA+31] = &mac_readreg,
12187c23b892Sbalrog     [MTA ... MTA+127] = &mac_readreg,
12198f2e8d1fSaliguori     [VFTA ... VFTA+127] = &mac_readreg,
12207c23b892Sbalrog };
1221b1503cdaSmalc enum { NREADOPS = ARRAY_SIZE(macreg_readops) };
12227c23b892Sbalrog 
12237c23b892Sbalrog #define putreg(x)	[x] = mac_writereg
12247c23b892Sbalrog static void (*macreg_writeops[])(E1000State *, int, uint32_t) = {
12257c23b892Sbalrog     putreg(PBA),	putreg(EERD),	putreg(SWSM),	putreg(WUFC),
12267c23b892Sbalrog     putreg(TDBAL),	putreg(TDBAH),	putreg(TXDCTL),	putreg(RDBAH),
1227cab3c825SKevin Wolf     putreg(RDBAL),	putreg(LEDCTL), putreg(VET),
12287c23b892Sbalrog     [TDLEN] = set_dlen,	[RDLEN] = set_dlen,	[TCTL] = set_tctl,
12297c23b892Sbalrog     [TDT] = set_tctl,	[MDIC] = set_mdic,	[ICS] = set_ics,
12307c23b892Sbalrog     [TDH] = set_16bit,	[RDH] = set_16bit,	[RDT] = set_rdt,
12317c23b892Sbalrog     [IMC] = set_imc,	[IMS] = set_ims,	[ICR] = set_icr,
1232cab3c825SKevin Wolf     [EECD] = set_eecd,	[RCTL] = set_rx_control, [CTRL] = set_ctrl,
1233e9845f09SVincenzo Maffione     [RDTR] = set_16bit, [RADV] = set_16bit,     [TADV] = set_16bit,
1234e9845f09SVincenzo Maffione     [ITR] = set_16bit,
12357c23b892Sbalrog     [RA ... RA+31] = &mac_writereg,
12367c23b892Sbalrog     [MTA ... MTA+127] = &mac_writereg,
12378f2e8d1fSaliguori     [VFTA ... VFTA+127] = &mac_writereg,
12387c23b892Sbalrog };
1239b9d03e35SJason Wang 
1240b1503cdaSmalc enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
12417c23b892Sbalrog 
12427c23b892Sbalrog static void
1243a8170e5eSAvi Kivity e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val,
1244ad00a9b9SAvi Kivity                  unsigned size)
12457c23b892Sbalrog {
12467c23b892Sbalrog     E1000State *s = opaque;
12478da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
12487c23b892Sbalrog 
124943ad7e3eSJes Sorensen     if (index < NWRITEOPS && macreg_writeops[index]) {
12506b59fc74Saurel32         macreg_writeops[index](s, index, val);
125143ad7e3eSJes Sorensen     } else if (index < NREADOPS && macreg_readops[index]) {
1252ad00a9b9SAvi Kivity         DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n", index<<2, val);
125343ad7e3eSJes Sorensen     } else {
1254ad00a9b9SAvi Kivity         DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
12557c23b892Sbalrog                index<<2, val);
12567c23b892Sbalrog     }
125743ad7e3eSJes Sorensen }
12587c23b892Sbalrog 
1259ad00a9b9SAvi Kivity static uint64_t
1260a8170e5eSAvi Kivity e1000_mmio_read(void *opaque, hwaddr addr, unsigned size)
12617c23b892Sbalrog {
12627c23b892Sbalrog     E1000State *s = opaque;
12638da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
12647c23b892Sbalrog 
12657c23b892Sbalrog     if (index < NREADOPS && macreg_readops[index])
12666b59fc74Saurel32     {
126732600a30SAlexander Graf         return macreg_readops[index](s, index);
12686b59fc74Saurel32     }
12697c23b892Sbalrog     DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2);
12707c23b892Sbalrog     return 0;
12717c23b892Sbalrog }
12727c23b892Sbalrog 
1273ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_mmio_ops = {
1274ad00a9b9SAvi Kivity     .read = e1000_mmio_read,
1275ad00a9b9SAvi Kivity     .write = e1000_mmio_write,
1276ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1277ad00a9b9SAvi Kivity     .impl = {
1278ad00a9b9SAvi Kivity         .min_access_size = 4,
1279ad00a9b9SAvi Kivity         .max_access_size = 4,
1280ad00a9b9SAvi Kivity     },
1281ad00a9b9SAvi Kivity };
1282ad00a9b9SAvi Kivity 
1283a8170e5eSAvi Kivity static uint64_t e1000_io_read(void *opaque, hwaddr addr,
1284ad00a9b9SAvi Kivity                               unsigned size)
12857c23b892Sbalrog {
1286ad00a9b9SAvi Kivity     E1000State *s = opaque;
1287ad00a9b9SAvi Kivity 
1288ad00a9b9SAvi Kivity     (void)s;
1289ad00a9b9SAvi Kivity     return 0;
12907c23b892Sbalrog }
12917c23b892Sbalrog 
1292a8170e5eSAvi Kivity static void e1000_io_write(void *opaque, hwaddr addr,
1293ad00a9b9SAvi Kivity                            uint64_t val, unsigned size)
12947c23b892Sbalrog {
1295ad00a9b9SAvi Kivity     E1000State *s = opaque;
1296ad00a9b9SAvi Kivity 
1297ad00a9b9SAvi Kivity     (void)s;
12987c23b892Sbalrog }
12997c23b892Sbalrog 
1300ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_io_ops = {
1301ad00a9b9SAvi Kivity     .read = e1000_io_read,
1302ad00a9b9SAvi Kivity     .write = e1000_io_write,
1303ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1304ad00a9b9SAvi Kivity };
1305ad00a9b9SAvi Kivity 
1306e482dc3eSJuan Quintela static bool is_version_1(void *opaque, int version_id)
13077c23b892Sbalrog {
1308e482dc3eSJuan Quintela     return version_id == 1;
13097c23b892Sbalrog }
13107c23b892Sbalrog 
1311ddcb73b7SMichael S. Tsirkin static void e1000_pre_save(void *opaque)
1312ddcb73b7SMichael S. Tsirkin {
1313ddcb73b7SMichael S. Tsirkin     E1000State *s = opaque;
1314ddcb73b7SMichael S. Tsirkin     NetClientState *nc = qemu_get_queue(s->nic);
13152af234e6SMichael S. Tsirkin 
1316e9845f09SVincenzo Maffione     /* If the mitigation timer is active, emulate a timeout now. */
1317e9845f09SVincenzo Maffione     if (s->mit_timer_on) {
1318e9845f09SVincenzo Maffione         e1000_mit_timer(s);
1319e9845f09SVincenzo Maffione     }
1320e9845f09SVincenzo Maffione 
1321ddcb73b7SMichael S. Tsirkin     /*
13226a2acedbSGabriel L. Somlo      * If link is down and auto-negotiation is supported and ongoing,
13236a2acedbSGabriel L. Somlo      * complete auto-negotiation immediately. This allows us to look
13246a2acedbSGabriel L. Somlo      * at MII_SR_AUTONEG_COMPLETE to infer link status on load.
1325ddcb73b7SMichael S. Tsirkin      */
1326d7a41552SGabriel L. Somlo     if (nc->link_down && have_autoneg(s)) {
1327ddcb73b7SMichael S. Tsirkin         s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
1328ddcb73b7SMichael S. Tsirkin     }
1329ddcb73b7SMichael S. Tsirkin }
1330ddcb73b7SMichael S. Tsirkin 
1331e4b82364SAmos Kong static int e1000_post_load(void *opaque, int version_id)
1332e4b82364SAmos Kong {
1333e4b82364SAmos Kong     E1000State *s = opaque;
1334b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
1335e4b82364SAmos Kong 
1336e9845f09SVincenzo Maffione     if (!(s->compat_flags & E1000_FLAG_MIT)) {
1337e9845f09SVincenzo Maffione         s->mac_reg[ITR] = s->mac_reg[RDTR] = s->mac_reg[RADV] =
1338e9845f09SVincenzo Maffione             s->mac_reg[TADV] = 0;
1339e9845f09SVincenzo Maffione         s->mit_irq_level = false;
1340e9845f09SVincenzo Maffione     }
1341e9845f09SVincenzo Maffione     s->mit_ide = 0;
1342e9845f09SVincenzo Maffione     s->mit_timer_on = false;
1343e9845f09SVincenzo Maffione 
1344e4b82364SAmos Kong     /* nc.link_down can't be migrated, so infer link_down according
1345ddcb73b7SMichael S. Tsirkin      * to link status bit in mac_reg[STATUS].
1346ddcb73b7SMichael S. Tsirkin      * Alternatively, restart link negotiation if it was in progress. */
1347b356f76dSJason Wang     nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0;
13482af234e6SMichael S. Tsirkin 
1349d7a41552SGabriel L. Somlo     if (have_autoneg(s) &&
1350ddcb73b7SMichael S. Tsirkin         !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
1351ddcb73b7SMichael S. Tsirkin         nc->link_down = false;
1352d7a41552SGabriel L. Somlo         timer_mod(s->autoneg_timer,
1353d7a41552SGabriel L. Somlo                   qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
1354ddcb73b7SMichael S. Tsirkin     }
1355e4b82364SAmos Kong 
1356e4b82364SAmos Kong     return 0;
1357e4b82364SAmos Kong }
1358e4b82364SAmos Kong 
1359e9845f09SVincenzo Maffione static bool e1000_mit_state_needed(void *opaque)
1360e9845f09SVincenzo Maffione {
1361e9845f09SVincenzo Maffione     E1000State *s = opaque;
1362e9845f09SVincenzo Maffione 
1363e9845f09SVincenzo Maffione     return s->compat_flags & E1000_FLAG_MIT;
1364e9845f09SVincenzo Maffione }
1365e9845f09SVincenzo Maffione 
1366e9845f09SVincenzo Maffione static const VMStateDescription vmstate_e1000_mit_state = {
1367e9845f09SVincenzo Maffione     .name = "e1000/mit_state",
1368e9845f09SVincenzo Maffione     .version_id = 1,
1369e9845f09SVincenzo Maffione     .minimum_version_id = 1,
1370e9845f09SVincenzo Maffione     .fields = (VMStateField[]) {
1371e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[RDTR], E1000State),
1372e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[RADV], E1000State),
1373e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[TADV], E1000State),
1374e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[ITR], E1000State),
1375e9845f09SVincenzo Maffione         VMSTATE_BOOL(mit_irq_level, E1000State),
1376e9845f09SVincenzo Maffione         VMSTATE_END_OF_LIST()
1377e9845f09SVincenzo Maffione     }
1378e9845f09SVincenzo Maffione };
1379e9845f09SVincenzo Maffione 
1380e482dc3eSJuan Quintela static const VMStateDescription vmstate_e1000 = {
1381e482dc3eSJuan Quintela     .name = "e1000",
1382e482dc3eSJuan Quintela     .version_id = 2,
1383e482dc3eSJuan Quintela     .minimum_version_id = 1,
1384ddcb73b7SMichael S. Tsirkin     .pre_save = e1000_pre_save,
1385e4b82364SAmos Kong     .post_load = e1000_post_load,
1386e482dc3eSJuan Quintela     .fields = (VMStateField[]) {
1387b08340d5SAndreas Färber         VMSTATE_PCI_DEVICE(parent_obj, E1000State),
1388e482dc3eSJuan Quintela         VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */
1389e482dc3eSJuan Quintela         VMSTATE_UNUSED(4), /* Was mmio_base.  */
1390e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_size, E1000State),
1391e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_min_shift, E1000State),
1392e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.val_in, E1000State),
1393e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_in, E1000State),
1394e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_out, E1000State),
1395e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.reading, E1000State),
1396e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.old_eecd, E1000State),
1397e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.ipcss, E1000State),
1398e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.ipcso, E1000State),
1399e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.ipcse, E1000State),
1400e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.tucss, E1000State),
1401e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.tucso, E1000State),
1402e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tucse, E1000State),
1403e482dc3eSJuan Quintela         VMSTATE_UINT32(tx.paylen, E1000State),
1404e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.hdr_len, E1000State),
1405e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.mss, E1000State),
1406e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.size, E1000State),
1407e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tso_frames, E1000State),
1408e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.sum_needed, E1000State),
1409e482dc3eSJuan Quintela         VMSTATE_INT8(tx.ip, E1000State),
1410e482dc3eSJuan Quintela         VMSTATE_INT8(tx.tcp, E1000State),
1411e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.header, E1000State),
1412e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.data, E1000State),
1413e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64),
1414e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20),
1415e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[CTRL], E1000State),
1416e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EECD], E1000State),
1417e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EERD], E1000State),
1418e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPRC], E1000State),
1419e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPTC], E1000State),
1420e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICR], E1000State),
1421e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICS], E1000State),
1422e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMC], E1000State),
1423e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMS], E1000State),
1424e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[LEDCTL], E1000State),
1425e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MANC], E1000State),
1426e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MDIC], E1000State),
1427e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MPC], E1000State),
1428e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[PBA], E1000State),
1429e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RCTL], E1000State),
1430e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAH], E1000State),
1431e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAL], E1000State),
1432e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDH], E1000State),
1433e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDLEN], E1000State),
1434e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDT], E1000State),
1435e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[STATUS], E1000State),
1436e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[SWSM], E1000State),
1437e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TCTL], E1000State),
1438e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAH], E1000State),
1439e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAL], E1000State),
1440e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDH], E1000State),
1441e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDLEN], E1000State),
1442e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDT], E1000State),
1443e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORH], E1000State),
1444e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORL], E1000State),
1445e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTH], E1000State),
1446e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTL], E1000State),
1447e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPR], E1000State),
1448e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPT], E1000State),
1449e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TXDCTL], E1000State),
1450e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[WUFC], E1000State),
1451e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[VET], E1000State),
1452e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32),
1453e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, 128),
1454e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA, 128),
1455e482dc3eSJuan Quintela         VMSTATE_END_OF_LIST()
1456e9845f09SVincenzo Maffione     },
1457e9845f09SVincenzo Maffione     .subsections = (VMStateSubsection[]) {
1458e9845f09SVincenzo Maffione         {
1459e9845f09SVincenzo Maffione             .vmsd = &vmstate_e1000_mit_state,
1460e9845f09SVincenzo Maffione             .needed = e1000_mit_state_needed,
1461e9845f09SVincenzo Maffione         }, {
1462e9845f09SVincenzo Maffione             /* empty */
1463e9845f09SVincenzo Maffione         }
14647c23b892Sbalrog     }
1465e482dc3eSJuan Quintela };
14667c23b892Sbalrog 
14678597f2e1SGabriel L. Somlo /*
14688597f2e1SGabriel L. Somlo  * EEPROM contents documented in Tables 5-2 and 5-3, pp. 98-102.
14698597f2e1SGabriel L. Somlo  * Note: A valid DevId will be inserted during pci_e1000_init().
14708597f2e1SGabriel L. Somlo  */
147188b4e9dbSblueswir1 static const uint16_t e1000_eeprom_template[64] = {
14727c23b892Sbalrog     0x0000, 0x0000, 0x0000, 0x0000,      0xffff, 0x0000,      0x0000, 0x0000,
14738597f2e1SGabriel L. Somlo     0x3000, 0x1000, 0x6403, 0 /*DevId*/, 0x8086, 0 /*DevId*/, 0x8086, 0x3040,
14747c23b892Sbalrog     0x0008, 0x2000, 0x7e14, 0x0048,      0x1000, 0x00d8,      0x0000, 0x2700,
14757c23b892Sbalrog     0x6cc9, 0x3150, 0x0722, 0x040b,      0x0984, 0x0000,      0xc000, 0x0706,
14767c23b892Sbalrog     0x1008, 0x0000, 0x0f04, 0x7fff,      0x4d01, 0xffff,      0xffff, 0xffff,
14777c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
14787c23b892Sbalrog     0x0100, 0x4000, 0x121c, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
14797c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0x0000,
14807c23b892Sbalrog };
14817c23b892Sbalrog 
14827c23b892Sbalrog /* PCI interface */
14837c23b892Sbalrog 
14847c23b892Sbalrog static void
1485ad00a9b9SAvi Kivity e1000_mmio_setup(E1000State *d)
14867c23b892Sbalrog {
1487f65ed4c1Saliguori     int i;
1488f65ed4c1Saliguori     const uint32_t excluded_regs[] = {
1489f65ed4c1Saliguori         E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
1490f65ed4c1Saliguori         E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
1491f65ed4c1Saliguori     };
1492f65ed4c1Saliguori 
1493eedfac6fSPaolo Bonzini     memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d,
1494eedfac6fSPaolo Bonzini                           "e1000-mmio", PNPMMIO_SIZE);
1495ad00a9b9SAvi Kivity     memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
1496f65ed4c1Saliguori     for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
1497ad00a9b9SAvi Kivity         memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
1498ad00a9b9SAvi Kivity                                      excluded_regs[i+1] - excluded_regs[i] - 4);
1499eedfac6fSPaolo Bonzini     memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
15007c23b892Sbalrog }
15017c23b892Sbalrog 
1502b946a153Saliguori static void
15034e68f7a0SStefan Hajnoczi e1000_cleanup(NetClientState *nc)
1504b946a153Saliguori {
1505cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
1506b946a153Saliguori 
1507a03e2aecSMark McLoughlin     s->nic = NULL;
1508b946a153Saliguori }
1509b946a153Saliguori 
1510f90c2bcdSAlex Williamson static void
15114b09be85Saliguori pci_e1000_uninit(PCIDevice *dev)
15124b09be85Saliguori {
1513567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
15144b09be85Saliguori 
1515bc72ad67SAlex Bligh     timer_del(d->autoneg_timer);
1516bc72ad67SAlex Bligh     timer_free(d->autoneg_timer);
1517e9845f09SVincenzo Maffione     timer_del(d->mit_timer);
1518e9845f09SVincenzo Maffione     timer_free(d->mit_timer);
1519ad00a9b9SAvi Kivity     memory_region_destroy(&d->mmio);
1520ad00a9b9SAvi Kivity     memory_region_destroy(&d->io);
1521948ecf21SJason Wang     qemu_del_nic(d->nic);
15224b09be85Saliguori }
15234b09be85Saliguori 
1524a03e2aecSMark McLoughlin static NetClientInfo net_e1000_info = {
15252be64a68SLaszlo Ersek     .type = NET_CLIENT_OPTIONS_KIND_NIC,
1526a03e2aecSMark McLoughlin     .size = sizeof(NICState),
1527a03e2aecSMark McLoughlin     .can_receive = e1000_can_receive,
1528a03e2aecSMark McLoughlin     .receive = e1000_receive,
152997410ddeSVincenzo Maffione     .receive_iov = e1000_receive_iov,
1530a03e2aecSMark McLoughlin     .cleanup = e1000_cleanup,
1531a03e2aecSMark McLoughlin     .link_status_changed = e1000_set_link_status,
1532a03e2aecSMark McLoughlin };
1533a03e2aecSMark McLoughlin 
153481a322d4SGerd Hoffmann static int pci_e1000_init(PCIDevice *pci_dev)
15357c23b892Sbalrog {
1536567a3c9eSPeter Crosthwaite     DeviceState *dev = DEVICE(pci_dev);
1537567a3c9eSPeter Crosthwaite     E1000State *d = E1000(pci_dev);
15388597f2e1SGabriel L. Somlo     PCIDeviceClass *pdc = PCI_DEVICE_GET_CLASS(pci_dev);
15397c23b892Sbalrog     uint8_t *pci_conf;
15407c23b892Sbalrog     uint16_t checksum = 0;
15417c23b892Sbalrog     int i;
1542fbdaa002SGerd Hoffmann     uint8_t *macaddr;
1543aff427a1SChris Wright 
1544b08340d5SAndreas Färber     pci_conf = pci_dev->config;
15457c23b892Sbalrog 
1546a9cbacb0SMichael S. Tsirkin     /* TODO: RST# value should be 0, PCI spec 6.2.4 */
1547a9cbacb0SMichael S. Tsirkin     pci_conf[PCI_CACHE_LINE_SIZE] = 0x10;
15487c23b892Sbalrog 
1549817e0b6fSMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
15507c23b892Sbalrog 
1551ad00a9b9SAvi Kivity     e1000_mmio_setup(d);
15527c23b892Sbalrog 
1553b08340d5SAndreas Färber     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
15547c23b892Sbalrog 
1555b08340d5SAndreas Färber     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io);
15567c23b892Sbalrog 
15577c23b892Sbalrog     memmove(d->eeprom_data, e1000_eeprom_template,
15587c23b892Sbalrog         sizeof e1000_eeprom_template);
1559fbdaa002SGerd Hoffmann     qemu_macaddr_default_if_unset(&d->conf.macaddr);
1560fbdaa002SGerd Hoffmann     macaddr = d->conf.macaddr.a;
15617c23b892Sbalrog     for (i = 0; i < 3; i++)
15629d07d757SPaul Brook         d->eeprom_data[i] = (macaddr[2*i+1]<<8) | macaddr[2*i];
15638597f2e1SGabriel L. Somlo     d->eeprom_data[11] = d->eeprom_data[13] = pdc->device_id;
15647c23b892Sbalrog     for (i = 0; i < EEPROM_CHECKSUM_REG; i++)
15657c23b892Sbalrog         checksum += d->eeprom_data[i];
15667c23b892Sbalrog     checksum = (uint16_t) EEPROM_SUM - checksum;
15677c23b892Sbalrog     d->eeprom_data[EEPROM_CHECKSUM_REG] = checksum;
15687c23b892Sbalrog 
1569a03e2aecSMark McLoughlin     d->nic = qemu_new_nic(&net_e1000_info, &d->conf,
1570567a3c9eSPeter Crosthwaite                           object_get_typename(OBJECT(d)), dev->id, d);
15717c23b892Sbalrog 
1572b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
15731ca4d09aSGleb Natapov 
1574567a3c9eSPeter Crosthwaite     add_boot_device_path(d->conf.bootindex, dev, "/ethernet-phy@0");
15751ca4d09aSGleb Natapov 
1576bc72ad67SAlex Bligh     d->autoneg_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, e1000_autoneg_timer, d);
1577e9845f09SVincenzo Maffione     d->mit_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, e1000_mit_timer, d);
1578b9d03e35SJason Wang 
157981a322d4SGerd Hoffmann     return 0;
15807c23b892Sbalrog }
15819d07d757SPaul Brook 
1582fbdaa002SGerd Hoffmann static void qdev_e1000_reset(DeviceState *dev)
1583fbdaa002SGerd Hoffmann {
1584567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
1585fbdaa002SGerd Hoffmann     e1000_reset(d);
1586fbdaa002SGerd Hoffmann }
1587fbdaa002SGerd Hoffmann 
158840021f08SAnthony Liguori static Property e1000_properties[] = {
1589fbdaa002SGerd Hoffmann     DEFINE_NIC_PROPERTIES(E1000State, conf),
15902af234e6SMichael S. Tsirkin     DEFINE_PROP_BIT("autonegotiation", E1000State,
15912af234e6SMichael S. Tsirkin                     compat_flags, E1000_FLAG_AUTONEG_BIT, true),
1592e9845f09SVincenzo Maffione     DEFINE_PROP_BIT("mitigation", E1000State,
1593e9845f09SVincenzo Maffione                     compat_flags, E1000_FLAG_MIT_BIT, true),
1594fbdaa002SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
159540021f08SAnthony Liguori };
159640021f08SAnthony Liguori 
15978597f2e1SGabriel L. Somlo typedef struct E1000Info {
15988597f2e1SGabriel L. Somlo     const char *name;
15998597f2e1SGabriel L. Somlo     uint16_t   device_id;
16008597f2e1SGabriel L. Somlo     uint8_t    revision;
16018597f2e1SGabriel L. Somlo     uint16_t   phy_id2;
16028597f2e1SGabriel L. Somlo } E1000Info;
16038597f2e1SGabriel L. Somlo 
160440021f08SAnthony Liguori static void e1000_class_init(ObjectClass *klass, void *data)
160540021f08SAnthony Liguori {
160639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
160740021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
16088597f2e1SGabriel L. Somlo     E1000BaseClass *e = E1000_DEVICE_CLASS(klass);
16098597f2e1SGabriel L. Somlo     const E1000Info *info = data;
161040021f08SAnthony Liguori 
161140021f08SAnthony Liguori     k->init = pci_e1000_init;
161240021f08SAnthony Liguori     k->exit = pci_e1000_uninit;
1613c45e5b5bSGerd Hoffmann     k->romfile = "efi-e1000.rom";
161440021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
16158597f2e1SGabriel L. Somlo     k->device_id = info->device_id;
16168597f2e1SGabriel L. Somlo     k->revision = info->revision;
16178597f2e1SGabriel L. Somlo     e->phy_id2 = info->phy_id2;
161840021f08SAnthony Liguori     k->class_id = PCI_CLASS_NETWORK_ETHERNET;
1619125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
162039bffca2SAnthony Liguori     dc->desc = "Intel Gigabit Ethernet";
162139bffca2SAnthony Liguori     dc->reset = qdev_e1000_reset;
162239bffca2SAnthony Liguori     dc->vmsd = &vmstate_e1000;
162339bffca2SAnthony Liguori     dc->props = e1000_properties;
1624fbdaa002SGerd Hoffmann }
162540021f08SAnthony Liguori 
16268597f2e1SGabriel L. Somlo static const TypeInfo e1000_base_info = {
16278597f2e1SGabriel L. Somlo     .name          = TYPE_E1000_BASE,
162839bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
162939bffca2SAnthony Liguori     .instance_size = sizeof(E1000State),
16308597f2e1SGabriel L. Somlo     .class_size    = sizeof(E1000BaseClass),
16318597f2e1SGabriel L. Somlo     .abstract      = true,
16328597f2e1SGabriel L. Somlo };
16338597f2e1SGabriel L. Somlo 
16348597f2e1SGabriel L. Somlo static const E1000Info e1000_devices[] = {
16358597f2e1SGabriel L. Somlo     {
16368597f2e1SGabriel L. Somlo         .name      = "e1000-82540em",
16378597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82540EM,
16388597f2e1SGabriel L. Somlo         .revision  = 0x03,
16398597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
16408597f2e1SGabriel L. Somlo     },
16418597f2e1SGabriel L. Somlo     {
16428597f2e1SGabriel L. Somlo         .name      = "e1000-82544gc",
16438597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82544GC_COPPER,
16448597f2e1SGabriel L. Somlo         .revision  = 0x03,
16458597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_82544x,
16468597f2e1SGabriel L. Somlo     },
16478597f2e1SGabriel L. Somlo     {
16488597f2e1SGabriel L. Somlo         .name      = "e1000-82545em",
16498597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82545EM_COPPER,
16508597f2e1SGabriel L. Somlo         .revision  = 0x03,
16518597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
16528597f2e1SGabriel L. Somlo     },
16538597f2e1SGabriel L. Somlo };
16548597f2e1SGabriel L. Somlo 
16558597f2e1SGabriel L. Somlo static const TypeInfo e1000_default_info = {
16568597f2e1SGabriel L. Somlo     .name          = "e1000",
16578597f2e1SGabriel L. Somlo     .parent        = "e1000-82540em",
16580aab0d3aSGerd Hoffmann };
16590aab0d3aSGerd Hoffmann 
166083f7d43aSAndreas Färber static void e1000_register_types(void)
16619d07d757SPaul Brook {
16628597f2e1SGabriel L. Somlo     int i;
16638597f2e1SGabriel L. Somlo 
16648597f2e1SGabriel L. Somlo     type_register_static(&e1000_base_info);
16658597f2e1SGabriel L. Somlo     for (i = 0; i < ARRAY_SIZE(e1000_devices); i++) {
16668597f2e1SGabriel L. Somlo         const E1000Info *info = &e1000_devices[i];
16678597f2e1SGabriel L. Somlo         TypeInfo type_info = {};
16688597f2e1SGabriel L. Somlo 
16698597f2e1SGabriel L. Somlo         type_info.name = info->name;
16708597f2e1SGabriel L. Somlo         type_info.parent = TYPE_E1000_BASE;
16718597f2e1SGabriel L. Somlo         type_info.class_data = (void *)info;
16728597f2e1SGabriel L. Somlo         type_info.class_init = e1000_class_init;
16738597f2e1SGabriel L. Somlo 
16748597f2e1SGabriel L. Somlo         type_register(&type_info);
16758597f2e1SGabriel L. Somlo     }
16768597f2e1SGabriel L. Somlo     type_register_static(&e1000_default_info);
16779d07d757SPaul Brook }
16789d07d757SPaul Brook 
167983f7d43aSAndreas Färber type_init(e1000_register_types)
1680