xref: /qemu/hw/net/e1000.c (revision 4e60a250d395ef0d04eb8b6489cc5f7615a8909b)
17c23b892Sbalrog /*
27c23b892Sbalrog  * QEMU e1000 emulation
37c23b892Sbalrog  *
42758aa52SMichael S. Tsirkin  * Software developer's manual:
52758aa52SMichael S. Tsirkin  * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
62758aa52SMichael S. Tsirkin  *
77c23b892Sbalrog  * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
87c23b892Sbalrog  * Copyright (c) 2008 Qumranet
97c23b892Sbalrog  * Based on work done by:
107c23b892Sbalrog  * Copyright (c) 2007 Dan Aloni
117c23b892Sbalrog  * Copyright (c) 2004 Antony T Curtis
127c23b892Sbalrog  *
137c23b892Sbalrog  * This library is free software; you can redistribute it and/or
147c23b892Sbalrog  * modify it under the terms of the GNU Lesser General Public
157c23b892Sbalrog  * License as published by the Free Software Foundation; either
167c23b892Sbalrog  * version 2 of the License, or (at your option) any later version.
177c23b892Sbalrog  *
187c23b892Sbalrog  * This library is distributed in the hope that it will be useful,
197c23b892Sbalrog  * but WITHOUT ANY WARRANTY; without even the implied warranty of
207c23b892Sbalrog  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
217c23b892Sbalrog  * Lesser General Public License for more details.
227c23b892Sbalrog  *
237c23b892Sbalrog  * You should have received a copy of the GNU Lesser General Public
248167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
257c23b892Sbalrog  */
267c23b892Sbalrog 
277c23b892Sbalrog 
2883c9f4caSPaolo Bonzini #include "hw/hw.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
301422e32dSPaolo Bonzini #include "net/net.h"
317200ac3cSMark McLoughlin #include "net/checksum.h"
3283c9f4caSPaolo Bonzini #include "hw/loader.h"
339c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
349c17d615SPaolo Bonzini #include "sysemu/dma.h"
3597410ddeSVincenzo Maffione #include "qemu/iov.h"
3620302e71SMichael S. Tsirkin #include "qemu/range.h"
377c23b892Sbalrog 
3847b43a1fSPaolo Bonzini #include "e1000_regs.h"
397c23b892Sbalrog 
4027124888SJes Sorensen #define E1000_DEBUG
417c23b892Sbalrog 
4227124888SJes Sorensen #ifdef E1000_DEBUG
437c23b892Sbalrog enum {
447c23b892Sbalrog     DEBUG_GENERAL,	DEBUG_IO,	DEBUG_MMIO,	DEBUG_INTERRUPT,
457c23b892Sbalrog     DEBUG_RX,		DEBUG_TX,	DEBUG_MDIC,	DEBUG_EEPROM,
467c23b892Sbalrog     DEBUG_UNKNOWN,	DEBUG_TXSUM,	DEBUG_TXERR,	DEBUG_RXERR,
47f9c1cdf4SJason Wang     DEBUG_RXFILTER,     DEBUG_PHY,      DEBUG_NOTYET,
487c23b892Sbalrog };
497c23b892Sbalrog #define DBGBIT(x)	(1<<DEBUG_##x)
507c23b892Sbalrog static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL);
517c23b892Sbalrog 
526c7f4b47SBlue Swirl #define	DBGOUT(what, fmt, ...) do { \
537c23b892Sbalrog     if (debugflags & DBGBIT(what)) \
546c7f4b47SBlue Swirl         fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \
557c23b892Sbalrog     } while (0)
567c23b892Sbalrog #else
576c7f4b47SBlue Swirl #define	DBGOUT(what, fmt, ...) do {} while (0)
587c23b892Sbalrog #endif
597c23b892Sbalrog 
607c23b892Sbalrog #define IOPORT_SIZE       0x40
61e94bbefeSaurel32 #define PNPMMIO_SIZE      0x20000
6278aeb23eSStefan Hajnoczi #define MIN_BUF_SIZE      60 /* Min. octets in an ethernet frame sans FCS */
637c23b892Sbalrog 
64b0d9ffcdSMichael Contreras /* this is the size past which hardware will drop packets when setting LPE=0 */
65b0d9ffcdSMichael Contreras #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
662c0331f4SMichael Contreras /* this is the size past which hardware will drop packets when setting LPE=1 */
672c0331f4SMichael Contreras #define MAXIMUM_ETHERNET_LPE_SIZE 16384
68b0d9ffcdSMichael Contreras 
6997410ddeSVincenzo Maffione #define MAXIMUM_ETHERNET_HDR_LEN (14+4)
7097410ddeSVincenzo Maffione 
717c23b892Sbalrog /*
727c23b892Sbalrog  * HW models:
738597f2e1SGabriel L. Somlo  *  E1000_DEV_ID_82540EM works with Windows, Linux, and OS X <= 10.8
747c23b892Sbalrog  *  E1000_DEV_ID_82544GC_COPPER appears to work; not well tested
758597f2e1SGabriel L. Somlo  *  E1000_DEV_ID_82545EM_COPPER works with Linux and OS X >= 10.6
767c23b892Sbalrog  *  Others never tested
777c23b892Sbalrog  */
787c23b892Sbalrog 
797c23b892Sbalrog typedef struct E1000State_st {
80b08340d5SAndreas Färber     /*< private >*/
81b08340d5SAndreas Färber     PCIDevice parent_obj;
82b08340d5SAndreas Färber     /*< public >*/
83b08340d5SAndreas Färber 
84a03e2aecSMark McLoughlin     NICState *nic;
85fbdaa002SGerd Hoffmann     NICConf conf;
86ad00a9b9SAvi Kivity     MemoryRegion mmio;
87ad00a9b9SAvi Kivity     MemoryRegion io;
887c23b892Sbalrog 
897c23b892Sbalrog     uint32_t mac_reg[0x8000];
907c23b892Sbalrog     uint16_t phy_reg[0x20];
917c23b892Sbalrog     uint16_t eeprom_data[64];
927c23b892Sbalrog 
937c23b892Sbalrog     uint32_t rxbuf_size;
947c23b892Sbalrog     uint32_t rxbuf_min_shift;
957c23b892Sbalrog     struct e1000_tx {
967c23b892Sbalrog         unsigned char header[256];
978f2e8d1fSaliguori         unsigned char vlan_header[4];
98b10fec9bSStefan Weil         /* Fields vlan and data must not be reordered or separated. */
998f2e8d1fSaliguori         unsigned char vlan[4];
1007c23b892Sbalrog         unsigned char data[0x10000];
1017c23b892Sbalrog         uint16_t size;
1027c23b892Sbalrog         unsigned char sum_needed;
1038f2e8d1fSaliguori         unsigned char vlan_needed;
1047c23b892Sbalrog         uint8_t ipcss;
1057c23b892Sbalrog         uint8_t ipcso;
1067c23b892Sbalrog         uint16_t ipcse;
1077c23b892Sbalrog         uint8_t tucss;
1087c23b892Sbalrog         uint8_t tucso;
1097c23b892Sbalrog         uint16_t tucse;
1107c23b892Sbalrog         uint8_t hdr_len;
1117c23b892Sbalrog         uint16_t mss;
1127c23b892Sbalrog         uint32_t paylen;
1137c23b892Sbalrog         uint16_t tso_frames;
1147c23b892Sbalrog         char tse;
115b6c4f71fSblueswir1         int8_t ip;
116b6c4f71fSblueswir1         int8_t tcp;
1171b0009dbSbalrog         char cptse;     // current packet tse bit
1187c23b892Sbalrog     } tx;
1197c23b892Sbalrog 
1207c23b892Sbalrog     struct {
1217c23b892Sbalrog         uint32_t val_in;	// shifted in from guest driver
1227c23b892Sbalrog         uint16_t bitnum_in;
1237c23b892Sbalrog         uint16_t bitnum_out;
1247c23b892Sbalrog         uint16_t reading;
1257c23b892Sbalrog         uint32_t old_eecd;
1267c23b892Sbalrog     } eecd_state;
127b9d03e35SJason Wang 
128b9d03e35SJason Wang     QEMUTimer *autoneg_timer;
1292af234e6SMichael S. Tsirkin 
130e9845f09SVincenzo Maffione     QEMUTimer *mit_timer;      /* Mitigation timer. */
131e9845f09SVincenzo Maffione     bool mit_timer_on;         /* Mitigation timer is running. */
132e9845f09SVincenzo Maffione     bool mit_irq_level;        /* Tracks interrupt pin level. */
133e9845f09SVincenzo Maffione     uint32_t mit_ide;          /* Tracks E1000_TXD_CMD_IDE bit. */
134e9845f09SVincenzo Maffione 
1352af234e6SMichael S. Tsirkin /* Compatibility flags for migration to/from qemu 1.3.0 and older */
1362af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG_BIT 0
137e9845f09SVincenzo Maffione #define E1000_FLAG_MIT_BIT 1
1382af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG (1 << E1000_FLAG_AUTONEG_BIT)
139e9845f09SVincenzo Maffione #define E1000_FLAG_MIT (1 << E1000_FLAG_MIT_BIT)
1402af234e6SMichael S. Tsirkin     uint32_t compat_flags;
1417c23b892Sbalrog } E1000State;
1427c23b892Sbalrog 
1438597f2e1SGabriel L. Somlo typedef struct E1000BaseClass {
1448597f2e1SGabriel L. Somlo     PCIDeviceClass parent_class;
1458597f2e1SGabriel L. Somlo     uint16_t phy_id2;
1468597f2e1SGabriel L. Somlo } E1000BaseClass;
1478597f2e1SGabriel L. Somlo 
1488597f2e1SGabriel L. Somlo #define TYPE_E1000_BASE "e1000-base"
149567a3c9eSPeter Crosthwaite 
150567a3c9eSPeter Crosthwaite #define E1000(obj) \
1518597f2e1SGabriel L. Somlo     OBJECT_CHECK(E1000State, (obj), TYPE_E1000_BASE)
1528597f2e1SGabriel L. Somlo 
1538597f2e1SGabriel L. Somlo #define E1000_DEVICE_CLASS(klass) \
1548597f2e1SGabriel L. Somlo      OBJECT_CLASS_CHECK(E1000BaseClass, (klass), TYPE_E1000_BASE)
1558597f2e1SGabriel L. Somlo #define E1000_DEVICE_GET_CLASS(obj) \
1568597f2e1SGabriel L. Somlo     OBJECT_GET_CLASS(E1000BaseClass, (obj), TYPE_E1000_BASE)
157567a3c9eSPeter Crosthwaite 
1587c23b892Sbalrog #define	defreg(x)	x = (E1000_##x>>2)
1597c23b892Sbalrog enum {
1607c23b892Sbalrog     defreg(CTRL),	defreg(EECD),	defreg(EERD),	defreg(GPRC),
1617c23b892Sbalrog     defreg(GPTC),	defreg(ICR),	defreg(ICS),	defreg(IMC),
1627c23b892Sbalrog     defreg(IMS),	defreg(LEDCTL),	defreg(MANC),	defreg(MDIC),
1637c23b892Sbalrog     defreg(MPC),	defreg(PBA),	defreg(RCTL),	defreg(RDBAH),
1647c23b892Sbalrog     defreg(RDBAL),	defreg(RDH),	defreg(RDLEN),	defreg(RDT),
1657c23b892Sbalrog     defreg(STATUS),	defreg(SWSM),	defreg(TCTL),	defreg(TDBAH),
1667c23b892Sbalrog     defreg(TDBAL),	defreg(TDH),	defreg(TDLEN),	defreg(TDT),
1677c23b892Sbalrog     defreg(TORH),	defreg(TORL),	defreg(TOTH),	defreg(TOTL),
1687c23b892Sbalrog     defreg(TPR),	defreg(TPT),	defreg(TXDCTL),	defreg(WUFC),
1698f2e8d1fSaliguori     defreg(RA),		defreg(MTA),	defreg(CRCERRS),defreg(VFTA),
170e9845f09SVincenzo Maffione     defreg(VET),        defreg(RDTR),   defreg(RADV),   defreg(TADV),
171e9845f09SVincenzo Maffione     defreg(ITR),
1727c23b892Sbalrog };
1737c23b892Sbalrog 
17471aadd3cSJason Wang static void
17571aadd3cSJason Wang e1000_link_down(E1000State *s)
17671aadd3cSJason Wang {
17771aadd3cSJason Wang     s->mac_reg[STATUS] &= ~E1000_STATUS_LU;
17871aadd3cSJason Wang     s->phy_reg[PHY_STATUS] &= ~MII_SR_LINK_STATUS;
1796a2acedbSGabriel L. Somlo     s->phy_reg[PHY_STATUS] &= ~MII_SR_AUTONEG_COMPLETE;
1806883b591SGabriel L. Somlo     s->phy_reg[PHY_LP_ABILITY] &= ~MII_LPAR_LPACK;
18171aadd3cSJason Wang }
18271aadd3cSJason Wang 
18371aadd3cSJason Wang static void
18471aadd3cSJason Wang e1000_link_up(E1000State *s)
18571aadd3cSJason Wang {
18671aadd3cSJason Wang     s->mac_reg[STATUS] |= E1000_STATUS_LU;
18771aadd3cSJason Wang     s->phy_reg[PHY_STATUS] |= MII_SR_LINK_STATUS;
18871aadd3cSJason Wang }
18971aadd3cSJason Wang 
1901195fed9SGabriel L. Somlo static bool
1911195fed9SGabriel L. Somlo have_autoneg(E1000State *s)
1921195fed9SGabriel L. Somlo {
1931195fed9SGabriel L. Somlo     return (s->compat_flags & E1000_FLAG_AUTONEG) &&
1941195fed9SGabriel L. Somlo            (s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN);
1951195fed9SGabriel L. Somlo }
1961195fed9SGabriel L. Somlo 
197b9d03e35SJason Wang static void
198b9d03e35SJason Wang set_phy_ctrl(E1000State *s, int index, uint16_t val)
199b9d03e35SJason Wang {
2001195fed9SGabriel L. Somlo     /* bits 0-5 reserved; MII_CR_[RESTART_AUTO_NEG,RESET] are self clearing */
2011195fed9SGabriel L. Somlo     s->phy_reg[PHY_CTRL] = val & ~(0x3f |
2021195fed9SGabriel L. Somlo                                    MII_CR_RESET |
2031195fed9SGabriel L. Somlo                                    MII_CR_RESTART_AUTO_NEG);
2041195fed9SGabriel L. Somlo 
2052af234e6SMichael S. Tsirkin     /*
2062af234e6SMichael S. Tsirkin      * QEMU 1.3 does not support link auto-negotiation emulation, so if we
2072af234e6SMichael S. Tsirkin      * migrate during auto negotiation, after migration the link will be
2082af234e6SMichael S. Tsirkin      * down.
2092af234e6SMichael S. Tsirkin      */
2101195fed9SGabriel L. Somlo     if (have_autoneg(s) && (val & MII_CR_RESTART_AUTO_NEG)) {
211b9d03e35SJason Wang         e1000_link_down(s);
212b9d03e35SJason Wang         DBGOUT(PHY, "Start link auto negotiation\n");
2131195fed9SGabriel L. Somlo         timer_mod(s->autoneg_timer,
2141195fed9SGabriel L. Somlo                   qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
215b9d03e35SJason Wang     }
216b9d03e35SJason Wang }
217b9d03e35SJason Wang 
218b9d03e35SJason Wang static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = {
219b9d03e35SJason Wang     [PHY_CTRL] = set_phy_ctrl,
220b9d03e35SJason Wang };
221b9d03e35SJason Wang 
222b9d03e35SJason Wang enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) };
223b9d03e35SJason Wang 
2247c23b892Sbalrog enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W };
22588b4e9dbSblueswir1 static const char phy_regcap[0x20] = {
2267c23b892Sbalrog     [PHY_STATUS] = PHY_R,	[M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW,
2277c23b892Sbalrog     [PHY_ID1] = PHY_R,		[M88E1000_PHY_SPEC_CTRL] = PHY_RW,
2287c23b892Sbalrog     [PHY_CTRL] = PHY_RW,	[PHY_1000T_CTRL] = PHY_RW,
2297c23b892Sbalrog     [PHY_LP_ABILITY] = PHY_R,	[PHY_1000T_STATUS] = PHY_R,
2307c23b892Sbalrog     [PHY_AUTONEG_ADV] = PHY_RW,	[M88E1000_RX_ERR_CNTR] = PHY_R,
2316883b591SGabriel L. Somlo     [PHY_ID2] = PHY_R,		[M88E1000_PHY_SPEC_STATUS] = PHY_R,
2326883b591SGabriel L. Somlo     [PHY_AUTONEG_EXP] = PHY_R,
2337c23b892Sbalrog };
2347c23b892Sbalrog 
2358597f2e1SGabriel L. Somlo /* PHY_ID2 documented in 8254x_GBe_SDM.pdf, pp. 250 */
236814cd3acSMichael S. Tsirkin static const uint16_t phy_reg_init[] = {
2379616c290SGabriel L. Somlo     [PHY_CTRL] =   MII_CR_SPEED_SELECT_MSB |
2389616c290SGabriel L. Somlo                    MII_CR_FULL_DUPLEX |
2399616c290SGabriel L. Somlo                    MII_CR_AUTO_NEG_EN,
2409616c290SGabriel L. Somlo 
2419616c290SGabriel L. Somlo     [PHY_STATUS] = MII_SR_EXTENDED_CAPS |
2429616c290SGabriel L. Somlo                    MII_SR_LINK_STATUS |   /* link initially up */
2439616c290SGabriel L. Somlo                    MII_SR_AUTONEG_CAPS |
2449616c290SGabriel L. Somlo                    /* MII_SR_AUTONEG_COMPLETE: initially NOT completed */
2459616c290SGabriel L. Somlo                    MII_SR_PREAMBLE_SUPPRESS |
2469616c290SGabriel L. Somlo                    MII_SR_EXTENDED_STATUS |
2479616c290SGabriel L. Somlo                    MII_SR_10T_HD_CAPS |
2489616c290SGabriel L. Somlo                    MII_SR_10T_FD_CAPS |
2499616c290SGabriel L. Somlo                    MII_SR_100X_HD_CAPS |
2509616c290SGabriel L. Somlo                    MII_SR_100X_FD_CAPS,
2519616c290SGabriel L. Somlo 
2529616c290SGabriel L. Somlo     [PHY_ID1] = 0x141,
2539616c290SGabriel L. Somlo     /* [PHY_ID2] configured per DevId, from e1000_reset() */
2549616c290SGabriel L. Somlo     [PHY_AUTONEG_ADV] = 0xde1,
2559616c290SGabriel L. Somlo     [PHY_LP_ABILITY] = 0x1e0,
2569616c290SGabriel L. Somlo     [PHY_1000T_CTRL] = 0x0e00,
2579616c290SGabriel L. Somlo     [PHY_1000T_STATUS] = 0x3c00,
2589616c290SGabriel L. Somlo     [M88E1000_PHY_SPEC_CTRL] = 0x360,
259814cd3acSMichael S. Tsirkin     [M88E1000_PHY_SPEC_STATUS] = 0xac00,
2609616c290SGabriel L. Somlo     [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60,
261814cd3acSMichael S. Tsirkin };
262814cd3acSMichael S. Tsirkin 
263814cd3acSMichael S. Tsirkin static const uint32_t mac_reg_init[] = {
264814cd3acSMichael S. Tsirkin     [PBA] =     0x00100030,
265814cd3acSMichael S. Tsirkin     [LEDCTL] =  0x602,
266814cd3acSMichael S. Tsirkin     [CTRL] =    E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 |
267814cd3acSMichael S. Tsirkin                 E1000_CTRL_SPD_1000 | E1000_CTRL_SLU,
268814cd3acSMichael S. Tsirkin     [STATUS] =  0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE |
269814cd3acSMichael S. Tsirkin                 E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK |
270814cd3acSMichael S. Tsirkin                 E1000_STATUS_SPEED_1000 | E1000_STATUS_FD |
271814cd3acSMichael S. Tsirkin                 E1000_STATUS_LU,
272814cd3acSMichael S. Tsirkin     [MANC] =    E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN |
273814cd3acSMichael S. Tsirkin                 E1000_MANC_ARP_EN | E1000_MANC_0298_EN |
274814cd3acSMichael S. Tsirkin                 E1000_MANC_RMCP_EN,
275814cd3acSMichael S. Tsirkin };
276814cd3acSMichael S. Tsirkin 
277e9845f09SVincenzo Maffione /* Helper function, *curr == 0 means the value is not set */
278e9845f09SVincenzo Maffione static inline void
279e9845f09SVincenzo Maffione mit_update_delay(uint32_t *curr, uint32_t value)
280e9845f09SVincenzo Maffione {
281e9845f09SVincenzo Maffione     if (value && (*curr == 0 || value < *curr)) {
282e9845f09SVincenzo Maffione         *curr = value;
283e9845f09SVincenzo Maffione     }
284e9845f09SVincenzo Maffione }
285e9845f09SVincenzo Maffione 
2867c23b892Sbalrog static void
2877c23b892Sbalrog set_interrupt_cause(E1000State *s, int index, uint32_t val)
2887c23b892Sbalrog {
289b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
290e9845f09SVincenzo Maffione     uint32_t pending_ints;
291e9845f09SVincenzo Maffione     uint32_t mit_delay;
292b08340d5SAndreas Färber 
2937c23b892Sbalrog     s->mac_reg[ICR] = val;
294a52a8841SMichael S. Tsirkin 
295a52a8841SMichael S. Tsirkin     /*
296a52a8841SMichael S. Tsirkin      * Make sure ICR and ICS registers have the same value.
297a52a8841SMichael S. Tsirkin      * The spec says that the ICS register is write-only.  However in practice,
298a52a8841SMichael S. Tsirkin      * on real hardware ICS is readable, and for reads it has the same value as
299a52a8841SMichael S. Tsirkin      * ICR (except that ICS does not have the clear on read behaviour of ICR).
300a52a8841SMichael S. Tsirkin      *
301a52a8841SMichael S. Tsirkin      * The VxWorks PRO/1000 driver uses this behaviour.
302a52a8841SMichael S. Tsirkin      */
303b1332393SBill Paul     s->mac_reg[ICS] = val;
304a52a8841SMichael S. Tsirkin 
305e9845f09SVincenzo Maffione     pending_ints = (s->mac_reg[IMS] & s->mac_reg[ICR]);
306e9845f09SVincenzo Maffione     if (!s->mit_irq_level && pending_ints) {
307e9845f09SVincenzo Maffione         /*
308e9845f09SVincenzo Maffione          * Here we detect a potential raising edge. We postpone raising the
309e9845f09SVincenzo Maffione          * interrupt line if we are inside the mitigation delay window
310e9845f09SVincenzo Maffione          * (s->mit_timer_on == 1).
311e9845f09SVincenzo Maffione          * We provide a partial implementation of interrupt mitigation,
312e9845f09SVincenzo Maffione          * emulating only RADV, TADV and ITR (lower 16 bits, 1024ns units for
313e9845f09SVincenzo Maffione          * RADV and TADV, 256ns units for ITR). RDTR is only used to enable
314e9845f09SVincenzo Maffione          * RADV; relative timers based on TIDV and RDTR are not implemented.
315e9845f09SVincenzo Maffione          */
316e9845f09SVincenzo Maffione         if (s->mit_timer_on) {
317e9845f09SVincenzo Maffione             return;
318e9845f09SVincenzo Maffione         }
319e9845f09SVincenzo Maffione         if (s->compat_flags & E1000_FLAG_MIT) {
320e9845f09SVincenzo Maffione             /* Compute the next mitigation delay according to pending
321e9845f09SVincenzo Maffione              * interrupts and the current values of RADV (provided
322e9845f09SVincenzo Maffione              * RDTR!=0), TADV and ITR.
323e9845f09SVincenzo Maffione              * Then rearm the timer.
324e9845f09SVincenzo Maffione              */
325e9845f09SVincenzo Maffione             mit_delay = 0;
326e9845f09SVincenzo Maffione             if (s->mit_ide &&
327e9845f09SVincenzo Maffione                     (pending_ints & (E1000_ICR_TXQE | E1000_ICR_TXDW))) {
328e9845f09SVincenzo Maffione                 mit_update_delay(&mit_delay, s->mac_reg[TADV] * 4);
329e9845f09SVincenzo Maffione             }
330e9845f09SVincenzo Maffione             if (s->mac_reg[RDTR] && (pending_ints & E1000_ICS_RXT0)) {
331e9845f09SVincenzo Maffione                 mit_update_delay(&mit_delay, s->mac_reg[RADV] * 4);
332e9845f09SVincenzo Maffione             }
333e9845f09SVincenzo Maffione             mit_update_delay(&mit_delay, s->mac_reg[ITR]);
334e9845f09SVincenzo Maffione 
335e9845f09SVincenzo Maffione             if (mit_delay) {
336e9845f09SVincenzo Maffione                 s->mit_timer_on = 1;
337e9845f09SVincenzo Maffione                 timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
338e9845f09SVincenzo Maffione                           mit_delay * 256);
339e9845f09SVincenzo Maffione             }
340e9845f09SVincenzo Maffione             s->mit_ide = 0;
341e9845f09SVincenzo Maffione         }
342e9845f09SVincenzo Maffione     }
343e9845f09SVincenzo Maffione 
344e9845f09SVincenzo Maffione     s->mit_irq_level = (pending_ints != 0);
3459e64f8a3SMarcel Apfelbaum     pci_set_irq(d, s->mit_irq_level);
346e9845f09SVincenzo Maffione }
347e9845f09SVincenzo Maffione 
348e9845f09SVincenzo Maffione static void
349e9845f09SVincenzo Maffione e1000_mit_timer(void *opaque)
350e9845f09SVincenzo Maffione {
351e9845f09SVincenzo Maffione     E1000State *s = opaque;
352e9845f09SVincenzo Maffione 
353e9845f09SVincenzo Maffione     s->mit_timer_on = 0;
354e9845f09SVincenzo Maffione     /* Call set_interrupt_cause to update the irq level (if necessary). */
355e9845f09SVincenzo Maffione     set_interrupt_cause(s, 0, s->mac_reg[ICR]);
3567c23b892Sbalrog }
3577c23b892Sbalrog 
3587c23b892Sbalrog static void
3597c23b892Sbalrog set_ics(E1000State *s, int index, uint32_t val)
3607c23b892Sbalrog {
3617c23b892Sbalrog     DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR],
3627c23b892Sbalrog         s->mac_reg[IMS]);
3637c23b892Sbalrog     set_interrupt_cause(s, 0, val | s->mac_reg[ICR]);
3647c23b892Sbalrog }
3657c23b892Sbalrog 
366d52aec95SGabriel L. Somlo static void
367d52aec95SGabriel L. Somlo e1000_autoneg_timer(void *opaque)
368d52aec95SGabriel L. Somlo {
369d52aec95SGabriel L. Somlo     E1000State *s = opaque;
370d52aec95SGabriel L. Somlo     if (!qemu_get_queue(s->nic)->link_down) {
371d52aec95SGabriel L. Somlo         e1000_link_up(s);
372d52aec95SGabriel L. Somlo         s->phy_reg[PHY_LP_ABILITY] |= MII_LPAR_LPACK;
373d52aec95SGabriel L. Somlo         s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
374d52aec95SGabriel L. Somlo         DBGOUT(PHY, "Auto negotiation is completed\n");
375d52aec95SGabriel L. Somlo         set_ics(s, 0, E1000_ICS_LSC); /* signal link status change to guest */
376d52aec95SGabriel L. Somlo     }
377d52aec95SGabriel L. Somlo }
378d52aec95SGabriel L. Somlo 
3797c23b892Sbalrog static int
3807c23b892Sbalrog rxbufsize(uint32_t v)
3817c23b892Sbalrog {
3827c23b892Sbalrog     v &= E1000_RCTL_BSEX | E1000_RCTL_SZ_16384 | E1000_RCTL_SZ_8192 |
3837c23b892Sbalrog          E1000_RCTL_SZ_4096 | E1000_RCTL_SZ_2048 | E1000_RCTL_SZ_1024 |
3847c23b892Sbalrog          E1000_RCTL_SZ_512 | E1000_RCTL_SZ_256;
3857c23b892Sbalrog     switch (v) {
3867c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_16384:
3877c23b892Sbalrog         return 16384;
3887c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_8192:
3897c23b892Sbalrog         return 8192;
3907c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_4096:
3917c23b892Sbalrog         return 4096;
3927c23b892Sbalrog     case E1000_RCTL_SZ_1024:
3937c23b892Sbalrog         return 1024;
3947c23b892Sbalrog     case E1000_RCTL_SZ_512:
3957c23b892Sbalrog         return 512;
3967c23b892Sbalrog     case E1000_RCTL_SZ_256:
3977c23b892Sbalrog         return 256;
3987c23b892Sbalrog     }
3997c23b892Sbalrog     return 2048;
4007c23b892Sbalrog }
4017c23b892Sbalrog 
402814cd3acSMichael S. Tsirkin static void e1000_reset(void *opaque)
403814cd3acSMichael S. Tsirkin {
404814cd3acSMichael S. Tsirkin     E1000State *d = opaque;
4058597f2e1SGabriel L. Somlo     E1000BaseClass *edc = E1000_DEVICE_GET_CLASS(d);
406372254c6SGabriel L. Somlo     uint8_t *macaddr = d->conf.macaddr.a;
407372254c6SGabriel L. Somlo     int i;
408814cd3acSMichael S. Tsirkin 
409bc72ad67SAlex Bligh     timer_del(d->autoneg_timer);
410e9845f09SVincenzo Maffione     timer_del(d->mit_timer);
411e9845f09SVincenzo Maffione     d->mit_timer_on = 0;
412e9845f09SVincenzo Maffione     d->mit_irq_level = 0;
413e9845f09SVincenzo Maffione     d->mit_ide = 0;
414814cd3acSMichael S. Tsirkin     memset(d->phy_reg, 0, sizeof d->phy_reg);
415814cd3acSMichael S. Tsirkin     memmove(d->phy_reg, phy_reg_init, sizeof phy_reg_init);
4168597f2e1SGabriel L. Somlo     d->phy_reg[PHY_ID2] = edc->phy_id2;
417814cd3acSMichael S. Tsirkin     memset(d->mac_reg, 0, sizeof d->mac_reg);
418814cd3acSMichael S. Tsirkin     memmove(d->mac_reg, mac_reg_init, sizeof mac_reg_init);
419814cd3acSMichael S. Tsirkin     d->rxbuf_min_shift = 1;
420814cd3acSMichael S. Tsirkin     memset(&d->tx, 0, sizeof d->tx);
421814cd3acSMichael S. Tsirkin 
422b356f76dSJason Wang     if (qemu_get_queue(d->nic)->link_down) {
42371aadd3cSJason Wang         e1000_link_down(d);
424814cd3acSMichael S. Tsirkin     }
425372254c6SGabriel L. Somlo 
426372254c6SGabriel L. Somlo     /* Some guests expect pre-initialized RAH/RAL (AddrValid flag + MACaddr) */
427372254c6SGabriel L. Somlo     d->mac_reg[RA] = 0;
428372254c6SGabriel L. Somlo     d->mac_reg[RA + 1] = E1000_RAH_AV;
429372254c6SGabriel L. Somlo     for (i = 0; i < 4; i++) {
430372254c6SGabriel L. Somlo         d->mac_reg[RA] |= macaddr[i] << (8 * i);
431372254c6SGabriel L. Somlo         d->mac_reg[RA + 1] |= (i < 2) ? macaddr[i + 4] << (8 * i) : 0;
432372254c6SGabriel L. Somlo     }
433655d3b63SAmos Kong     qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
434814cd3acSMichael S. Tsirkin }
435814cd3acSMichael S. Tsirkin 
4367c23b892Sbalrog static void
437cab3c825SKevin Wolf set_ctrl(E1000State *s, int index, uint32_t val)
438cab3c825SKevin Wolf {
439cab3c825SKevin Wolf     /* RST is self clearing */
440cab3c825SKevin Wolf     s->mac_reg[CTRL] = val & ~E1000_CTRL_RST;
441cab3c825SKevin Wolf }
442cab3c825SKevin Wolf 
443cab3c825SKevin Wolf static void
4447c23b892Sbalrog set_rx_control(E1000State *s, int index, uint32_t val)
4457c23b892Sbalrog {
4467c23b892Sbalrog     s->mac_reg[RCTL] = val;
4477c23b892Sbalrog     s->rxbuf_size = rxbufsize(val);
4487c23b892Sbalrog     s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1;
4497c23b892Sbalrog     DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT],
4507c23b892Sbalrog            s->mac_reg[RCTL]);
451b356f76dSJason Wang     qemu_flush_queued_packets(qemu_get_queue(s->nic));
4527c23b892Sbalrog }
4537c23b892Sbalrog 
4547c23b892Sbalrog static void
4557c23b892Sbalrog set_mdic(E1000State *s, int index, uint32_t val)
4567c23b892Sbalrog {
4577c23b892Sbalrog     uint32_t data = val & E1000_MDIC_DATA_MASK;
4587c23b892Sbalrog     uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
4597c23b892Sbalrog 
4607c23b892Sbalrog     if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy #
4617c23b892Sbalrog         val = s->mac_reg[MDIC] | E1000_MDIC_ERROR;
4627c23b892Sbalrog     else if (val & E1000_MDIC_OP_READ) {
4637c23b892Sbalrog         DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr);
4647c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_R)) {
4657c23b892Sbalrog             DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr);
4667c23b892Sbalrog             val |= E1000_MDIC_ERROR;
4677c23b892Sbalrog         } else
4687c23b892Sbalrog             val = (val ^ data) | s->phy_reg[addr];
4697c23b892Sbalrog     } else if (val & E1000_MDIC_OP_WRITE) {
4707c23b892Sbalrog         DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data);
4717c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_W)) {
4727c23b892Sbalrog             DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr);
4737c23b892Sbalrog             val |= E1000_MDIC_ERROR;
474b9d03e35SJason Wang         } else {
475b9d03e35SJason Wang             if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) {
476b9d03e35SJason Wang                 phyreg_writeops[addr](s, index, data);
4771195fed9SGabriel L. Somlo             } else {
4787c23b892Sbalrog                 s->phy_reg[addr] = data;
4797c23b892Sbalrog             }
480b9d03e35SJason Wang         }
4811195fed9SGabriel L. Somlo     }
4827c23b892Sbalrog     s->mac_reg[MDIC] = val | E1000_MDIC_READY;
48317fbbb0bSJason Wang 
48417fbbb0bSJason Wang     if (val & E1000_MDIC_INT_EN) {
4857c23b892Sbalrog         set_ics(s, 0, E1000_ICR_MDAC);
4867c23b892Sbalrog     }
48717fbbb0bSJason Wang }
4887c23b892Sbalrog 
4897c23b892Sbalrog static uint32_t
4907c23b892Sbalrog get_eecd(E1000State *s, int index)
4917c23b892Sbalrog {
4927c23b892Sbalrog     uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd;
4937c23b892Sbalrog 
4947c23b892Sbalrog     DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n",
4957c23b892Sbalrog            s->eecd_state.bitnum_out, s->eecd_state.reading);
4967c23b892Sbalrog     if (!s->eecd_state.reading ||
4977c23b892Sbalrog         ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >>
4987c23b892Sbalrog           ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1)
4997c23b892Sbalrog         ret |= E1000_EECD_DO;
5007c23b892Sbalrog     return ret;
5017c23b892Sbalrog }
5027c23b892Sbalrog 
5037c23b892Sbalrog static void
5047c23b892Sbalrog set_eecd(E1000State *s, int index, uint32_t val)
5057c23b892Sbalrog {
5067c23b892Sbalrog     uint32_t oldval = s->eecd_state.old_eecd;
5077c23b892Sbalrog 
5087c23b892Sbalrog     s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS |
5097c23b892Sbalrog             E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ);
5109651ac55SIzumi Tsutsui     if (!(E1000_EECD_CS & val))			// CS inactive; nothing to do
5119651ac55SIzumi Tsutsui 	return;
5129651ac55SIzumi Tsutsui     if (E1000_EECD_CS & (val ^ oldval)) {	// CS rise edge; reset state
5139651ac55SIzumi Tsutsui 	s->eecd_state.val_in = 0;
5149651ac55SIzumi Tsutsui 	s->eecd_state.bitnum_in = 0;
5159651ac55SIzumi Tsutsui 	s->eecd_state.bitnum_out = 0;
5169651ac55SIzumi Tsutsui 	s->eecd_state.reading = 0;
5179651ac55SIzumi Tsutsui     }
5187c23b892Sbalrog     if (!(E1000_EECD_SK & (val ^ oldval)))	// no clock edge
5197c23b892Sbalrog         return;
5207c23b892Sbalrog     if (!(E1000_EECD_SK & val)) {		// falling edge
5217c23b892Sbalrog         s->eecd_state.bitnum_out++;
5227c23b892Sbalrog         return;
5237c23b892Sbalrog     }
5247c23b892Sbalrog     s->eecd_state.val_in <<= 1;
5257c23b892Sbalrog     if (val & E1000_EECD_DI)
5267c23b892Sbalrog         s->eecd_state.val_in |= 1;
5277c23b892Sbalrog     if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) {
5287c23b892Sbalrog         s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1;
5297c23b892Sbalrog         s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) ==
5307c23b892Sbalrog             EEPROM_READ_OPCODE_MICROWIRE);
5317c23b892Sbalrog     }
5327c23b892Sbalrog     DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n",
5337c23b892Sbalrog            s->eecd_state.bitnum_in, s->eecd_state.bitnum_out,
5347c23b892Sbalrog            s->eecd_state.reading);
5357c23b892Sbalrog }
5367c23b892Sbalrog 
5377c23b892Sbalrog static uint32_t
5387c23b892Sbalrog flash_eerd_read(E1000State *s, int x)
5397c23b892Sbalrog {
5407c23b892Sbalrog     unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START;
5417c23b892Sbalrog 
542b1332393SBill Paul     if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0)
543b1332393SBill Paul         return (s->mac_reg[EERD]);
544b1332393SBill Paul 
5457c23b892Sbalrog     if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG)
546b1332393SBill Paul         return (E1000_EEPROM_RW_REG_DONE | r);
547b1332393SBill Paul 
548b1332393SBill Paul     return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) |
549b1332393SBill Paul            E1000_EEPROM_RW_REG_DONE | r);
5507c23b892Sbalrog }
5517c23b892Sbalrog 
5527c23b892Sbalrog static void
5537c23b892Sbalrog putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse)
5547c23b892Sbalrog {
555c6a6a5e3Saliguori     uint32_t sum;
556c6a6a5e3Saliguori 
5577c23b892Sbalrog     if (cse && cse < n)
5587c23b892Sbalrog         n = cse + 1;
559c6a6a5e3Saliguori     if (sloc < n-1) {
560c6a6a5e3Saliguori         sum = net_checksum_add(n-css, data+css);
561d8ee2591SPeter Maydell         stw_be_p(data + sloc, net_checksum_finish(sum));
562c6a6a5e3Saliguori     }
5637c23b892Sbalrog }
5647c23b892Sbalrog 
5658f2e8d1fSaliguori static inline int
5668f2e8d1fSaliguori vlan_enabled(E1000State *s)
5678f2e8d1fSaliguori {
5688f2e8d1fSaliguori     return ((s->mac_reg[CTRL] & E1000_CTRL_VME) != 0);
5698f2e8d1fSaliguori }
5708f2e8d1fSaliguori 
5718f2e8d1fSaliguori static inline int
5728f2e8d1fSaliguori vlan_rx_filter_enabled(E1000State *s)
5738f2e8d1fSaliguori {
5748f2e8d1fSaliguori     return ((s->mac_reg[RCTL] & E1000_RCTL_VFE) != 0);
5758f2e8d1fSaliguori }
5768f2e8d1fSaliguori 
5778f2e8d1fSaliguori static inline int
5788f2e8d1fSaliguori is_vlan_packet(E1000State *s, const uint8_t *buf)
5798f2e8d1fSaliguori {
5808f2e8d1fSaliguori     return (be16_to_cpup((uint16_t *)(buf + 12)) ==
581*4e60a250SShannon Zhao                 le16_to_cpu(s->mac_reg[VET]));
5828f2e8d1fSaliguori }
5838f2e8d1fSaliguori 
5848f2e8d1fSaliguori static inline int
5858f2e8d1fSaliguori is_vlan_txd(uint32_t txd_lower)
5868f2e8d1fSaliguori {
5878f2e8d1fSaliguori     return ((txd_lower & E1000_TXD_CMD_VLE) != 0);
5888f2e8d1fSaliguori }
5898f2e8d1fSaliguori 
59055e8d1ceSMichael S. Tsirkin /* FCS aka Ethernet CRC-32. We don't get it from backends and can't
59155e8d1ceSMichael S. Tsirkin  * fill it in, just pad descriptor length by 4 bytes unless guest
592a05e8a6eSMichael S. Tsirkin  * told us to strip it off the packet. */
59355e8d1ceSMichael S. Tsirkin static inline int
59455e8d1ceSMichael S. Tsirkin fcs_len(E1000State *s)
59555e8d1ceSMichael S. Tsirkin {
59655e8d1ceSMichael S. Tsirkin     return (s->mac_reg[RCTL] & E1000_RCTL_SECRC) ? 0 : 4;
59755e8d1ceSMichael S. Tsirkin }
59855e8d1ceSMichael S. Tsirkin 
5997c23b892Sbalrog static void
60093e37d76SJason Wang e1000_send_packet(E1000State *s, const uint8_t *buf, int size)
60193e37d76SJason Wang {
602b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
60393e37d76SJason Wang     if (s->phy_reg[PHY_CTRL] & MII_CR_LOOPBACK) {
604b356f76dSJason Wang         nc->info->receive(nc, buf, size);
60593e37d76SJason Wang     } else {
606b356f76dSJason Wang         qemu_send_packet(nc, buf, size);
60793e37d76SJason Wang     }
60893e37d76SJason Wang }
60993e37d76SJason Wang 
61093e37d76SJason Wang static void
6117c23b892Sbalrog xmit_seg(E1000State *s)
6127c23b892Sbalrog {
6137c23b892Sbalrog     uint16_t len, *sp;
6147c23b892Sbalrog     unsigned int frames = s->tx.tso_frames, css, sofar, n;
6157c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
6167c23b892Sbalrog 
6171b0009dbSbalrog     if (tp->tse && tp->cptse) {
6187c23b892Sbalrog         css = tp->ipcss;
6197c23b892Sbalrog         DBGOUT(TXSUM, "frames %d size %d ipcss %d\n",
6207c23b892Sbalrog                frames, tp->size, css);
6217c23b892Sbalrog         if (tp->ip) {		// IPv4
622d8ee2591SPeter Maydell             stw_be_p(tp->data+css+2, tp->size - css);
623d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4,
6247c23b892Sbalrog                           be16_to_cpup((uint16_t *)(tp->data+css+4))+frames);
6257c23b892Sbalrog         } else			// IPv6
626d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4, tp->size - css);
6277c23b892Sbalrog         css = tp->tucss;
6287c23b892Sbalrog         len = tp->size - css;
6297c23b892Sbalrog         DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", tp->tcp, css, len);
6307c23b892Sbalrog         if (tp->tcp) {
6317c23b892Sbalrog             sofar = frames * tp->mss;
6326bd194abSPeter Maydell             stl_be_p(tp->data+css+4, ldl_be_p(tp->data+css+4)+sofar); /* seq */
6337c23b892Sbalrog             if (tp->paylen - sofar > tp->mss)
6347c23b892Sbalrog                 tp->data[css + 13] &= ~9;		// PSH, FIN
6357c23b892Sbalrog         } else	// UDP
636d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4, len);
6377c23b892Sbalrog         if (tp->sum_needed & E1000_TXD_POPTS_TXSM) {
638e685b4ebSAlex Williamson             unsigned int phsum;
6397c23b892Sbalrog             // add pseudo-header length before checksum calculation
6407c23b892Sbalrog             sp = (uint16_t *)(tp->data + tp->tucso);
641e685b4ebSAlex Williamson             phsum = be16_to_cpup(sp) + len;
642e685b4ebSAlex Williamson             phsum = (phsum >> 16) + (phsum & 0xffff);
643d8ee2591SPeter Maydell             stw_be_p(sp, phsum);
6447c23b892Sbalrog         }
6457c23b892Sbalrog         tp->tso_frames++;
6467c23b892Sbalrog     }
6477c23b892Sbalrog 
6487c23b892Sbalrog     if (tp->sum_needed & E1000_TXD_POPTS_TXSM)
6497c23b892Sbalrog         putsum(tp->data, tp->size, tp->tucso, tp->tucss, tp->tucse);
6507c23b892Sbalrog     if (tp->sum_needed & E1000_TXD_POPTS_IXSM)
6517c23b892Sbalrog         putsum(tp->data, tp->size, tp->ipcso, tp->ipcss, tp->ipcse);
6528f2e8d1fSaliguori     if (tp->vlan_needed) {
653b10fec9bSStefan Weil         memmove(tp->vlan, tp->data, 4);
654b10fec9bSStefan Weil         memmove(tp->data, tp->data + 4, 8);
6558f2e8d1fSaliguori         memcpy(tp->data + 8, tp->vlan_header, 4);
65693e37d76SJason Wang         e1000_send_packet(s, tp->vlan, tp->size + 4);
6578f2e8d1fSaliguori     } else
65893e37d76SJason Wang         e1000_send_packet(s, tp->data, tp->size);
6597c23b892Sbalrog     s->mac_reg[TPT]++;
6607c23b892Sbalrog     s->mac_reg[GPTC]++;
6617c23b892Sbalrog     n = s->mac_reg[TOTL];
6627c23b892Sbalrog     if ((s->mac_reg[TOTL] += s->tx.size) < n)
6637c23b892Sbalrog         s->mac_reg[TOTH]++;
6647c23b892Sbalrog }
6657c23b892Sbalrog 
6667c23b892Sbalrog static void
6677c23b892Sbalrog process_tx_desc(E1000State *s, struct e1000_tx_desc *dp)
6687c23b892Sbalrog {
669b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
6707c23b892Sbalrog     uint32_t txd_lower = le32_to_cpu(dp->lower.data);
6717c23b892Sbalrog     uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D);
6727c23b892Sbalrog     unsigned int split_size = txd_lower & 0xffff, bytes, sz, op;
673a0ae17a6SAndrew Jones     unsigned int msh = 0xfffff;
6747c23b892Sbalrog     uint64_t addr;
6757c23b892Sbalrog     struct e1000_context_desc *xp = (struct e1000_context_desc *)dp;
6767c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
6777c23b892Sbalrog 
678e9845f09SVincenzo Maffione     s->mit_ide |= (txd_lower & E1000_TXD_CMD_IDE);
6797c23b892Sbalrog     if (dtype == E1000_TXD_CMD_DEXT) {	// context descriptor
6807c23b892Sbalrog         op = le32_to_cpu(xp->cmd_and_length);
6817c23b892Sbalrog         tp->ipcss = xp->lower_setup.ip_fields.ipcss;
6827c23b892Sbalrog         tp->ipcso = xp->lower_setup.ip_fields.ipcso;
6837c23b892Sbalrog         tp->ipcse = le16_to_cpu(xp->lower_setup.ip_fields.ipcse);
6847c23b892Sbalrog         tp->tucss = xp->upper_setup.tcp_fields.tucss;
6857c23b892Sbalrog         tp->tucso = xp->upper_setup.tcp_fields.tucso;
6867c23b892Sbalrog         tp->tucse = le16_to_cpu(xp->upper_setup.tcp_fields.tucse);
6877c23b892Sbalrog         tp->paylen = op & 0xfffff;
6887c23b892Sbalrog         tp->hdr_len = xp->tcp_seg_setup.fields.hdr_len;
6897c23b892Sbalrog         tp->mss = le16_to_cpu(xp->tcp_seg_setup.fields.mss);
6907c23b892Sbalrog         tp->ip = (op & E1000_TXD_CMD_IP) ? 1 : 0;
6917c23b892Sbalrog         tp->tcp = (op & E1000_TXD_CMD_TCP) ? 1 : 0;
6927c23b892Sbalrog         tp->tse = (op & E1000_TXD_CMD_TSE) ? 1 : 0;
6937c23b892Sbalrog         tp->tso_frames = 0;
6947c23b892Sbalrog         if (tp->tucso == 0) {	// this is probably wrong
6957c23b892Sbalrog             DBGOUT(TXSUM, "TCP/UDP: cso 0!\n");
6967c23b892Sbalrog             tp->tucso = tp->tucss + (tp->tcp ? 16 : 6);
6977c23b892Sbalrog         }
6987c23b892Sbalrog         return;
6991b0009dbSbalrog     } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) {
7001b0009dbSbalrog         // data descriptor
701735e77ecSStefan Hajnoczi         if (tp->size == 0) {
7027c23b892Sbalrog             tp->sum_needed = le32_to_cpu(dp->upper.data) >> 8;
703735e77ecSStefan Hajnoczi         }
7041b0009dbSbalrog         tp->cptse = ( txd_lower & E1000_TXD_CMD_TSE ) ? 1 : 0;
70543ad7e3eSJes Sorensen     } else {
7061b0009dbSbalrog         // legacy descriptor
7071b0009dbSbalrog         tp->cptse = 0;
70843ad7e3eSJes Sorensen     }
7097c23b892Sbalrog 
7108f2e8d1fSaliguori     if (vlan_enabled(s) && is_vlan_txd(txd_lower) &&
7118f2e8d1fSaliguori         (tp->cptse || txd_lower & E1000_TXD_CMD_EOP)) {
7128f2e8d1fSaliguori         tp->vlan_needed = 1;
713d8ee2591SPeter Maydell         stw_be_p(tp->vlan_header,
714*4e60a250SShannon Zhao                       le16_to_cpu(s->mac_reg[VET]));
715d8ee2591SPeter Maydell         stw_be_p(tp->vlan_header + 2,
7168f2e8d1fSaliguori                       le16_to_cpu(dp->upper.fields.special));
7178f2e8d1fSaliguori     }
7188f2e8d1fSaliguori 
7197c23b892Sbalrog     addr = le64_to_cpu(dp->buffer_addr);
7201b0009dbSbalrog     if (tp->tse && tp->cptse) {
721a0ae17a6SAndrew Jones         msh = tp->hdr_len + tp->mss;
7227c23b892Sbalrog         do {
7237c23b892Sbalrog             bytes = split_size;
7247c23b892Sbalrog             if (tp->size + bytes > msh)
7257c23b892Sbalrog                 bytes = msh - tp->size;
72665f82df0SAnthony Liguori 
72765f82df0SAnthony Liguori             bytes = MIN(sizeof(tp->data) - tp->size, bytes);
728b08340d5SAndreas Färber             pci_dma_read(d, addr, tp->data + tp->size, bytes);
729a0ae17a6SAndrew Jones             sz = tp->size + bytes;
730a0ae17a6SAndrew Jones             if (sz >= tp->hdr_len && tp->size < tp->hdr_len) {
731a0ae17a6SAndrew Jones                 memmove(tp->header, tp->data, tp->hdr_len);
732a0ae17a6SAndrew Jones             }
7337c23b892Sbalrog             tp->size = sz;
7347c23b892Sbalrog             addr += bytes;
7357c23b892Sbalrog             if (sz == msh) {
7367c23b892Sbalrog                 xmit_seg(s);
737a0ae17a6SAndrew Jones                 memmove(tp->data, tp->header, tp->hdr_len);
738a0ae17a6SAndrew Jones                 tp->size = tp->hdr_len;
7397c23b892Sbalrog             }
7407c23b892Sbalrog         } while (split_size -= bytes);
7411b0009dbSbalrog     } else if (!tp->tse && tp->cptse) {
7421b0009dbSbalrog         // context descriptor TSE is not set, while data descriptor TSE is set
743362f5fb5SStefan Weil         DBGOUT(TXERR, "TCP segmentation error\n");
7441b0009dbSbalrog     } else {
74565f82df0SAnthony Liguori         split_size = MIN(sizeof(tp->data) - tp->size, split_size);
746b08340d5SAndreas Färber         pci_dma_read(d, addr, tp->data + tp->size, split_size);
7471b0009dbSbalrog         tp->size += split_size;
7481b0009dbSbalrog     }
7497c23b892Sbalrog 
7507c23b892Sbalrog     if (!(txd_lower & E1000_TXD_CMD_EOP))
7517c23b892Sbalrog         return;
752a0ae17a6SAndrew Jones     if (!(tp->tse && tp->cptse && tp->size < tp->hdr_len)) {
7537c23b892Sbalrog         xmit_seg(s);
754a0ae17a6SAndrew Jones     }
7557c23b892Sbalrog     tp->tso_frames = 0;
7567c23b892Sbalrog     tp->sum_needed = 0;
7578f2e8d1fSaliguori     tp->vlan_needed = 0;
7587c23b892Sbalrog     tp->size = 0;
7591b0009dbSbalrog     tp->cptse = 0;
7607c23b892Sbalrog }
7617c23b892Sbalrog 
7627c23b892Sbalrog static uint32_t
76362ecbd35SEduard - Gabriel Munteanu txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp)
7647c23b892Sbalrog {
765b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
7667c23b892Sbalrog     uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data);
7677c23b892Sbalrog 
7687c23b892Sbalrog     if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS)))
7697c23b892Sbalrog         return 0;
7707c23b892Sbalrog     txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) &
7717c23b892Sbalrog                 ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU);
7727c23b892Sbalrog     dp->upper.data = cpu_to_le32(txd_upper);
773b08340d5SAndreas Färber     pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp),
77400c3a05bSDavid Gibson                   &dp->upper, sizeof(dp->upper));
7757c23b892Sbalrog     return E1000_ICR_TXDW;
7767c23b892Sbalrog }
7777c23b892Sbalrog 
778d17161f6SKevin Wolf static uint64_t tx_desc_base(E1000State *s)
779d17161f6SKevin Wolf {
780d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[TDBAH];
781d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[TDBAL] & ~0xf;
782d17161f6SKevin Wolf 
783d17161f6SKevin Wolf     return (bah << 32) + bal;
784d17161f6SKevin Wolf }
785d17161f6SKevin Wolf 
7867c23b892Sbalrog static void
7877c23b892Sbalrog start_xmit(E1000State *s)
7887c23b892Sbalrog {
789b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
79062ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
7917c23b892Sbalrog     struct e1000_tx_desc desc;
7927c23b892Sbalrog     uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE;
7937c23b892Sbalrog 
7947c23b892Sbalrog     if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) {
7957c23b892Sbalrog         DBGOUT(TX, "tx disabled\n");
7967c23b892Sbalrog         return;
7977c23b892Sbalrog     }
7987c23b892Sbalrog 
7997c23b892Sbalrog     while (s->mac_reg[TDH] != s->mac_reg[TDT]) {
800d17161f6SKevin Wolf         base = tx_desc_base(s) +
8017c23b892Sbalrog                sizeof(struct e1000_tx_desc) * s->mac_reg[TDH];
802b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
8037c23b892Sbalrog 
8047c23b892Sbalrog         DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH],
8056106075bSths                (void *)(intptr_t)desc.buffer_addr, desc.lower.data,
8067c23b892Sbalrog                desc.upper.data);
8077c23b892Sbalrog 
8087c23b892Sbalrog         process_tx_desc(s, &desc);
80962ecbd35SEduard - Gabriel Munteanu         cause |= txdesc_writeback(s, base, &desc);
8107c23b892Sbalrog 
8117c23b892Sbalrog         if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN])
8127c23b892Sbalrog             s->mac_reg[TDH] = 0;
8137c23b892Sbalrog         /*
8147c23b892Sbalrog          * the following could happen only if guest sw assigns
8157c23b892Sbalrog          * bogus values to TDT/TDLEN.
8167c23b892Sbalrog          * there's nothing too intelligent we could do about this.
8177c23b892Sbalrog          */
8187c23b892Sbalrog         if (s->mac_reg[TDH] == tdh_start) {
8197c23b892Sbalrog             DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n",
8207c23b892Sbalrog                    tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]);
8217c23b892Sbalrog             break;
8227c23b892Sbalrog         }
8237c23b892Sbalrog     }
8247c23b892Sbalrog     set_ics(s, 0, cause);
8257c23b892Sbalrog }
8267c23b892Sbalrog 
8277c23b892Sbalrog static int
8287c23b892Sbalrog receive_filter(E1000State *s, const uint8_t *buf, int size)
8297c23b892Sbalrog {
830af2960f9SBlue Swirl     static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
831af2960f9SBlue Swirl     static const int mta_shift[] = {4, 3, 2, 0};
8327c23b892Sbalrog     uint32_t f, rctl = s->mac_reg[RCTL], ra[2], *rp;
8337c23b892Sbalrog 
8348f2e8d1fSaliguori     if (is_vlan_packet(s, buf) && vlan_rx_filter_enabled(s)) {
8358f2e8d1fSaliguori         uint16_t vid = be16_to_cpup((uint16_t *)(buf + 14));
8368f2e8d1fSaliguori         uint32_t vfta = le32_to_cpup((uint32_t *)(s->mac_reg + VFTA) +
8378f2e8d1fSaliguori                                      ((vid >> 5) & 0x7f));
8388f2e8d1fSaliguori         if ((vfta & (1 << (vid & 0x1f))) == 0)
8398f2e8d1fSaliguori             return 0;
8408f2e8d1fSaliguori     }
8418f2e8d1fSaliguori 
8427c23b892Sbalrog     if (rctl & E1000_RCTL_UPE)			// promiscuous
8437c23b892Sbalrog         return 1;
8447c23b892Sbalrog 
8457c23b892Sbalrog     if ((buf[0] & 1) && (rctl & E1000_RCTL_MPE))	// promiscuous mcast
8467c23b892Sbalrog         return 1;
8477c23b892Sbalrog 
8487c23b892Sbalrog     if ((rctl & E1000_RCTL_BAM) && !memcmp(buf, bcast, sizeof bcast))
8497c23b892Sbalrog         return 1;
8507c23b892Sbalrog 
8517c23b892Sbalrog     for (rp = s->mac_reg + RA; rp < s->mac_reg + RA + 32; rp += 2) {
8527c23b892Sbalrog         if (!(rp[1] & E1000_RAH_AV))
8537c23b892Sbalrog             continue;
8547c23b892Sbalrog         ra[0] = cpu_to_le32(rp[0]);
8557c23b892Sbalrog         ra[1] = cpu_to_le32(rp[1]);
8567c23b892Sbalrog         if (!memcmp(buf, (uint8_t *)ra, 6)) {
8577c23b892Sbalrog             DBGOUT(RXFILTER,
8587c23b892Sbalrog                    "unicast match[%d]: %02x:%02x:%02x:%02x:%02x:%02x\n",
8597c23b892Sbalrog                    (int)(rp - s->mac_reg - RA)/2,
8607c23b892Sbalrog                    buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
8617c23b892Sbalrog             return 1;
8627c23b892Sbalrog         }
8637c23b892Sbalrog     }
8647c23b892Sbalrog     DBGOUT(RXFILTER, "unicast mismatch: %02x:%02x:%02x:%02x:%02x:%02x\n",
8657c23b892Sbalrog            buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
8667c23b892Sbalrog 
8677c23b892Sbalrog     f = mta_shift[(rctl >> E1000_RCTL_MO_SHIFT) & 3];
8687c23b892Sbalrog     f = (((buf[5] << 8) | buf[4]) >> f) & 0xfff;
8697c23b892Sbalrog     if (s->mac_reg[MTA + (f >> 5)] & (1 << (f & 0x1f)))
8707c23b892Sbalrog         return 1;
8717c23b892Sbalrog     DBGOUT(RXFILTER,
8727c23b892Sbalrog            "dropping, inexact filter mismatch: %02x:%02x:%02x:%02x:%02x:%02x MO %d MTA[%d] %x\n",
8737c23b892Sbalrog            buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
8747c23b892Sbalrog            (rctl >> E1000_RCTL_MO_SHIFT) & 3, f >> 5,
8757c23b892Sbalrog            s->mac_reg[MTA + (f >> 5)]);
8767c23b892Sbalrog 
8777c23b892Sbalrog     return 0;
8787c23b892Sbalrog }
8797c23b892Sbalrog 
88099ed7e30Saliguori static void
8814e68f7a0SStefan Hajnoczi e1000_set_link_status(NetClientState *nc)
88299ed7e30Saliguori {
883cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
88499ed7e30Saliguori     uint32_t old_status = s->mac_reg[STATUS];
88599ed7e30Saliguori 
886d4044c2aSBjørn Mork     if (nc->link_down) {
88771aadd3cSJason Wang         e1000_link_down(s);
888d4044c2aSBjørn Mork     } else {
889d7a41552SGabriel L. Somlo         if (have_autoneg(s) &&
8906a2acedbSGabriel L. Somlo             !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
8916a2acedbSGabriel L. Somlo             /* emulate auto-negotiation if supported */
8926a2acedbSGabriel L. Somlo             timer_mod(s->autoneg_timer,
8936a2acedbSGabriel L. Somlo                       qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
8946a2acedbSGabriel L. Somlo         } else {
89571aadd3cSJason Wang             e1000_link_up(s);
896d4044c2aSBjørn Mork         }
8976a2acedbSGabriel L. Somlo     }
89899ed7e30Saliguori 
89999ed7e30Saliguori     if (s->mac_reg[STATUS] != old_status)
90099ed7e30Saliguori         set_ics(s, 0, E1000_ICR_LSC);
90199ed7e30Saliguori }
90299ed7e30Saliguori 
903322fd48aSMichael S. Tsirkin static bool e1000_has_rxbufs(E1000State *s, size_t total_size)
904322fd48aSMichael S. Tsirkin {
905322fd48aSMichael S. Tsirkin     int bufs;
906322fd48aSMichael S. Tsirkin     /* Fast-path short packets */
907322fd48aSMichael S. Tsirkin     if (total_size <= s->rxbuf_size) {
908e5b8b0d4SDmitry Fleytman         return s->mac_reg[RDH] != s->mac_reg[RDT];
909322fd48aSMichael S. Tsirkin     }
910322fd48aSMichael S. Tsirkin     if (s->mac_reg[RDH] < s->mac_reg[RDT]) {
911322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDT] - s->mac_reg[RDH];
912e5b8b0d4SDmitry Fleytman     } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) {
913322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDLEN] /  sizeof(struct e1000_rx_desc) +
914322fd48aSMichael S. Tsirkin             s->mac_reg[RDT] - s->mac_reg[RDH];
915322fd48aSMichael S. Tsirkin     } else {
916322fd48aSMichael S. Tsirkin         return false;
917322fd48aSMichael S. Tsirkin     }
918322fd48aSMichael S. Tsirkin     return total_size <= bufs * s->rxbuf_size;
919322fd48aSMichael S. Tsirkin }
920322fd48aSMichael S. Tsirkin 
9216cdfab28SMichael S. Tsirkin static int
9224e68f7a0SStefan Hajnoczi e1000_can_receive(NetClientState *nc)
9236cdfab28SMichael S. Tsirkin {
924cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
9256cdfab28SMichael S. Tsirkin 
926ddcb73b7SMichael S. Tsirkin     return (s->mac_reg[STATUS] & E1000_STATUS_LU) &&
92720302e71SMichael S. Tsirkin         (s->mac_reg[RCTL] & E1000_RCTL_EN) &&
92820302e71SMichael S. Tsirkin         (s->parent_obj.config[PCI_COMMAND] & PCI_COMMAND_MASTER) &&
92920302e71SMichael S. Tsirkin         e1000_has_rxbufs(s, 1);
9306cdfab28SMichael S. Tsirkin }
9316cdfab28SMichael S. Tsirkin 
932d17161f6SKevin Wolf static uint64_t rx_desc_base(E1000State *s)
933d17161f6SKevin Wolf {
934d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[RDBAH];
935d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[RDBAL] & ~0xf;
936d17161f6SKevin Wolf 
937d17161f6SKevin Wolf     return (bah << 32) + bal;
938d17161f6SKevin Wolf }
939d17161f6SKevin Wolf 
9404f1c942bSMark McLoughlin static ssize_t
94197410ddeSVincenzo Maffione e1000_receive_iov(NetClientState *nc, const struct iovec *iov, int iovcnt)
9427c23b892Sbalrog {
943cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
944b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
9457c23b892Sbalrog     struct e1000_rx_desc desc;
94662ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
9477c23b892Sbalrog     unsigned int n, rdt;
9487c23b892Sbalrog     uint32_t rdh_start;
9498f2e8d1fSaliguori     uint16_t vlan_special = 0;
95097410ddeSVincenzo Maffione     uint8_t vlan_status = 0;
95178aeb23eSStefan Hajnoczi     uint8_t min_buf[MIN_BUF_SIZE];
95297410ddeSVincenzo Maffione     struct iovec min_iov;
95397410ddeSVincenzo Maffione     uint8_t *filter_buf = iov->iov_base;
95497410ddeSVincenzo Maffione     size_t size = iov_size(iov, iovcnt);
95597410ddeSVincenzo Maffione     size_t iov_ofs = 0;
956b19487e2SMichael S. Tsirkin     size_t desc_offset;
957b19487e2SMichael S. Tsirkin     size_t desc_size;
958b19487e2SMichael S. Tsirkin     size_t total_size;
9597c23b892Sbalrog 
960ddcb73b7SMichael S. Tsirkin     if (!(s->mac_reg[STATUS] & E1000_STATUS_LU)) {
9614f1c942bSMark McLoughlin         return -1;
962ddcb73b7SMichael S. Tsirkin     }
963ddcb73b7SMichael S. Tsirkin 
964ddcb73b7SMichael S. Tsirkin     if (!(s->mac_reg[RCTL] & E1000_RCTL_EN)) {
965ddcb73b7SMichael S. Tsirkin         return -1;
966ddcb73b7SMichael S. Tsirkin     }
9677c23b892Sbalrog 
96878aeb23eSStefan Hajnoczi     /* Pad to minimum Ethernet frame length */
96978aeb23eSStefan Hajnoczi     if (size < sizeof(min_buf)) {
97097410ddeSVincenzo Maffione         iov_to_buf(iov, iovcnt, 0, min_buf, size);
97178aeb23eSStefan Hajnoczi         memset(&min_buf[size], 0, sizeof(min_buf) - size);
97297410ddeSVincenzo Maffione         min_iov.iov_base = filter_buf = min_buf;
97397410ddeSVincenzo Maffione         min_iov.iov_len = size = sizeof(min_buf);
97497410ddeSVincenzo Maffione         iovcnt = 1;
97597410ddeSVincenzo Maffione         iov = &min_iov;
97697410ddeSVincenzo Maffione     } else if (iov->iov_len < MAXIMUM_ETHERNET_HDR_LEN) {
97797410ddeSVincenzo Maffione         /* This is very unlikely, but may happen. */
97897410ddeSVincenzo Maffione         iov_to_buf(iov, iovcnt, 0, min_buf, MAXIMUM_ETHERNET_HDR_LEN);
97997410ddeSVincenzo Maffione         filter_buf = min_buf;
98078aeb23eSStefan Hajnoczi     }
98178aeb23eSStefan Hajnoczi 
982b0d9ffcdSMichael Contreras     /* Discard oversized packets if !LPE and !SBP. */
9832c0331f4SMichael Contreras     if ((size > MAXIMUM_ETHERNET_LPE_SIZE ||
9842c0331f4SMichael Contreras         (size > MAXIMUM_ETHERNET_VLAN_SIZE
9852c0331f4SMichael Contreras         && !(s->mac_reg[RCTL] & E1000_RCTL_LPE)))
986b0d9ffcdSMichael Contreras         && !(s->mac_reg[RCTL] & E1000_RCTL_SBP)) {
987b0d9ffcdSMichael Contreras         return size;
988b0d9ffcdSMichael Contreras     }
989b0d9ffcdSMichael Contreras 
99097410ddeSVincenzo Maffione     if (!receive_filter(s, filter_buf, size)) {
9914f1c942bSMark McLoughlin         return size;
99297410ddeSVincenzo Maffione     }
9937c23b892Sbalrog 
99497410ddeSVincenzo Maffione     if (vlan_enabled(s) && is_vlan_packet(s, filter_buf)) {
99597410ddeSVincenzo Maffione         vlan_special = cpu_to_le16(be16_to_cpup((uint16_t *)(filter_buf
99697410ddeSVincenzo Maffione                                                                 + 14)));
99797410ddeSVincenzo Maffione         iov_ofs = 4;
99897410ddeSVincenzo Maffione         if (filter_buf == iov->iov_base) {
99997410ddeSVincenzo Maffione             memmove(filter_buf + 4, filter_buf, 12);
100097410ddeSVincenzo Maffione         } else {
100197410ddeSVincenzo Maffione             iov_from_buf(iov, iovcnt, 4, filter_buf, 12);
100297410ddeSVincenzo Maffione             while (iov->iov_len <= iov_ofs) {
100397410ddeSVincenzo Maffione                 iov_ofs -= iov->iov_len;
100497410ddeSVincenzo Maffione                 iov++;
100597410ddeSVincenzo Maffione             }
100697410ddeSVincenzo Maffione         }
10078f2e8d1fSaliguori         vlan_status = E1000_RXD_STAT_VP;
10088f2e8d1fSaliguori         size -= 4;
10098f2e8d1fSaliguori     }
10108f2e8d1fSaliguori 
10117c23b892Sbalrog     rdh_start = s->mac_reg[RDH];
1012b19487e2SMichael S. Tsirkin     desc_offset = 0;
1013b19487e2SMichael S. Tsirkin     total_size = size + fcs_len(s);
1014322fd48aSMichael S. Tsirkin     if (!e1000_has_rxbufs(s, total_size)) {
1015322fd48aSMichael S. Tsirkin             set_ics(s, 0, E1000_ICS_RXO);
1016322fd48aSMichael S. Tsirkin             return -1;
1017322fd48aSMichael S. Tsirkin     }
10187c23b892Sbalrog     do {
1019b19487e2SMichael S. Tsirkin         desc_size = total_size - desc_offset;
1020b19487e2SMichael S. Tsirkin         if (desc_size > s->rxbuf_size) {
1021b19487e2SMichael S. Tsirkin             desc_size = s->rxbuf_size;
1022b19487e2SMichael S. Tsirkin         }
1023d17161f6SKevin Wolf         base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH];
1024b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
10258f2e8d1fSaliguori         desc.special = vlan_special;
10268f2e8d1fSaliguori         desc.status |= (vlan_status | E1000_RXD_STAT_DD);
10277c23b892Sbalrog         if (desc.buffer_addr) {
1028b19487e2SMichael S. Tsirkin             if (desc_offset < size) {
102997410ddeSVincenzo Maffione                 size_t iov_copy;
103097410ddeSVincenzo Maffione                 hwaddr ba = le64_to_cpu(desc.buffer_addr);
1031b19487e2SMichael S. Tsirkin                 size_t copy_size = size - desc_offset;
1032b19487e2SMichael S. Tsirkin                 if (copy_size > s->rxbuf_size) {
1033b19487e2SMichael S. Tsirkin                     copy_size = s->rxbuf_size;
1034b19487e2SMichael S. Tsirkin                 }
103597410ddeSVincenzo Maffione                 do {
103697410ddeSVincenzo Maffione                     iov_copy = MIN(copy_size, iov->iov_len - iov_ofs);
103797410ddeSVincenzo Maffione                     pci_dma_write(d, ba, iov->iov_base + iov_ofs, iov_copy);
103897410ddeSVincenzo Maffione                     copy_size -= iov_copy;
103997410ddeSVincenzo Maffione                     ba += iov_copy;
104097410ddeSVincenzo Maffione                     iov_ofs += iov_copy;
104197410ddeSVincenzo Maffione                     if (iov_ofs == iov->iov_len) {
104297410ddeSVincenzo Maffione                         iov++;
104397410ddeSVincenzo Maffione                         iov_ofs = 0;
104497410ddeSVincenzo Maffione                     }
104597410ddeSVincenzo Maffione                 } while (copy_size);
1046b19487e2SMichael S. Tsirkin             }
1047b19487e2SMichael S. Tsirkin             desc_offset += desc_size;
1048b19487e2SMichael S. Tsirkin             desc.length = cpu_to_le16(desc_size);
1049ee912ccfSMichael S. Tsirkin             if (desc_offset >= total_size) {
10507c23b892Sbalrog                 desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM;
1051b19487e2SMichael S. Tsirkin             } else {
1052ee912ccfSMichael S. Tsirkin                 /* Guest zeroing out status is not a hardware requirement.
1053ee912ccfSMichael S. Tsirkin                    Clear EOP in case guest didn't do it. */
1054ee912ccfSMichael S. Tsirkin                 desc.status &= ~E1000_RXD_STAT_EOP;
1055b19487e2SMichael S. Tsirkin             }
105643ad7e3eSJes Sorensen         } else { // as per intel docs; skip descriptors with null buf addr
10577c23b892Sbalrog             DBGOUT(RX, "Null RX descriptor!!\n");
105843ad7e3eSJes Sorensen         }
1059b08340d5SAndreas Färber         pci_dma_write(d, base, &desc, sizeof(desc));
10607c23b892Sbalrog 
10617c23b892Sbalrog         if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN])
10627c23b892Sbalrog             s->mac_reg[RDH] = 0;
10637c23b892Sbalrog         /* see comment in start_xmit; same here */
10647c23b892Sbalrog         if (s->mac_reg[RDH] == rdh_start) {
10657c23b892Sbalrog             DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n",
10667c23b892Sbalrog                    rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]);
10677c23b892Sbalrog             set_ics(s, 0, E1000_ICS_RXO);
10684f1c942bSMark McLoughlin             return -1;
10697c23b892Sbalrog         }
1070b19487e2SMichael S. Tsirkin     } while (desc_offset < total_size);
10717c23b892Sbalrog 
10727c23b892Sbalrog     s->mac_reg[GPRC]++;
10737c23b892Sbalrog     s->mac_reg[TPR]++;
1074a05e8a6eSMichael S. Tsirkin     /* TOR - Total Octets Received:
1075a05e8a6eSMichael S. Tsirkin      * This register includes bytes received in a packet from the <Destination
1076a05e8a6eSMichael S. Tsirkin      * Address> field through the <CRC> field, inclusively.
1077a05e8a6eSMichael S. Tsirkin      */
1078a05e8a6eSMichael S. Tsirkin     n = s->mac_reg[TORL] + size + /* Always include FCS length. */ 4;
1079a05e8a6eSMichael S. Tsirkin     if (n < s->mac_reg[TORL])
10807c23b892Sbalrog         s->mac_reg[TORH]++;
1081a05e8a6eSMichael S. Tsirkin     s->mac_reg[TORL] = n;
10827c23b892Sbalrog 
10837c23b892Sbalrog     n = E1000_ICS_RXT0;
10847c23b892Sbalrog     if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH])
10857c23b892Sbalrog         rdt += s->mac_reg[RDLEN] / sizeof(desc);
1086bf16cc8fSaliguori     if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >>
1087bf16cc8fSaliguori         s->rxbuf_min_shift)
10887c23b892Sbalrog         n |= E1000_ICS_RXDMT0;
10897c23b892Sbalrog 
10907c23b892Sbalrog     set_ics(s, 0, n);
10914f1c942bSMark McLoughlin 
10924f1c942bSMark McLoughlin     return size;
10937c23b892Sbalrog }
10947c23b892Sbalrog 
109597410ddeSVincenzo Maffione static ssize_t
109697410ddeSVincenzo Maffione e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size)
109797410ddeSVincenzo Maffione {
109897410ddeSVincenzo Maffione     const struct iovec iov = {
109997410ddeSVincenzo Maffione         .iov_base = (uint8_t *)buf,
110097410ddeSVincenzo Maffione         .iov_len = size
110197410ddeSVincenzo Maffione     };
110297410ddeSVincenzo Maffione 
110397410ddeSVincenzo Maffione     return e1000_receive_iov(nc, &iov, 1);
110497410ddeSVincenzo Maffione }
110597410ddeSVincenzo Maffione 
11067c23b892Sbalrog static uint32_t
11077c23b892Sbalrog mac_readreg(E1000State *s, int index)
11087c23b892Sbalrog {
11097c23b892Sbalrog     return s->mac_reg[index];
11107c23b892Sbalrog }
11117c23b892Sbalrog 
11127c23b892Sbalrog static uint32_t
11137c23b892Sbalrog mac_icr_read(E1000State *s, int index)
11147c23b892Sbalrog {
11157c23b892Sbalrog     uint32_t ret = s->mac_reg[ICR];
11167c23b892Sbalrog 
11177c23b892Sbalrog     DBGOUT(INTERRUPT, "ICR read: %x\n", ret);
11187c23b892Sbalrog     set_interrupt_cause(s, 0, 0);
11197c23b892Sbalrog     return ret;
11207c23b892Sbalrog }
11217c23b892Sbalrog 
11227c23b892Sbalrog static uint32_t
11237c23b892Sbalrog mac_read_clr4(E1000State *s, int index)
11247c23b892Sbalrog {
11257c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
11267c23b892Sbalrog 
11277c23b892Sbalrog     s->mac_reg[index] = 0;
11287c23b892Sbalrog     return ret;
11297c23b892Sbalrog }
11307c23b892Sbalrog 
11317c23b892Sbalrog static uint32_t
11327c23b892Sbalrog mac_read_clr8(E1000State *s, int index)
11337c23b892Sbalrog {
11347c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
11357c23b892Sbalrog 
11367c23b892Sbalrog     s->mac_reg[index] = 0;
11377c23b892Sbalrog     s->mac_reg[index-1] = 0;
11387c23b892Sbalrog     return ret;
11397c23b892Sbalrog }
11407c23b892Sbalrog 
11417c23b892Sbalrog static void
11427c23b892Sbalrog mac_writereg(E1000State *s, int index, uint32_t val)
11437c23b892Sbalrog {
11447c36507cSAmos Kong     uint32_t macaddr[2];
11457c36507cSAmos Kong 
11467c23b892Sbalrog     s->mac_reg[index] = val;
11477c36507cSAmos Kong 
114890d131fbSMichael S. Tsirkin     if (index == RA + 1) {
11497c36507cSAmos Kong         macaddr[0] = cpu_to_le32(s->mac_reg[RA]);
11507c36507cSAmos Kong         macaddr[1] = cpu_to_le32(s->mac_reg[RA + 1]);
11517c36507cSAmos Kong         qemu_format_nic_info_str(qemu_get_queue(s->nic), (uint8_t *)macaddr);
11527c36507cSAmos Kong     }
11537c23b892Sbalrog }
11547c23b892Sbalrog 
11557c23b892Sbalrog static void
11567c23b892Sbalrog set_rdt(E1000State *s, int index, uint32_t val)
11577c23b892Sbalrog {
11587c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
1159e8b4c680SPaolo Bonzini     if (e1000_has_rxbufs(s, 1)) {
1160b356f76dSJason Wang         qemu_flush_queued_packets(qemu_get_queue(s->nic));
1161e8b4c680SPaolo Bonzini     }
11627c23b892Sbalrog }
11637c23b892Sbalrog 
11647c23b892Sbalrog static void
11657c23b892Sbalrog set_16bit(E1000State *s, int index, uint32_t val)
11667c23b892Sbalrog {
11677c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
11687c23b892Sbalrog }
11697c23b892Sbalrog 
11707c23b892Sbalrog static void
11717c23b892Sbalrog set_dlen(E1000State *s, int index, uint32_t val)
11727c23b892Sbalrog {
11737c23b892Sbalrog     s->mac_reg[index] = val & 0xfff80;
11747c23b892Sbalrog }
11757c23b892Sbalrog 
11767c23b892Sbalrog static void
11777c23b892Sbalrog set_tctl(E1000State *s, int index, uint32_t val)
11787c23b892Sbalrog {
11797c23b892Sbalrog     s->mac_reg[index] = val;
11807c23b892Sbalrog     s->mac_reg[TDT] &= 0xffff;
11817c23b892Sbalrog     start_xmit(s);
11827c23b892Sbalrog }
11837c23b892Sbalrog 
11847c23b892Sbalrog static void
11857c23b892Sbalrog set_icr(E1000State *s, int index, uint32_t val)
11867c23b892Sbalrog {
11877c23b892Sbalrog     DBGOUT(INTERRUPT, "set_icr %x\n", val);
11887c23b892Sbalrog     set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val);
11897c23b892Sbalrog }
11907c23b892Sbalrog 
11917c23b892Sbalrog static void
11927c23b892Sbalrog set_imc(E1000State *s, int index, uint32_t val)
11937c23b892Sbalrog {
11947c23b892Sbalrog     s->mac_reg[IMS] &= ~val;
11957c23b892Sbalrog     set_ics(s, 0, 0);
11967c23b892Sbalrog }
11977c23b892Sbalrog 
11987c23b892Sbalrog static void
11997c23b892Sbalrog set_ims(E1000State *s, int index, uint32_t val)
12007c23b892Sbalrog {
12017c23b892Sbalrog     s->mac_reg[IMS] |= val;
12027c23b892Sbalrog     set_ics(s, 0, 0);
12037c23b892Sbalrog }
12047c23b892Sbalrog 
12057c23b892Sbalrog #define getreg(x)	[x] = mac_readreg
12067c23b892Sbalrog static uint32_t (*macreg_readops[])(E1000State *, int) = {
12077c23b892Sbalrog     getreg(PBA),	getreg(RCTL),	getreg(TDH),	getreg(TXDCTL),
12087c23b892Sbalrog     getreg(WUFC),	getreg(TDT),	getreg(CTRL),	getreg(LEDCTL),
12097c23b892Sbalrog     getreg(MANC),	getreg(MDIC),	getreg(SWSM),	getreg(STATUS),
12107c23b892Sbalrog     getreg(TORL),	getreg(TOTL),	getreg(IMS),	getreg(TCTL),
1211b1332393SBill Paul     getreg(RDH),	getreg(RDT),	getreg(VET),	getreg(ICS),
1212a00b2335SKay Ackermann     getreg(TDBAL),	getreg(TDBAH),	getreg(RDBAH),	getreg(RDBAL),
1213e9845f09SVincenzo Maffione     getreg(TDLEN),      getreg(RDLEN),  getreg(RDTR),   getreg(RADV),
1214e9845f09SVincenzo Maffione     getreg(TADV),       getreg(ITR),
12157c23b892Sbalrog 
12167c23b892Sbalrog     [TOTH] = mac_read_clr8,	[TORH] = mac_read_clr8,	[GPRC] = mac_read_clr4,
12177c23b892Sbalrog     [GPTC] = mac_read_clr4,	[TPR] = mac_read_clr4,	[TPT] = mac_read_clr4,
12187c23b892Sbalrog     [ICR] = mac_icr_read,	[EECD] = get_eecd,	[EERD] = flash_eerd_read,
12197c23b892Sbalrog     [CRCERRS ... MPC] = &mac_readreg,
12207c23b892Sbalrog     [RA ... RA+31] = &mac_readreg,
12217c23b892Sbalrog     [MTA ... MTA+127] = &mac_readreg,
12228f2e8d1fSaliguori     [VFTA ... VFTA+127] = &mac_readreg,
12237c23b892Sbalrog };
1224b1503cdaSmalc enum { NREADOPS = ARRAY_SIZE(macreg_readops) };
12257c23b892Sbalrog 
12267c23b892Sbalrog #define putreg(x)	[x] = mac_writereg
12277c23b892Sbalrog static void (*macreg_writeops[])(E1000State *, int, uint32_t) = {
12287c23b892Sbalrog     putreg(PBA),	putreg(EERD),	putreg(SWSM),	putreg(WUFC),
12297c23b892Sbalrog     putreg(TDBAL),	putreg(TDBAH),	putreg(TXDCTL),	putreg(RDBAH),
1230cab3c825SKevin Wolf     putreg(RDBAL),	putreg(LEDCTL), putreg(VET),
12317c23b892Sbalrog     [TDLEN] = set_dlen,	[RDLEN] = set_dlen,	[TCTL] = set_tctl,
12327c23b892Sbalrog     [TDT] = set_tctl,	[MDIC] = set_mdic,	[ICS] = set_ics,
12337c23b892Sbalrog     [TDH] = set_16bit,	[RDH] = set_16bit,	[RDT] = set_rdt,
12347c23b892Sbalrog     [IMC] = set_imc,	[IMS] = set_ims,	[ICR] = set_icr,
1235cab3c825SKevin Wolf     [EECD] = set_eecd,	[RCTL] = set_rx_control, [CTRL] = set_ctrl,
1236e9845f09SVincenzo Maffione     [RDTR] = set_16bit, [RADV] = set_16bit,     [TADV] = set_16bit,
1237e9845f09SVincenzo Maffione     [ITR] = set_16bit,
12387c23b892Sbalrog     [RA ... RA+31] = &mac_writereg,
12397c23b892Sbalrog     [MTA ... MTA+127] = &mac_writereg,
12408f2e8d1fSaliguori     [VFTA ... VFTA+127] = &mac_writereg,
12417c23b892Sbalrog };
1242b9d03e35SJason Wang 
1243b1503cdaSmalc enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
12447c23b892Sbalrog 
12457c23b892Sbalrog static void
1246a8170e5eSAvi Kivity e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val,
1247ad00a9b9SAvi Kivity                  unsigned size)
12487c23b892Sbalrog {
12497c23b892Sbalrog     E1000State *s = opaque;
12508da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
12517c23b892Sbalrog 
125243ad7e3eSJes Sorensen     if (index < NWRITEOPS && macreg_writeops[index]) {
12536b59fc74Saurel32         macreg_writeops[index](s, index, val);
125443ad7e3eSJes Sorensen     } else if (index < NREADOPS && macreg_readops[index]) {
1255ad00a9b9SAvi Kivity         DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n", index<<2, val);
125643ad7e3eSJes Sorensen     } else {
1257ad00a9b9SAvi Kivity         DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
12587c23b892Sbalrog                index<<2, val);
12597c23b892Sbalrog     }
126043ad7e3eSJes Sorensen }
12617c23b892Sbalrog 
1262ad00a9b9SAvi Kivity static uint64_t
1263a8170e5eSAvi Kivity e1000_mmio_read(void *opaque, hwaddr addr, unsigned size)
12647c23b892Sbalrog {
12657c23b892Sbalrog     E1000State *s = opaque;
12668da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
12677c23b892Sbalrog 
12687c23b892Sbalrog     if (index < NREADOPS && macreg_readops[index])
12696b59fc74Saurel32     {
127032600a30SAlexander Graf         return macreg_readops[index](s, index);
12716b59fc74Saurel32     }
12727c23b892Sbalrog     DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2);
12737c23b892Sbalrog     return 0;
12747c23b892Sbalrog }
12757c23b892Sbalrog 
1276ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_mmio_ops = {
1277ad00a9b9SAvi Kivity     .read = e1000_mmio_read,
1278ad00a9b9SAvi Kivity     .write = e1000_mmio_write,
1279ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1280ad00a9b9SAvi Kivity     .impl = {
1281ad00a9b9SAvi Kivity         .min_access_size = 4,
1282ad00a9b9SAvi Kivity         .max_access_size = 4,
1283ad00a9b9SAvi Kivity     },
1284ad00a9b9SAvi Kivity };
1285ad00a9b9SAvi Kivity 
1286a8170e5eSAvi Kivity static uint64_t e1000_io_read(void *opaque, hwaddr addr,
1287ad00a9b9SAvi Kivity                               unsigned size)
12887c23b892Sbalrog {
1289ad00a9b9SAvi Kivity     E1000State *s = opaque;
1290ad00a9b9SAvi Kivity 
1291ad00a9b9SAvi Kivity     (void)s;
1292ad00a9b9SAvi Kivity     return 0;
12937c23b892Sbalrog }
12947c23b892Sbalrog 
1295a8170e5eSAvi Kivity static void e1000_io_write(void *opaque, hwaddr addr,
1296ad00a9b9SAvi Kivity                            uint64_t val, unsigned size)
12977c23b892Sbalrog {
1298ad00a9b9SAvi Kivity     E1000State *s = opaque;
1299ad00a9b9SAvi Kivity 
1300ad00a9b9SAvi Kivity     (void)s;
13017c23b892Sbalrog }
13027c23b892Sbalrog 
1303ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_io_ops = {
1304ad00a9b9SAvi Kivity     .read = e1000_io_read,
1305ad00a9b9SAvi Kivity     .write = e1000_io_write,
1306ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1307ad00a9b9SAvi Kivity };
1308ad00a9b9SAvi Kivity 
1309e482dc3eSJuan Quintela static bool is_version_1(void *opaque, int version_id)
13107c23b892Sbalrog {
1311e482dc3eSJuan Quintela     return version_id == 1;
13127c23b892Sbalrog }
13137c23b892Sbalrog 
1314ddcb73b7SMichael S. Tsirkin static void e1000_pre_save(void *opaque)
1315ddcb73b7SMichael S. Tsirkin {
1316ddcb73b7SMichael S. Tsirkin     E1000State *s = opaque;
1317ddcb73b7SMichael S. Tsirkin     NetClientState *nc = qemu_get_queue(s->nic);
13182af234e6SMichael S. Tsirkin 
1319e9845f09SVincenzo Maffione     /* If the mitigation timer is active, emulate a timeout now. */
1320e9845f09SVincenzo Maffione     if (s->mit_timer_on) {
1321e9845f09SVincenzo Maffione         e1000_mit_timer(s);
1322e9845f09SVincenzo Maffione     }
1323e9845f09SVincenzo Maffione 
1324ddcb73b7SMichael S. Tsirkin     /*
13256a2acedbSGabriel L. Somlo      * If link is down and auto-negotiation is supported and ongoing,
13266a2acedbSGabriel L. Somlo      * complete auto-negotiation immediately. This allows us to look
13276a2acedbSGabriel L. Somlo      * at MII_SR_AUTONEG_COMPLETE to infer link status on load.
1328ddcb73b7SMichael S. Tsirkin      */
1329d7a41552SGabriel L. Somlo     if (nc->link_down && have_autoneg(s)) {
1330ddcb73b7SMichael S. Tsirkin         s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
1331ddcb73b7SMichael S. Tsirkin     }
1332ddcb73b7SMichael S. Tsirkin }
1333ddcb73b7SMichael S. Tsirkin 
1334e4b82364SAmos Kong static int e1000_post_load(void *opaque, int version_id)
1335e4b82364SAmos Kong {
1336e4b82364SAmos Kong     E1000State *s = opaque;
1337b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
1338e4b82364SAmos Kong 
1339e9845f09SVincenzo Maffione     if (!(s->compat_flags & E1000_FLAG_MIT)) {
1340e9845f09SVincenzo Maffione         s->mac_reg[ITR] = s->mac_reg[RDTR] = s->mac_reg[RADV] =
1341e9845f09SVincenzo Maffione             s->mac_reg[TADV] = 0;
1342e9845f09SVincenzo Maffione         s->mit_irq_level = false;
1343e9845f09SVincenzo Maffione     }
1344e9845f09SVincenzo Maffione     s->mit_ide = 0;
1345e9845f09SVincenzo Maffione     s->mit_timer_on = false;
1346e9845f09SVincenzo Maffione 
1347e4b82364SAmos Kong     /* nc.link_down can't be migrated, so infer link_down according
1348ddcb73b7SMichael S. Tsirkin      * to link status bit in mac_reg[STATUS].
1349ddcb73b7SMichael S. Tsirkin      * Alternatively, restart link negotiation if it was in progress. */
1350b356f76dSJason Wang     nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0;
13512af234e6SMichael S. Tsirkin 
1352d7a41552SGabriel L. Somlo     if (have_autoneg(s) &&
1353ddcb73b7SMichael S. Tsirkin         !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
1354ddcb73b7SMichael S. Tsirkin         nc->link_down = false;
1355d7a41552SGabriel L. Somlo         timer_mod(s->autoneg_timer,
1356d7a41552SGabriel L. Somlo                   qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
1357ddcb73b7SMichael S. Tsirkin     }
1358e4b82364SAmos Kong 
1359e4b82364SAmos Kong     return 0;
1360e4b82364SAmos Kong }
1361e4b82364SAmos Kong 
1362e9845f09SVincenzo Maffione static bool e1000_mit_state_needed(void *opaque)
1363e9845f09SVincenzo Maffione {
1364e9845f09SVincenzo Maffione     E1000State *s = opaque;
1365e9845f09SVincenzo Maffione 
1366e9845f09SVincenzo Maffione     return s->compat_flags & E1000_FLAG_MIT;
1367e9845f09SVincenzo Maffione }
1368e9845f09SVincenzo Maffione 
1369e9845f09SVincenzo Maffione static const VMStateDescription vmstate_e1000_mit_state = {
1370e9845f09SVincenzo Maffione     .name = "e1000/mit_state",
1371e9845f09SVincenzo Maffione     .version_id = 1,
1372e9845f09SVincenzo Maffione     .minimum_version_id = 1,
1373e9845f09SVincenzo Maffione     .fields = (VMStateField[]) {
1374e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[RDTR], E1000State),
1375e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[RADV], E1000State),
1376e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[TADV], E1000State),
1377e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[ITR], E1000State),
1378e9845f09SVincenzo Maffione         VMSTATE_BOOL(mit_irq_level, E1000State),
1379e9845f09SVincenzo Maffione         VMSTATE_END_OF_LIST()
1380e9845f09SVincenzo Maffione     }
1381e9845f09SVincenzo Maffione };
1382e9845f09SVincenzo Maffione 
1383e482dc3eSJuan Quintela static const VMStateDescription vmstate_e1000 = {
1384e482dc3eSJuan Quintela     .name = "e1000",
1385e482dc3eSJuan Quintela     .version_id = 2,
1386e482dc3eSJuan Quintela     .minimum_version_id = 1,
1387ddcb73b7SMichael S. Tsirkin     .pre_save = e1000_pre_save,
1388e4b82364SAmos Kong     .post_load = e1000_post_load,
1389e482dc3eSJuan Quintela     .fields = (VMStateField[]) {
1390b08340d5SAndreas Färber         VMSTATE_PCI_DEVICE(parent_obj, E1000State),
1391e482dc3eSJuan Quintela         VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */
1392e482dc3eSJuan Quintela         VMSTATE_UNUSED(4), /* Was mmio_base.  */
1393e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_size, E1000State),
1394e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_min_shift, E1000State),
1395e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.val_in, E1000State),
1396e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_in, E1000State),
1397e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_out, E1000State),
1398e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.reading, E1000State),
1399e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.old_eecd, E1000State),
1400e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.ipcss, E1000State),
1401e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.ipcso, E1000State),
1402e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.ipcse, E1000State),
1403e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.tucss, E1000State),
1404e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.tucso, E1000State),
1405e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tucse, E1000State),
1406e482dc3eSJuan Quintela         VMSTATE_UINT32(tx.paylen, E1000State),
1407e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.hdr_len, E1000State),
1408e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.mss, E1000State),
1409e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.size, E1000State),
1410e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tso_frames, E1000State),
1411e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.sum_needed, E1000State),
1412e482dc3eSJuan Quintela         VMSTATE_INT8(tx.ip, E1000State),
1413e482dc3eSJuan Quintela         VMSTATE_INT8(tx.tcp, E1000State),
1414e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.header, E1000State),
1415e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.data, E1000State),
1416e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64),
1417e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20),
1418e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[CTRL], E1000State),
1419e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EECD], E1000State),
1420e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EERD], E1000State),
1421e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPRC], E1000State),
1422e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPTC], E1000State),
1423e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICR], E1000State),
1424e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICS], E1000State),
1425e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMC], E1000State),
1426e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMS], E1000State),
1427e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[LEDCTL], E1000State),
1428e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MANC], E1000State),
1429e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MDIC], E1000State),
1430e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MPC], E1000State),
1431e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[PBA], E1000State),
1432e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RCTL], E1000State),
1433e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAH], E1000State),
1434e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAL], E1000State),
1435e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDH], E1000State),
1436e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDLEN], E1000State),
1437e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDT], E1000State),
1438e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[STATUS], E1000State),
1439e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[SWSM], E1000State),
1440e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TCTL], E1000State),
1441e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAH], E1000State),
1442e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAL], E1000State),
1443e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDH], E1000State),
1444e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDLEN], E1000State),
1445e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDT], E1000State),
1446e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORH], E1000State),
1447e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORL], E1000State),
1448e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTH], E1000State),
1449e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTL], E1000State),
1450e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPR], E1000State),
1451e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPT], E1000State),
1452e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TXDCTL], E1000State),
1453e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[WUFC], E1000State),
1454e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[VET], E1000State),
1455e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32),
1456e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, 128),
1457e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA, 128),
1458e482dc3eSJuan Quintela         VMSTATE_END_OF_LIST()
1459e9845f09SVincenzo Maffione     },
1460e9845f09SVincenzo Maffione     .subsections = (VMStateSubsection[]) {
1461e9845f09SVincenzo Maffione         {
1462e9845f09SVincenzo Maffione             .vmsd = &vmstate_e1000_mit_state,
1463e9845f09SVincenzo Maffione             .needed = e1000_mit_state_needed,
1464e9845f09SVincenzo Maffione         }, {
1465e9845f09SVincenzo Maffione             /* empty */
1466e9845f09SVincenzo Maffione         }
14677c23b892Sbalrog     }
1468e482dc3eSJuan Quintela };
14697c23b892Sbalrog 
14708597f2e1SGabriel L. Somlo /*
14718597f2e1SGabriel L. Somlo  * EEPROM contents documented in Tables 5-2 and 5-3, pp. 98-102.
14728597f2e1SGabriel L. Somlo  * Note: A valid DevId will be inserted during pci_e1000_init().
14738597f2e1SGabriel L. Somlo  */
147488b4e9dbSblueswir1 static const uint16_t e1000_eeprom_template[64] = {
14757c23b892Sbalrog     0x0000, 0x0000, 0x0000, 0x0000,      0xffff, 0x0000,      0x0000, 0x0000,
14768597f2e1SGabriel L. Somlo     0x3000, 0x1000, 0x6403, 0 /*DevId*/, 0x8086, 0 /*DevId*/, 0x8086, 0x3040,
14777c23b892Sbalrog     0x0008, 0x2000, 0x7e14, 0x0048,      0x1000, 0x00d8,      0x0000, 0x2700,
14787c23b892Sbalrog     0x6cc9, 0x3150, 0x0722, 0x040b,      0x0984, 0x0000,      0xc000, 0x0706,
14797c23b892Sbalrog     0x1008, 0x0000, 0x0f04, 0x7fff,      0x4d01, 0xffff,      0xffff, 0xffff,
14807c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
14817c23b892Sbalrog     0x0100, 0x4000, 0x121c, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
14827c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0x0000,
14837c23b892Sbalrog };
14847c23b892Sbalrog 
14857c23b892Sbalrog /* PCI interface */
14867c23b892Sbalrog 
14877c23b892Sbalrog static void
1488ad00a9b9SAvi Kivity e1000_mmio_setup(E1000State *d)
14897c23b892Sbalrog {
1490f65ed4c1Saliguori     int i;
1491f65ed4c1Saliguori     const uint32_t excluded_regs[] = {
1492f65ed4c1Saliguori         E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
1493f65ed4c1Saliguori         E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
1494f65ed4c1Saliguori     };
1495f65ed4c1Saliguori 
1496eedfac6fSPaolo Bonzini     memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d,
1497eedfac6fSPaolo Bonzini                           "e1000-mmio", PNPMMIO_SIZE);
1498ad00a9b9SAvi Kivity     memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
1499f65ed4c1Saliguori     for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
1500ad00a9b9SAvi Kivity         memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
1501ad00a9b9SAvi Kivity                                      excluded_regs[i+1] - excluded_regs[i] - 4);
1502eedfac6fSPaolo Bonzini     memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
15037c23b892Sbalrog }
15047c23b892Sbalrog 
1505b946a153Saliguori static void
15064b09be85Saliguori pci_e1000_uninit(PCIDevice *dev)
15074b09be85Saliguori {
1508567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
15094b09be85Saliguori 
1510bc72ad67SAlex Bligh     timer_del(d->autoneg_timer);
1511bc72ad67SAlex Bligh     timer_free(d->autoneg_timer);
1512e9845f09SVincenzo Maffione     timer_del(d->mit_timer);
1513e9845f09SVincenzo Maffione     timer_free(d->mit_timer);
1514948ecf21SJason Wang     qemu_del_nic(d->nic);
15154b09be85Saliguori }
15164b09be85Saliguori 
1517a03e2aecSMark McLoughlin static NetClientInfo net_e1000_info = {
15182be64a68SLaszlo Ersek     .type = NET_CLIENT_OPTIONS_KIND_NIC,
1519a03e2aecSMark McLoughlin     .size = sizeof(NICState),
1520a03e2aecSMark McLoughlin     .can_receive = e1000_can_receive,
1521a03e2aecSMark McLoughlin     .receive = e1000_receive,
152297410ddeSVincenzo Maffione     .receive_iov = e1000_receive_iov,
1523a03e2aecSMark McLoughlin     .link_status_changed = e1000_set_link_status,
1524a03e2aecSMark McLoughlin };
1525a03e2aecSMark McLoughlin 
152620302e71SMichael S. Tsirkin static void e1000_write_config(PCIDevice *pci_dev, uint32_t address,
152720302e71SMichael S. Tsirkin                                 uint32_t val, int len)
152820302e71SMichael S. Tsirkin {
152920302e71SMichael S. Tsirkin     E1000State *s = E1000(pci_dev);
153020302e71SMichael S. Tsirkin 
153120302e71SMichael S. Tsirkin     pci_default_write_config(pci_dev, address, val, len);
153220302e71SMichael S. Tsirkin 
153320302e71SMichael S. Tsirkin     if (range_covers_byte(address, len, PCI_COMMAND) &&
153420302e71SMichael S. Tsirkin         (pci_dev->config[PCI_COMMAND] & PCI_COMMAND_MASTER)) {
153520302e71SMichael S. Tsirkin         qemu_flush_queued_packets(qemu_get_queue(s->nic));
153620302e71SMichael S. Tsirkin     }
153720302e71SMichael S. Tsirkin }
153820302e71SMichael S. Tsirkin 
153920302e71SMichael S. Tsirkin 
15409af21dbeSMarkus Armbruster static void pci_e1000_realize(PCIDevice *pci_dev, Error **errp)
15417c23b892Sbalrog {
1542567a3c9eSPeter Crosthwaite     DeviceState *dev = DEVICE(pci_dev);
1543567a3c9eSPeter Crosthwaite     E1000State *d = E1000(pci_dev);
15448597f2e1SGabriel L. Somlo     PCIDeviceClass *pdc = PCI_DEVICE_GET_CLASS(pci_dev);
15457c23b892Sbalrog     uint8_t *pci_conf;
15467c23b892Sbalrog     uint16_t checksum = 0;
15477c23b892Sbalrog     int i;
1548fbdaa002SGerd Hoffmann     uint8_t *macaddr;
1549aff427a1SChris Wright 
155020302e71SMichael S. Tsirkin     pci_dev->config_write = e1000_write_config;
155120302e71SMichael S. Tsirkin 
1552b08340d5SAndreas Färber     pci_conf = pci_dev->config;
15537c23b892Sbalrog 
1554a9cbacb0SMichael S. Tsirkin     /* TODO: RST# value should be 0, PCI spec 6.2.4 */
1555a9cbacb0SMichael S. Tsirkin     pci_conf[PCI_CACHE_LINE_SIZE] = 0x10;
15567c23b892Sbalrog 
1557817e0b6fSMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
15587c23b892Sbalrog 
1559ad00a9b9SAvi Kivity     e1000_mmio_setup(d);
15607c23b892Sbalrog 
1561b08340d5SAndreas Färber     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
15627c23b892Sbalrog 
1563b08340d5SAndreas Färber     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io);
15647c23b892Sbalrog 
15657c23b892Sbalrog     memmove(d->eeprom_data, e1000_eeprom_template,
15667c23b892Sbalrog         sizeof e1000_eeprom_template);
1567fbdaa002SGerd Hoffmann     qemu_macaddr_default_if_unset(&d->conf.macaddr);
1568fbdaa002SGerd Hoffmann     macaddr = d->conf.macaddr.a;
15697c23b892Sbalrog     for (i = 0; i < 3; i++)
15709d07d757SPaul Brook         d->eeprom_data[i] = (macaddr[2*i+1]<<8) | macaddr[2*i];
15718597f2e1SGabriel L. Somlo     d->eeprom_data[11] = d->eeprom_data[13] = pdc->device_id;
15727c23b892Sbalrog     for (i = 0; i < EEPROM_CHECKSUM_REG; i++)
15737c23b892Sbalrog         checksum += d->eeprom_data[i];
15747c23b892Sbalrog     checksum = (uint16_t) EEPROM_SUM - checksum;
15757c23b892Sbalrog     d->eeprom_data[EEPROM_CHECKSUM_REG] = checksum;
15767c23b892Sbalrog 
1577a03e2aecSMark McLoughlin     d->nic = qemu_new_nic(&net_e1000_info, &d->conf,
1578567a3c9eSPeter Crosthwaite                           object_get_typename(OBJECT(d)), dev->id, d);
15797c23b892Sbalrog 
1580b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
15811ca4d09aSGleb Natapov 
1582bc72ad67SAlex Bligh     d->autoneg_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, e1000_autoneg_timer, d);
1583e9845f09SVincenzo Maffione     d->mit_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, e1000_mit_timer, d);
15847c23b892Sbalrog }
15859d07d757SPaul Brook 
1586fbdaa002SGerd Hoffmann static void qdev_e1000_reset(DeviceState *dev)
1587fbdaa002SGerd Hoffmann {
1588567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
1589fbdaa002SGerd Hoffmann     e1000_reset(d);
1590fbdaa002SGerd Hoffmann }
1591fbdaa002SGerd Hoffmann 
159240021f08SAnthony Liguori static Property e1000_properties[] = {
1593fbdaa002SGerd Hoffmann     DEFINE_NIC_PROPERTIES(E1000State, conf),
15942af234e6SMichael S. Tsirkin     DEFINE_PROP_BIT("autonegotiation", E1000State,
15952af234e6SMichael S. Tsirkin                     compat_flags, E1000_FLAG_AUTONEG_BIT, true),
1596e9845f09SVincenzo Maffione     DEFINE_PROP_BIT("mitigation", E1000State,
1597e9845f09SVincenzo Maffione                     compat_flags, E1000_FLAG_MIT_BIT, true),
1598fbdaa002SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
159940021f08SAnthony Liguori };
160040021f08SAnthony Liguori 
16018597f2e1SGabriel L. Somlo typedef struct E1000Info {
16028597f2e1SGabriel L. Somlo     const char *name;
16038597f2e1SGabriel L. Somlo     uint16_t   device_id;
16048597f2e1SGabriel L. Somlo     uint8_t    revision;
16058597f2e1SGabriel L. Somlo     uint16_t   phy_id2;
16068597f2e1SGabriel L. Somlo } E1000Info;
16078597f2e1SGabriel L. Somlo 
160840021f08SAnthony Liguori static void e1000_class_init(ObjectClass *klass, void *data)
160940021f08SAnthony Liguori {
161039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
161140021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
16128597f2e1SGabriel L. Somlo     E1000BaseClass *e = E1000_DEVICE_CLASS(klass);
16138597f2e1SGabriel L. Somlo     const E1000Info *info = data;
161440021f08SAnthony Liguori 
16159af21dbeSMarkus Armbruster     k->realize = pci_e1000_realize;
161640021f08SAnthony Liguori     k->exit = pci_e1000_uninit;
1617c45e5b5bSGerd Hoffmann     k->romfile = "efi-e1000.rom";
161840021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
16198597f2e1SGabriel L. Somlo     k->device_id = info->device_id;
16208597f2e1SGabriel L. Somlo     k->revision = info->revision;
16218597f2e1SGabriel L. Somlo     e->phy_id2 = info->phy_id2;
162240021f08SAnthony Liguori     k->class_id = PCI_CLASS_NETWORK_ETHERNET;
1623125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
162439bffca2SAnthony Liguori     dc->desc = "Intel Gigabit Ethernet";
162539bffca2SAnthony Liguori     dc->reset = qdev_e1000_reset;
162639bffca2SAnthony Liguori     dc->vmsd = &vmstate_e1000;
162739bffca2SAnthony Liguori     dc->props = e1000_properties;
1628fbdaa002SGerd Hoffmann }
162940021f08SAnthony Liguori 
16305df3bf62SGonglei static void e1000_instance_init(Object *obj)
16315df3bf62SGonglei {
16325df3bf62SGonglei     E1000State *n = E1000(obj);
16335df3bf62SGonglei     device_add_bootindex_property(obj, &n->conf.bootindex,
16345df3bf62SGonglei                                   "bootindex", "/ethernet-phy@0",
16355df3bf62SGonglei                                   DEVICE(n), NULL);
16365df3bf62SGonglei }
16375df3bf62SGonglei 
16388597f2e1SGabriel L. Somlo static const TypeInfo e1000_base_info = {
16398597f2e1SGabriel L. Somlo     .name          = TYPE_E1000_BASE,
164039bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
164139bffca2SAnthony Liguori     .instance_size = sizeof(E1000State),
16425df3bf62SGonglei     .instance_init = e1000_instance_init,
16438597f2e1SGabriel L. Somlo     .class_size    = sizeof(E1000BaseClass),
16448597f2e1SGabriel L. Somlo     .abstract      = true,
16458597f2e1SGabriel L. Somlo };
16468597f2e1SGabriel L. Somlo 
16478597f2e1SGabriel L. Somlo static const E1000Info e1000_devices[] = {
16488597f2e1SGabriel L. Somlo     {
16498597f2e1SGabriel L. Somlo         .name      = "e1000-82540em",
16508597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82540EM,
16518597f2e1SGabriel L. Somlo         .revision  = 0x03,
16528597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
16538597f2e1SGabriel L. Somlo     },
16548597f2e1SGabriel L. Somlo     {
16558597f2e1SGabriel L. Somlo         .name      = "e1000-82544gc",
16568597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82544GC_COPPER,
16578597f2e1SGabriel L. Somlo         .revision  = 0x03,
16588597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_82544x,
16598597f2e1SGabriel L. Somlo     },
16608597f2e1SGabriel L. Somlo     {
16618597f2e1SGabriel L. Somlo         .name      = "e1000-82545em",
16628597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82545EM_COPPER,
16638597f2e1SGabriel L. Somlo         .revision  = 0x03,
16648597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
16658597f2e1SGabriel L. Somlo     },
16668597f2e1SGabriel L. Somlo };
16678597f2e1SGabriel L. Somlo 
16688597f2e1SGabriel L. Somlo static const TypeInfo e1000_default_info = {
16698597f2e1SGabriel L. Somlo     .name          = "e1000",
16708597f2e1SGabriel L. Somlo     .parent        = "e1000-82540em",
16710aab0d3aSGerd Hoffmann };
16720aab0d3aSGerd Hoffmann 
167383f7d43aSAndreas Färber static void e1000_register_types(void)
16749d07d757SPaul Brook {
16758597f2e1SGabriel L. Somlo     int i;
16768597f2e1SGabriel L. Somlo 
16778597f2e1SGabriel L. Somlo     type_register_static(&e1000_base_info);
16788597f2e1SGabriel L. Somlo     for (i = 0; i < ARRAY_SIZE(e1000_devices); i++) {
16798597f2e1SGabriel L. Somlo         const E1000Info *info = &e1000_devices[i];
16808597f2e1SGabriel L. Somlo         TypeInfo type_info = {};
16818597f2e1SGabriel L. Somlo 
16828597f2e1SGabriel L. Somlo         type_info.name = info->name;
16838597f2e1SGabriel L. Somlo         type_info.parent = TYPE_E1000_BASE;
16848597f2e1SGabriel L. Somlo         type_info.class_data = (void *)info;
16858597f2e1SGabriel L. Somlo         type_info.class_init = e1000_class_init;
16865df3bf62SGonglei         type_info.instance_init = e1000_instance_init;
16878597f2e1SGabriel L. Somlo 
16888597f2e1SGabriel L. Somlo         type_register(&type_info);
16898597f2e1SGabriel L. Somlo     }
16908597f2e1SGabriel L. Somlo     type_register_static(&e1000_default_info);
16919d07d757SPaul Brook }
16929d07d757SPaul Brook 
169383f7d43aSAndreas Färber type_init(e1000_register_types)
1694