xref: /qemu/hw/net/e1000.c (revision 3b27430177498a1728b6765c70b455900f93d73a)
17c23b892Sbalrog /*
27c23b892Sbalrog  * QEMU e1000 emulation
37c23b892Sbalrog  *
42758aa52SMichael S. Tsirkin  * Software developer's manual:
52758aa52SMichael S. Tsirkin  * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf
62758aa52SMichael S. Tsirkin  *
77c23b892Sbalrog  * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc.
87c23b892Sbalrog  * Copyright (c) 2008 Qumranet
97c23b892Sbalrog  * Based on work done by:
107c23b892Sbalrog  * Copyright (c) 2007 Dan Aloni
117c23b892Sbalrog  * Copyright (c) 2004 Antony T Curtis
127c23b892Sbalrog  *
137c23b892Sbalrog  * This library is free software; you can redistribute it and/or
147c23b892Sbalrog  * modify it under the terms of the GNU Lesser General Public
157c23b892Sbalrog  * License as published by the Free Software Foundation; either
167c23b892Sbalrog  * version 2 of the License, or (at your option) any later version.
177c23b892Sbalrog  *
187c23b892Sbalrog  * This library is distributed in the hope that it will be useful,
197c23b892Sbalrog  * but WITHOUT ANY WARRANTY; without even the implied warranty of
207c23b892Sbalrog  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
217c23b892Sbalrog  * Lesser General Public License for more details.
227c23b892Sbalrog  *
237c23b892Sbalrog  * You should have received a copy of the GNU Lesser General Public
248167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
257c23b892Sbalrog  */
267c23b892Sbalrog 
277c23b892Sbalrog 
2883c9f4caSPaolo Bonzini #include "hw/hw.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
301422e32dSPaolo Bonzini #include "net/net.h"
317200ac3cSMark McLoughlin #include "net/checksum.h"
3283c9f4caSPaolo Bonzini #include "hw/loader.h"
339c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
349c17d615SPaolo Bonzini #include "sysemu/dma.h"
3597410ddeSVincenzo Maffione #include "qemu/iov.h"
3620302e71SMichael S. Tsirkin #include "qemu/range.h"
377c23b892Sbalrog 
3847b43a1fSPaolo Bonzini #include "e1000_regs.h"
397c23b892Sbalrog 
40*3b274301SLeonid Bloch static const uint8_t bcast[] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
41*3b274301SLeonid Bloch 
4227124888SJes Sorensen #define E1000_DEBUG
437c23b892Sbalrog 
4427124888SJes Sorensen #ifdef E1000_DEBUG
457c23b892Sbalrog enum {
467c23b892Sbalrog     DEBUG_GENERAL,      DEBUG_IO,       DEBUG_MMIO,     DEBUG_INTERRUPT,
477c23b892Sbalrog     DEBUG_RX,           DEBUG_TX,       DEBUG_MDIC,     DEBUG_EEPROM,
487c23b892Sbalrog     DEBUG_UNKNOWN,      DEBUG_TXSUM,    DEBUG_TXERR,    DEBUG_RXERR,
49f9c1cdf4SJason Wang     DEBUG_RXFILTER,     DEBUG_PHY,      DEBUG_NOTYET,
507c23b892Sbalrog };
517c23b892Sbalrog #define DBGBIT(x)    (1<<DEBUG_##x)
527c23b892Sbalrog static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL);
537c23b892Sbalrog 
546c7f4b47SBlue Swirl #define DBGOUT(what, fmt, ...) do { \
557c23b892Sbalrog     if (debugflags & DBGBIT(what)) \
566c7f4b47SBlue Swirl         fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \
577c23b892Sbalrog     } while (0)
587c23b892Sbalrog #else
596c7f4b47SBlue Swirl #define DBGOUT(what, fmt, ...) do {} while (0)
607c23b892Sbalrog #endif
617c23b892Sbalrog 
627c23b892Sbalrog #define IOPORT_SIZE       0x40
63e94bbefeSaurel32 #define PNPMMIO_SIZE      0x20000
6478aeb23eSStefan Hajnoczi #define MIN_BUF_SIZE      60 /* Min. octets in an ethernet frame sans FCS */
657c23b892Sbalrog 
66b0d9ffcdSMichael Contreras /* this is the size past which hardware will drop packets when setting LPE=0 */
67b0d9ffcdSMichael Contreras #define MAXIMUM_ETHERNET_VLAN_SIZE 1522
682c0331f4SMichael Contreras /* this is the size past which hardware will drop packets when setting LPE=1 */
692c0331f4SMichael Contreras #define MAXIMUM_ETHERNET_LPE_SIZE 16384
70b0d9ffcdSMichael Contreras 
7197410ddeSVincenzo Maffione #define MAXIMUM_ETHERNET_HDR_LEN (14+4)
7297410ddeSVincenzo Maffione 
737c23b892Sbalrog /*
747c23b892Sbalrog  * HW models:
758597f2e1SGabriel L. Somlo  *  E1000_DEV_ID_82540EM works with Windows, Linux, and OS X <= 10.8
767c23b892Sbalrog  *  E1000_DEV_ID_82544GC_COPPER appears to work; not well tested
778597f2e1SGabriel L. Somlo  *  E1000_DEV_ID_82545EM_COPPER works with Linux and OS X >= 10.6
787c23b892Sbalrog  *  Others never tested
797c23b892Sbalrog  */
807c23b892Sbalrog 
817c23b892Sbalrog typedef struct E1000State_st {
82b08340d5SAndreas Färber     /*< private >*/
83b08340d5SAndreas Färber     PCIDevice parent_obj;
84b08340d5SAndreas Färber     /*< public >*/
85b08340d5SAndreas Färber 
86a03e2aecSMark McLoughlin     NICState *nic;
87fbdaa002SGerd Hoffmann     NICConf conf;
88ad00a9b9SAvi Kivity     MemoryRegion mmio;
89ad00a9b9SAvi Kivity     MemoryRegion io;
907c23b892Sbalrog 
917c23b892Sbalrog     uint32_t mac_reg[0x8000];
927c23b892Sbalrog     uint16_t phy_reg[0x20];
937c23b892Sbalrog     uint16_t eeprom_data[64];
947c23b892Sbalrog 
957c23b892Sbalrog     uint32_t rxbuf_size;
967c23b892Sbalrog     uint32_t rxbuf_min_shift;
977c23b892Sbalrog     struct e1000_tx {
987c23b892Sbalrog         unsigned char header[256];
998f2e8d1fSaliguori         unsigned char vlan_header[4];
100b10fec9bSStefan Weil         /* Fields vlan and data must not be reordered or separated. */
1018f2e8d1fSaliguori         unsigned char vlan[4];
1027c23b892Sbalrog         unsigned char data[0x10000];
1037c23b892Sbalrog         uint16_t size;
1047c23b892Sbalrog         unsigned char sum_needed;
1058f2e8d1fSaliguori         unsigned char vlan_needed;
1067c23b892Sbalrog         uint8_t ipcss;
1077c23b892Sbalrog         uint8_t ipcso;
1087c23b892Sbalrog         uint16_t ipcse;
1097c23b892Sbalrog         uint8_t tucss;
1107c23b892Sbalrog         uint8_t tucso;
1117c23b892Sbalrog         uint16_t tucse;
1127c23b892Sbalrog         uint8_t hdr_len;
1137c23b892Sbalrog         uint16_t mss;
1147c23b892Sbalrog         uint32_t paylen;
1157c23b892Sbalrog         uint16_t tso_frames;
1167c23b892Sbalrog         char tse;
117b6c4f71fSblueswir1         int8_t ip;
118b6c4f71fSblueswir1         int8_t tcp;
1191b0009dbSbalrog         char cptse;     // current packet tse bit
1207c23b892Sbalrog     } tx;
1217c23b892Sbalrog 
1227c23b892Sbalrog     struct {
12320f3e863SLeonid Bloch         uint32_t val_in;    /* shifted in from guest driver */
1247c23b892Sbalrog         uint16_t bitnum_in;
1257c23b892Sbalrog         uint16_t bitnum_out;
1267c23b892Sbalrog         uint16_t reading;
1277c23b892Sbalrog         uint32_t old_eecd;
1287c23b892Sbalrog     } eecd_state;
129b9d03e35SJason Wang 
130b9d03e35SJason Wang     QEMUTimer *autoneg_timer;
1312af234e6SMichael S. Tsirkin 
132e9845f09SVincenzo Maffione     QEMUTimer *mit_timer;      /* Mitigation timer. */
133e9845f09SVincenzo Maffione     bool mit_timer_on;         /* Mitigation timer is running. */
134e9845f09SVincenzo Maffione     bool mit_irq_level;        /* Tracks interrupt pin level. */
135e9845f09SVincenzo Maffione     uint32_t mit_ide;          /* Tracks E1000_TXD_CMD_IDE bit. */
136e9845f09SVincenzo Maffione 
1372af234e6SMichael S. Tsirkin /* Compatibility flags for migration to/from qemu 1.3.0 and older */
1382af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG_BIT 0
139e9845f09SVincenzo Maffione #define E1000_FLAG_MIT_BIT 1
1409e117734SLeonid Bloch #define E1000_FLAG_MAC_BIT 2
1412af234e6SMichael S. Tsirkin #define E1000_FLAG_AUTONEG (1 << E1000_FLAG_AUTONEG_BIT)
142e9845f09SVincenzo Maffione #define E1000_FLAG_MIT (1 << E1000_FLAG_MIT_BIT)
1439e117734SLeonid Bloch #define E1000_FLAG_MAC (1 << E1000_FLAG_MAC_BIT)
1442af234e6SMichael S. Tsirkin     uint32_t compat_flags;
1457c23b892Sbalrog } E1000State;
1467c23b892Sbalrog 
147bc0f0674SLeonid Bloch #define chkflag(x)     (s->compat_flags & E1000_FLAG_##x)
148bc0f0674SLeonid Bloch 
1498597f2e1SGabriel L. Somlo typedef struct E1000BaseClass {
1508597f2e1SGabriel L. Somlo     PCIDeviceClass parent_class;
1518597f2e1SGabriel L. Somlo     uint16_t phy_id2;
1528597f2e1SGabriel L. Somlo } E1000BaseClass;
1538597f2e1SGabriel L. Somlo 
1548597f2e1SGabriel L. Somlo #define TYPE_E1000_BASE "e1000-base"
155567a3c9eSPeter Crosthwaite 
156567a3c9eSPeter Crosthwaite #define E1000(obj) \
1578597f2e1SGabriel L. Somlo     OBJECT_CHECK(E1000State, (obj), TYPE_E1000_BASE)
1588597f2e1SGabriel L. Somlo 
1598597f2e1SGabriel L. Somlo #define E1000_DEVICE_CLASS(klass) \
1608597f2e1SGabriel L. Somlo      OBJECT_CLASS_CHECK(E1000BaseClass, (klass), TYPE_E1000_BASE)
1618597f2e1SGabriel L. Somlo #define E1000_DEVICE_GET_CLASS(obj) \
1628597f2e1SGabriel L. Somlo     OBJECT_GET_CLASS(E1000BaseClass, (obj), TYPE_E1000_BASE)
163567a3c9eSPeter Crosthwaite 
1647c23b892Sbalrog #define defreg(x)    x = (E1000_##x>>2)
1657c23b892Sbalrog enum {
1667c23b892Sbalrog     defreg(CTRL),    defreg(EECD),    defreg(EERD),    defreg(GPRC),
1677c23b892Sbalrog     defreg(GPTC),    defreg(ICR),     defreg(ICS),     defreg(IMC),
1687c23b892Sbalrog     defreg(IMS),     defreg(LEDCTL),  defreg(MANC),    defreg(MDIC),
1697c23b892Sbalrog     defreg(MPC),     defreg(PBA),     defreg(RCTL),    defreg(RDBAH),
1707c23b892Sbalrog     defreg(RDBAL),   defreg(RDH),     defreg(RDLEN),   defreg(RDT),
1717c23b892Sbalrog     defreg(STATUS),  defreg(SWSM),    defreg(TCTL),    defreg(TDBAH),
1727c23b892Sbalrog     defreg(TDBAL),   defreg(TDH),     defreg(TDLEN),   defreg(TDT),
1737c23b892Sbalrog     defreg(TORH),    defreg(TORL),    defreg(TOTH),    defreg(TOTL),
1747c23b892Sbalrog     defreg(TPR),     defreg(TPT),     defreg(TXDCTL),  defreg(WUFC),
1758f2e8d1fSaliguori     defreg(RA),      defreg(MTA),     defreg(CRCERRS), defreg(VFTA),
176e9845f09SVincenzo Maffione     defreg(VET),     defreg(RDTR),    defreg(RADV),    defreg(TADV),
17772ea771cSLeonid Bloch     defreg(ITR),     defreg(FCRUC),   defreg(TDFH),    defreg(TDFT),
17872ea771cSLeonid Bloch     defreg(TDFHS),   defreg(TDFTS),   defreg(TDFPC),   defreg(RDFH),
17972ea771cSLeonid Bloch     defreg(RDFT),    defreg(RDFHS),   defreg(RDFTS),   defreg(RDFPC),
18072ea771cSLeonid Bloch     defreg(IPAV),    defreg(WUC),     defreg(WUS),     defreg(AIT),
18172ea771cSLeonid Bloch     defreg(IP6AT),   defreg(IP4AT),   defreg(FFLT),    defreg(FFMT),
18272ea771cSLeonid Bloch     defreg(FFVT),    defreg(WUPM),    defreg(PBM),     defreg(SCC),
18372ea771cSLeonid Bloch     defreg(ECOL),    defreg(MCC),     defreg(LATECOL), defreg(COLC),
18472ea771cSLeonid Bloch     defreg(DC),      defreg(TNCRS),   defreg(SEC),     defreg(CEXTERR),
18572ea771cSLeonid Bloch     defreg(RLEC),    defreg(XONRXC),  defreg(XONTXC),  defreg(XOFFRXC),
18672ea771cSLeonid Bloch     defreg(XOFFTXC), defreg(RFC),     defreg(RJC),     defreg(RNBC),
187*3b274301SLeonid Bloch     defreg(TSCTFC),  defreg(MGTPRC),  defreg(MGTPDC),  defreg(MGTPTC),
188*3b274301SLeonid Bloch     defreg(RUC),     defreg(ROC),     defreg(GORCL),   defreg(GORCH),
189*3b274301SLeonid Bloch     defreg(GOTCL),   defreg(GOTCH),   defreg(BPRC),    defreg(MPRC),
190*3b274301SLeonid Bloch     defreg(TSCTC),   defreg(PRC64),   defreg(PRC127),  defreg(PRC255),
191*3b274301SLeonid Bloch     defreg(PRC511),  defreg(PRC1023), defreg(PRC1522), defreg(PTC64),
192*3b274301SLeonid Bloch     defreg(PTC127),  defreg(PTC255),  defreg(PTC511),  defreg(PTC1023),
193*3b274301SLeonid Bloch     defreg(PTC1522), defreg(MPTC),    defreg(BPTC)
1947c23b892Sbalrog };
1957c23b892Sbalrog 
19671aadd3cSJason Wang static void
19771aadd3cSJason Wang e1000_link_down(E1000State *s)
19871aadd3cSJason Wang {
19971aadd3cSJason Wang     s->mac_reg[STATUS] &= ~E1000_STATUS_LU;
20071aadd3cSJason Wang     s->phy_reg[PHY_STATUS] &= ~MII_SR_LINK_STATUS;
2016a2acedbSGabriel L. Somlo     s->phy_reg[PHY_STATUS] &= ~MII_SR_AUTONEG_COMPLETE;
2026883b591SGabriel L. Somlo     s->phy_reg[PHY_LP_ABILITY] &= ~MII_LPAR_LPACK;
20371aadd3cSJason Wang }
20471aadd3cSJason Wang 
20571aadd3cSJason Wang static void
20671aadd3cSJason Wang e1000_link_up(E1000State *s)
20771aadd3cSJason Wang {
20871aadd3cSJason Wang     s->mac_reg[STATUS] |= E1000_STATUS_LU;
20971aadd3cSJason Wang     s->phy_reg[PHY_STATUS] |= MII_SR_LINK_STATUS;
2105df6a185SStefan Hajnoczi 
2115df6a185SStefan Hajnoczi     /* E1000_STATUS_LU is tested by e1000_can_receive() */
2125df6a185SStefan Hajnoczi     qemu_flush_queued_packets(qemu_get_queue(s->nic));
21371aadd3cSJason Wang }
21471aadd3cSJason Wang 
2151195fed9SGabriel L. Somlo static bool
2161195fed9SGabriel L. Somlo have_autoneg(E1000State *s)
2171195fed9SGabriel L. Somlo {
218bc0f0674SLeonid Bloch     return chkflag(AUTONEG) && (s->phy_reg[PHY_CTRL] & MII_CR_AUTO_NEG_EN);
2191195fed9SGabriel L. Somlo }
2201195fed9SGabriel L. Somlo 
221b9d03e35SJason Wang static void
222b9d03e35SJason Wang set_phy_ctrl(E1000State *s, int index, uint16_t val)
223b9d03e35SJason Wang {
2241195fed9SGabriel L. Somlo     /* bits 0-5 reserved; MII_CR_[RESTART_AUTO_NEG,RESET] are self clearing */
2251195fed9SGabriel L. Somlo     s->phy_reg[PHY_CTRL] = val & ~(0x3f |
2261195fed9SGabriel L. Somlo                                    MII_CR_RESET |
2271195fed9SGabriel L. Somlo                                    MII_CR_RESTART_AUTO_NEG);
2281195fed9SGabriel L. Somlo 
2292af234e6SMichael S. Tsirkin     /*
2302af234e6SMichael S. Tsirkin      * QEMU 1.3 does not support link auto-negotiation emulation, so if we
2312af234e6SMichael S. Tsirkin      * migrate during auto negotiation, after migration the link will be
2322af234e6SMichael S. Tsirkin      * down.
2332af234e6SMichael S. Tsirkin      */
2341195fed9SGabriel L. Somlo     if (have_autoneg(s) && (val & MII_CR_RESTART_AUTO_NEG)) {
235b9d03e35SJason Wang         e1000_link_down(s);
236b9d03e35SJason Wang         DBGOUT(PHY, "Start link auto negotiation\n");
2371195fed9SGabriel L. Somlo         timer_mod(s->autoneg_timer,
2381195fed9SGabriel L. Somlo                   qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
239b9d03e35SJason Wang     }
240b9d03e35SJason Wang }
241b9d03e35SJason Wang 
242b9d03e35SJason Wang static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = {
243b9d03e35SJason Wang     [PHY_CTRL] = set_phy_ctrl,
244b9d03e35SJason Wang };
245b9d03e35SJason Wang 
246b9d03e35SJason Wang enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) };
247b9d03e35SJason Wang 
2487c23b892Sbalrog enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W };
24988b4e9dbSblueswir1 static const char phy_regcap[0x20] = {
2507c23b892Sbalrog     [PHY_STATUS]      = PHY_R,     [M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW,
2517c23b892Sbalrog     [PHY_ID1]         = PHY_R,     [M88E1000_PHY_SPEC_CTRL]     = PHY_RW,
2527c23b892Sbalrog     [PHY_CTRL]        = PHY_RW,    [PHY_1000T_CTRL]             = PHY_RW,
2537c23b892Sbalrog     [PHY_LP_ABILITY]  = PHY_R,     [PHY_1000T_STATUS]           = PHY_R,
2547c23b892Sbalrog     [PHY_AUTONEG_ADV] = PHY_RW,    [M88E1000_RX_ERR_CNTR]       = PHY_R,
2556883b591SGabriel L. Somlo     [PHY_ID2]         = PHY_R,     [M88E1000_PHY_SPEC_STATUS]   = PHY_R,
2566883b591SGabriel L. Somlo     [PHY_AUTONEG_EXP] = PHY_R,
2577c23b892Sbalrog };
2587c23b892Sbalrog 
2598597f2e1SGabriel L. Somlo /* PHY_ID2 documented in 8254x_GBe_SDM.pdf, pp. 250 */
260814cd3acSMichael S. Tsirkin static const uint16_t phy_reg_init[] = {
2619616c290SGabriel L. Somlo     [PHY_CTRL]   = MII_CR_SPEED_SELECT_MSB |
2629616c290SGabriel L. Somlo                    MII_CR_FULL_DUPLEX |
2639616c290SGabriel L. Somlo                    MII_CR_AUTO_NEG_EN,
2649616c290SGabriel L. Somlo 
2659616c290SGabriel L. Somlo     [PHY_STATUS] = MII_SR_EXTENDED_CAPS |
2669616c290SGabriel L. Somlo                    MII_SR_LINK_STATUS |   /* link initially up */
2679616c290SGabriel L. Somlo                    MII_SR_AUTONEG_CAPS |
2689616c290SGabriel L. Somlo                    /* MII_SR_AUTONEG_COMPLETE: initially NOT completed */
2699616c290SGabriel L. Somlo                    MII_SR_PREAMBLE_SUPPRESS |
2709616c290SGabriel L. Somlo                    MII_SR_EXTENDED_STATUS |
2719616c290SGabriel L. Somlo                    MII_SR_10T_HD_CAPS |
2729616c290SGabriel L. Somlo                    MII_SR_10T_FD_CAPS |
2739616c290SGabriel L. Somlo                    MII_SR_100X_HD_CAPS |
2749616c290SGabriel L. Somlo                    MII_SR_100X_FD_CAPS,
2759616c290SGabriel L. Somlo 
2769616c290SGabriel L. Somlo     [PHY_ID1] = 0x141,
2779616c290SGabriel L. Somlo     /* [PHY_ID2] configured per DevId, from e1000_reset() */
2789616c290SGabriel L. Somlo     [PHY_AUTONEG_ADV] = 0xde1,
2799616c290SGabriel L. Somlo     [PHY_LP_ABILITY] = 0x1e0,
2809616c290SGabriel L. Somlo     [PHY_1000T_CTRL] = 0x0e00,
2819616c290SGabriel L. Somlo     [PHY_1000T_STATUS] = 0x3c00,
2829616c290SGabriel L. Somlo     [M88E1000_PHY_SPEC_CTRL] = 0x360,
283814cd3acSMichael S. Tsirkin     [M88E1000_PHY_SPEC_STATUS] = 0xac00,
2849616c290SGabriel L. Somlo     [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60,
285814cd3acSMichael S. Tsirkin };
286814cd3acSMichael S. Tsirkin 
287814cd3acSMichael S. Tsirkin static const uint32_t mac_reg_init[] = {
288814cd3acSMichael S. Tsirkin     [PBA]     = 0x00100030,
289814cd3acSMichael S. Tsirkin     [LEDCTL]  = 0x602,
290814cd3acSMichael S. Tsirkin     [CTRL]    = E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 |
291814cd3acSMichael S. Tsirkin                 E1000_CTRL_SPD_1000 | E1000_CTRL_SLU,
292814cd3acSMichael S. Tsirkin     [STATUS]  = 0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE |
293814cd3acSMichael S. Tsirkin                 E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK |
294814cd3acSMichael S. Tsirkin                 E1000_STATUS_SPEED_1000 | E1000_STATUS_FD |
295814cd3acSMichael S. Tsirkin                 E1000_STATUS_LU,
296814cd3acSMichael S. Tsirkin     [MANC]    = E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN |
297814cd3acSMichael S. Tsirkin                 E1000_MANC_ARP_EN | E1000_MANC_0298_EN |
298814cd3acSMichael S. Tsirkin                 E1000_MANC_RMCP_EN,
299814cd3acSMichael S. Tsirkin };
300814cd3acSMichael S. Tsirkin 
301e9845f09SVincenzo Maffione /* Helper function, *curr == 0 means the value is not set */
302e9845f09SVincenzo Maffione static inline void
303e9845f09SVincenzo Maffione mit_update_delay(uint32_t *curr, uint32_t value)
304e9845f09SVincenzo Maffione {
305e9845f09SVincenzo Maffione     if (value && (*curr == 0 || value < *curr)) {
306e9845f09SVincenzo Maffione         *curr = value;
307e9845f09SVincenzo Maffione     }
308e9845f09SVincenzo Maffione }
309e9845f09SVincenzo Maffione 
3107c23b892Sbalrog static void
3117c23b892Sbalrog set_interrupt_cause(E1000State *s, int index, uint32_t val)
3127c23b892Sbalrog {
313b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
314e9845f09SVincenzo Maffione     uint32_t pending_ints;
315e9845f09SVincenzo Maffione     uint32_t mit_delay;
316b08340d5SAndreas Färber 
3177c23b892Sbalrog     s->mac_reg[ICR] = val;
318a52a8841SMichael S. Tsirkin 
319a52a8841SMichael S. Tsirkin     /*
320a52a8841SMichael S. Tsirkin      * Make sure ICR and ICS registers have the same value.
321a52a8841SMichael S. Tsirkin      * The spec says that the ICS register is write-only.  However in practice,
322a52a8841SMichael S. Tsirkin      * on real hardware ICS is readable, and for reads it has the same value as
323a52a8841SMichael S. Tsirkin      * ICR (except that ICS does not have the clear on read behaviour of ICR).
324a52a8841SMichael S. Tsirkin      *
325a52a8841SMichael S. Tsirkin      * The VxWorks PRO/1000 driver uses this behaviour.
326a52a8841SMichael S. Tsirkin      */
327b1332393SBill Paul     s->mac_reg[ICS] = val;
328a52a8841SMichael S. Tsirkin 
329e9845f09SVincenzo Maffione     pending_ints = (s->mac_reg[IMS] & s->mac_reg[ICR]);
330e9845f09SVincenzo Maffione     if (!s->mit_irq_level && pending_ints) {
331e9845f09SVincenzo Maffione         /*
332e9845f09SVincenzo Maffione          * Here we detect a potential raising edge. We postpone raising the
333e9845f09SVincenzo Maffione          * interrupt line if we are inside the mitigation delay window
334e9845f09SVincenzo Maffione          * (s->mit_timer_on == 1).
335e9845f09SVincenzo Maffione          * We provide a partial implementation of interrupt mitigation,
336e9845f09SVincenzo Maffione          * emulating only RADV, TADV and ITR (lower 16 bits, 1024ns units for
337e9845f09SVincenzo Maffione          * RADV and TADV, 256ns units for ITR). RDTR is only used to enable
338e9845f09SVincenzo Maffione          * RADV; relative timers based on TIDV and RDTR are not implemented.
339e9845f09SVincenzo Maffione          */
340e9845f09SVincenzo Maffione         if (s->mit_timer_on) {
341e9845f09SVincenzo Maffione             return;
342e9845f09SVincenzo Maffione         }
343bc0f0674SLeonid Bloch         if (chkflag(MIT)) {
344e9845f09SVincenzo Maffione             /* Compute the next mitigation delay according to pending
345e9845f09SVincenzo Maffione              * interrupts and the current values of RADV (provided
346e9845f09SVincenzo Maffione              * RDTR!=0), TADV and ITR.
347e9845f09SVincenzo Maffione              * Then rearm the timer.
348e9845f09SVincenzo Maffione              */
349e9845f09SVincenzo Maffione             mit_delay = 0;
350e9845f09SVincenzo Maffione             if (s->mit_ide &&
351e9845f09SVincenzo Maffione                     (pending_ints & (E1000_ICR_TXQE | E1000_ICR_TXDW))) {
352e9845f09SVincenzo Maffione                 mit_update_delay(&mit_delay, s->mac_reg[TADV] * 4);
353e9845f09SVincenzo Maffione             }
354e9845f09SVincenzo Maffione             if (s->mac_reg[RDTR] && (pending_ints & E1000_ICS_RXT0)) {
355e9845f09SVincenzo Maffione                 mit_update_delay(&mit_delay, s->mac_reg[RADV] * 4);
356e9845f09SVincenzo Maffione             }
357e9845f09SVincenzo Maffione             mit_update_delay(&mit_delay, s->mac_reg[ITR]);
358e9845f09SVincenzo Maffione 
359e9845f09SVincenzo Maffione             if (mit_delay) {
360e9845f09SVincenzo Maffione                 s->mit_timer_on = 1;
361e9845f09SVincenzo Maffione                 timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
362e9845f09SVincenzo Maffione                           mit_delay * 256);
363e9845f09SVincenzo Maffione             }
364e9845f09SVincenzo Maffione             s->mit_ide = 0;
365e9845f09SVincenzo Maffione         }
366e9845f09SVincenzo Maffione     }
367e9845f09SVincenzo Maffione 
368e9845f09SVincenzo Maffione     s->mit_irq_level = (pending_ints != 0);
3699e64f8a3SMarcel Apfelbaum     pci_set_irq(d, s->mit_irq_level);
370e9845f09SVincenzo Maffione }
371e9845f09SVincenzo Maffione 
372e9845f09SVincenzo Maffione static void
373e9845f09SVincenzo Maffione e1000_mit_timer(void *opaque)
374e9845f09SVincenzo Maffione {
375e9845f09SVincenzo Maffione     E1000State *s = opaque;
376e9845f09SVincenzo Maffione 
377e9845f09SVincenzo Maffione     s->mit_timer_on = 0;
378e9845f09SVincenzo Maffione     /* Call set_interrupt_cause to update the irq level (if necessary). */
379e9845f09SVincenzo Maffione     set_interrupt_cause(s, 0, s->mac_reg[ICR]);
3807c23b892Sbalrog }
3817c23b892Sbalrog 
3827c23b892Sbalrog static void
3837c23b892Sbalrog set_ics(E1000State *s, int index, uint32_t val)
3847c23b892Sbalrog {
3857c23b892Sbalrog     DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR],
3867c23b892Sbalrog         s->mac_reg[IMS]);
3877c23b892Sbalrog     set_interrupt_cause(s, 0, val | s->mac_reg[ICR]);
3887c23b892Sbalrog }
3897c23b892Sbalrog 
390d52aec95SGabriel L. Somlo static void
391d52aec95SGabriel L. Somlo e1000_autoneg_timer(void *opaque)
392d52aec95SGabriel L. Somlo {
393d52aec95SGabriel L. Somlo     E1000State *s = opaque;
394d52aec95SGabriel L. Somlo     if (!qemu_get_queue(s->nic)->link_down) {
395d52aec95SGabriel L. Somlo         e1000_link_up(s);
396d52aec95SGabriel L. Somlo         s->phy_reg[PHY_LP_ABILITY] |= MII_LPAR_LPACK;
397d52aec95SGabriel L. Somlo         s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
398d52aec95SGabriel L. Somlo         DBGOUT(PHY, "Auto negotiation is completed\n");
399d52aec95SGabriel L. Somlo         set_ics(s, 0, E1000_ICS_LSC); /* signal link status change to guest */
400d52aec95SGabriel L. Somlo     }
401d52aec95SGabriel L. Somlo }
402d52aec95SGabriel L. Somlo 
4037c23b892Sbalrog static int
4047c23b892Sbalrog rxbufsize(uint32_t v)
4057c23b892Sbalrog {
4067c23b892Sbalrog     v &= E1000_RCTL_BSEX | E1000_RCTL_SZ_16384 | E1000_RCTL_SZ_8192 |
4077c23b892Sbalrog          E1000_RCTL_SZ_4096 | E1000_RCTL_SZ_2048 | E1000_RCTL_SZ_1024 |
4087c23b892Sbalrog          E1000_RCTL_SZ_512 | E1000_RCTL_SZ_256;
4097c23b892Sbalrog     switch (v) {
4107c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_16384:
4117c23b892Sbalrog         return 16384;
4127c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_8192:
4137c23b892Sbalrog         return 8192;
4147c23b892Sbalrog     case E1000_RCTL_BSEX | E1000_RCTL_SZ_4096:
4157c23b892Sbalrog         return 4096;
4167c23b892Sbalrog     case E1000_RCTL_SZ_1024:
4177c23b892Sbalrog         return 1024;
4187c23b892Sbalrog     case E1000_RCTL_SZ_512:
4197c23b892Sbalrog         return 512;
4207c23b892Sbalrog     case E1000_RCTL_SZ_256:
4217c23b892Sbalrog         return 256;
4227c23b892Sbalrog     }
4237c23b892Sbalrog     return 2048;
4247c23b892Sbalrog }
4257c23b892Sbalrog 
426814cd3acSMichael S. Tsirkin static void e1000_reset(void *opaque)
427814cd3acSMichael S. Tsirkin {
428814cd3acSMichael S. Tsirkin     E1000State *d = opaque;
4298597f2e1SGabriel L. Somlo     E1000BaseClass *edc = E1000_DEVICE_GET_CLASS(d);
430372254c6SGabriel L. Somlo     uint8_t *macaddr = d->conf.macaddr.a;
431372254c6SGabriel L. Somlo     int i;
432814cd3acSMichael S. Tsirkin 
433bc72ad67SAlex Bligh     timer_del(d->autoneg_timer);
434e9845f09SVincenzo Maffione     timer_del(d->mit_timer);
435e9845f09SVincenzo Maffione     d->mit_timer_on = 0;
436e9845f09SVincenzo Maffione     d->mit_irq_level = 0;
437e9845f09SVincenzo Maffione     d->mit_ide = 0;
438814cd3acSMichael S. Tsirkin     memset(d->phy_reg, 0, sizeof d->phy_reg);
439814cd3acSMichael S. Tsirkin     memmove(d->phy_reg, phy_reg_init, sizeof phy_reg_init);
4408597f2e1SGabriel L. Somlo     d->phy_reg[PHY_ID2] = edc->phy_id2;
441814cd3acSMichael S. Tsirkin     memset(d->mac_reg, 0, sizeof d->mac_reg);
442814cd3acSMichael S. Tsirkin     memmove(d->mac_reg, mac_reg_init, sizeof mac_reg_init);
443814cd3acSMichael S. Tsirkin     d->rxbuf_min_shift = 1;
444814cd3acSMichael S. Tsirkin     memset(&d->tx, 0, sizeof d->tx);
445814cd3acSMichael S. Tsirkin 
446b356f76dSJason Wang     if (qemu_get_queue(d->nic)->link_down) {
44771aadd3cSJason Wang         e1000_link_down(d);
448814cd3acSMichael S. Tsirkin     }
449372254c6SGabriel L. Somlo 
450372254c6SGabriel L. Somlo     /* Some guests expect pre-initialized RAH/RAL (AddrValid flag + MACaddr) */
451372254c6SGabriel L. Somlo     d->mac_reg[RA] = 0;
452372254c6SGabriel L. Somlo     d->mac_reg[RA + 1] = E1000_RAH_AV;
453372254c6SGabriel L. Somlo     for (i = 0; i < 4; i++) {
454372254c6SGabriel L. Somlo         d->mac_reg[RA] |= macaddr[i] << (8 * i);
455372254c6SGabriel L. Somlo         d->mac_reg[RA + 1] |= (i < 2) ? macaddr[i + 4] << (8 * i) : 0;
456372254c6SGabriel L. Somlo     }
457655d3b63SAmos Kong     qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
458814cd3acSMichael S. Tsirkin }
459814cd3acSMichael S. Tsirkin 
4607c23b892Sbalrog static void
461cab3c825SKevin Wolf set_ctrl(E1000State *s, int index, uint32_t val)
462cab3c825SKevin Wolf {
463cab3c825SKevin Wolf     /* RST is self clearing */
464cab3c825SKevin Wolf     s->mac_reg[CTRL] = val & ~E1000_CTRL_RST;
465cab3c825SKevin Wolf }
466cab3c825SKevin Wolf 
467cab3c825SKevin Wolf static void
4687c23b892Sbalrog set_rx_control(E1000State *s, int index, uint32_t val)
4697c23b892Sbalrog {
4707c23b892Sbalrog     s->mac_reg[RCTL] = val;
4717c23b892Sbalrog     s->rxbuf_size = rxbufsize(val);
4727c23b892Sbalrog     s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1;
4737c23b892Sbalrog     DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT],
4747c23b892Sbalrog            s->mac_reg[RCTL]);
475b356f76dSJason Wang     qemu_flush_queued_packets(qemu_get_queue(s->nic));
4767c23b892Sbalrog }
4777c23b892Sbalrog 
4787c23b892Sbalrog static void
4797c23b892Sbalrog set_mdic(E1000State *s, int index, uint32_t val)
4807c23b892Sbalrog {
4817c23b892Sbalrog     uint32_t data = val & E1000_MDIC_DATA_MASK;
4827c23b892Sbalrog     uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
4837c23b892Sbalrog 
4847c23b892Sbalrog     if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy #
4857c23b892Sbalrog         val = s->mac_reg[MDIC] | E1000_MDIC_ERROR;
4867c23b892Sbalrog     else if (val & E1000_MDIC_OP_READ) {
4877c23b892Sbalrog         DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr);
4887c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_R)) {
4897c23b892Sbalrog             DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr);
4907c23b892Sbalrog             val |= E1000_MDIC_ERROR;
4917c23b892Sbalrog         } else
4927c23b892Sbalrog             val = (val ^ data) | s->phy_reg[addr];
4937c23b892Sbalrog     } else if (val & E1000_MDIC_OP_WRITE) {
4947c23b892Sbalrog         DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data);
4957c23b892Sbalrog         if (!(phy_regcap[addr] & PHY_W)) {
4967c23b892Sbalrog             DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr);
4977c23b892Sbalrog             val |= E1000_MDIC_ERROR;
498b9d03e35SJason Wang         } else {
499b9d03e35SJason Wang             if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) {
500b9d03e35SJason Wang                 phyreg_writeops[addr](s, index, data);
5011195fed9SGabriel L. Somlo             } else {
5027c23b892Sbalrog                 s->phy_reg[addr] = data;
5037c23b892Sbalrog             }
504b9d03e35SJason Wang         }
5051195fed9SGabriel L. Somlo     }
5067c23b892Sbalrog     s->mac_reg[MDIC] = val | E1000_MDIC_READY;
50717fbbb0bSJason Wang 
50817fbbb0bSJason Wang     if (val & E1000_MDIC_INT_EN) {
5097c23b892Sbalrog         set_ics(s, 0, E1000_ICR_MDAC);
5107c23b892Sbalrog     }
51117fbbb0bSJason Wang }
5127c23b892Sbalrog 
5137c23b892Sbalrog static uint32_t
5147c23b892Sbalrog get_eecd(E1000State *s, int index)
5157c23b892Sbalrog {
5167c23b892Sbalrog     uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd;
5177c23b892Sbalrog 
5187c23b892Sbalrog     DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n",
5197c23b892Sbalrog            s->eecd_state.bitnum_out, s->eecd_state.reading);
5207c23b892Sbalrog     if (!s->eecd_state.reading ||
5217c23b892Sbalrog         ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >>
5227c23b892Sbalrog           ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1)
5237c23b892Sbalrog         ret |= E1000_EECD_DO;
5247c23b892Sbalrog     return ret;
5257c23b892Sbalrog }
5267c23b892Sbalrog 
5277c23b892Sbalrog static void
5287c23b892Sbalrog set_eecd(E1000State *s, int index, uint32_t val)
5297c23b892Sbalrog {
5307c23b892Sbalrog     uint32_t oldval = s->eecd_state.old_eecd;
5317c23b892Sbalrog 
5327c23b892Sbalrog     s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS |
5337c23b892Sbalrog             E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ);
53420f3e863SLeonid Bloch     if (!(E1000_EECD_CS & val)) {            /* CS inactive; nothing to do */
5359651ac55SIzumi Tsutsui         return;
53620f3e863SLeonid Bloch     }
53720f3e863SLeonid Bloch     if (E1000_EECD_CS & (val ^ oldval)) {    /* CS rise edge; reset state */
5389651ac55SIzumi Tsutsui         s->eecd_state.val_in = 0;
5399651ac55SIzumi Tsutsui         s->eecd_state.bitnum_in = 0;
5409651ac55SIzumi Tsutsui         s->eecd_state.bitnum_out = 0;
5419651ac55SIzumi Tsutsui         s->eecd_state.reading = 0;
5429651ac55SIzumi Tsutsui     }
54320f3e863SLeonid Bloch     if (!(E1000_EECD_SK & (val ^ oldval))) {    /* no clock edge */
5447c23b892Sbalrog         return;
54520f3e863SLeonid Bloch     }
54620f3e863SLeonid Bloch     if (!(E1000_EECD_SK & val)) {               /* falling edge */
5477c23b892Sbalrog         s->eecd_state.bitnum_out++;
5487c23b892Sbalrog         return;
5497c23b892Sbalrog     }
5507c23b892Sbalrog     s->eecd_state.val_in <<= 1;
5517c23b892Sbalrog     if (val & E1000_EECD_DI)
5527c23b892Sbalrog         s->eecd_state.val_in |= 1;
5537c23b892Sbalrog     if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) {
5547c23b892Sbalrog         s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1;
5557c23b892Sbalrog         s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) ==
5567c23b892Sbalrog             EEPROM_READ_OPCODE_MICROWIRE);
5577c23b892Sbalrog     }
5587c23b892Sbalrog     DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n",
5597c23b892Sbalrog            s->eecd_state.bitnum_in, s->eecd_state.bitnum_out,
5607c23b892Sbalrog            s->eecd_state.reading);
5617c23b892Sbalrog }
5627c23b892Sbalrog 
5637c23b892Sbalrog static uint32_t
5647c23b892Sbalrog flash_eerd_read(E1000State *s, int x)
5657c23b892Sbalrog {
5667c23b892Sbalrog     unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START;
5677c23b892Sbalrog 
568b1332393SBill Paul     if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0)
569b1332393SBill Paul         return (s->mac_reg[EERD]);
570b1332393SBill Paul 
5717c23b892Sbalrog     if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG)
572b1332393SBill Paul         return (E1000_EEPROM_RW_REG_DONE | r);
573b1332393SBill Paul 
574b1332393SBill Paul     return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) |
575b1332393SBill Paul            E1000_EEPROM_RW_REG_DONE | r);
5767c23b892Sbalrog }
5777c23b892Sbalrog 
5787c23b892Sbalrog static void
5797c23b892Sbalrog putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse)
5807c23b892Sbalrog {
581c6a6a5e3Saliguori     uint32_t sum;
582c6a6a5e3Saliguori 
5837c23b892Sbalrog     if (cse && cse < n)
5847c23b892Sbalrog         n = cse + 1;
585c6a6a5e3Saliguori     if (sloc < n-1) {
586c6a6a5e3Saliguori         sum = net_checksum_add(n-css, data+css);
587d8ee2591SPeter Maydell         stw_be_p(data + sloc, net_checksum_finish(sum));
588c6a6a5e3Saliguori     }
5897c23b892Sbalrog }
5907c23b892Sbalrog 
5911f67f92cSLeonid Bloch static inline void
5921f67f92cSLeonid Bloch inc_reg_if_not_full(E1000State *s, int index)
5931f67f92cSLeonid Bloch {
5941f67f92cSLeonid Bloch     if (s->mac_reg[index] != 0xffffffff) {
5951f67f92cSLeonid Bloch         s->mac_reg[index]++;
5961f67f92cSLeonid Bloch     }
5971f67f92cSLeonid Bloch }
5981f67f92cSLeonid Bloch 
599*3b274301SLeonid Bloch static inline void
600*3b274301SLeonid Bloch inc_tx_bcast_or_mcast_count(E1000State *s, const unsigned char *arr)
601*3b274301SLeonid Bloch {
602*3b274301SLeonid Bloch     if (!memcmp(arr, bcast, sizeof bcast)) {
603*3b274301SLeonid Bloch         inc_reg_if_not_full(s, BPTC);
604*3b274301SLeonid Bloch     } else if (arr[0] & 1) {
605*3b274301SLeonid Bloch         inc_reg_if_not_full(s, MPTC);
606*3b274301SLeonid Bloch     }
607*3b274301SLeonid Bloch }
608*3b274301SLeonid Bloch 
60945e93764SLeonid Bloch static void
61045e93764SLeonid Bloch grow_8reg_if_not_full(E1000State *s, int index, int size)
61145e93764SLeonid Bloch {
61245e93764SLeonid Bloch     uint64_t sum = s->mac_reg[index] | (uint64_t)s->mac_reg[index+1] << 32;
61345e93764SLeonid Bloch 
61445e93764SLeonid Bloch     if (sum + size < sum) {
61545e93764SLeonid Bloch         sum = ~0ULL;
61645e93764SLeonid Bloch     } else {
61745e93764SLeonid Bloch         sum += size;
61845e93764SLeonid Bloch     }
61945e93764SLeonid Bloch     s->mac_reg[index] = sum;
62045e93764SLeonid Bloch     s->mac_reg[index+1] = sum >> 32;
62145e93764SLeonid Bloch }
62245e93764SLeonid Bloch 
623*3b274301SLeonid Bloch static void
624*3b274301SLeonid Bloch increase_size_stats(E1000State *s, const int *size_regs, int size)
625*3b274301SLeonid Bloch {
626*3b274301SLeonid Bloch     if (size > 1023) {
627*3b274301SLeonid Bloch         inc_reg_if_not_full(s, size_regs[5]);
628*3b274301SLeonid Bloch     } else if (size > 511) {
629*3b274301SLeonid Bloch         inc_reg_if_not_full(s, size_regs[4]);
630*3b274301SLeonid Bloch     } else if (size > 255) {
631*3b274301SLeonid Bloch         inc_reg_if_not_full(s, size_regs[3]);
632*3b274301SLeonid Bloch     } else if (size > 127) {
633*3b274301SLeonid Bloch         inc_reg_if_not_full(s, size_regs[2]);
634*3b274301SLeonid Bloch     } else if (size > 64) {
635*3b274301SLeonid Bloch         inc_reg_if_not_full(s, size_regs[1]);
636*3b274301SLeonid Bloch     } else if (size == 64) {
637*3b274301SLeonid Bloch         inc_reg_if_not_full(s, size_regs[0]);
638*3b274301SLeonid Bloch     }
639*3b274301SLeonid Bloch }
640*3b274301SLeonid Bloch 
6418f2e8d1fSaliguori static inline int
6428f2e8d1fSaliguori vlan_enabled(E1000State *s)
6438f2e8d1fSaliguori {
6448f2e8d1fSaliguori     return ((s->mac_reg[CTRL] & E1000_CTRL_VME) != 0);
6458f2e8d1fSaliguori }
6468f2e8d1fSaliguori 
6478f2e8d1fSaliguori static inline int
6488f2e8d1fSaliguori vlan_rx_filter_enabled(E1000State *s)
6498f2e8d1fSaliguori {
6508f2e8d1fSaliguori     return ((s->mac_reg[RCTL] & E1000_RCTL_VFE) != 0);
6518f2e8d1fSaliguori }
6528f2e8d1fSaliguori 
6538f2e8d1fSaliguori static inline int
6548f2e8d1fSaliguori is_vlan_packet(E1000State *s, const uint8_t *buf)
6558f2e8d1fSaliguori {
6568f2e8d1fSaliguori     return (be16_to_cpup((uint16_t *)(buf + 12)) ==
6574e60a250SShannon Zhao                 le16_to_cpu(s->mac_reg[VET]));
6588f2e8d1fSaliguori }
6598f2e8d1fSaliguori 
6608f2e8d1fSaliguori static inline int
6618f2e8d1fSaliguori is_vlan_txd(uint32_t txd_lower)
6628f2e8d1fSaliguori {
6638f2e8d1fSaliguori     return ((txd_lower & E1000_TXD_CMD_VLE) != 0);
6648f2e8d1fSaliguori }
6658f2e8d1fSaliguori 
66655e8d1ceSMichael S. Tsirkin /* FCS aka Ethernet CRC-32. We don't get it from backends and can't
66755e8d1ceSMichael S. Tsirkin  * fill it in, just pad descriptor length by 4 bytes unless guest
668a05e8a6eSMichael S. Tsirkin  * told us to strip it off the packet. */
66955e8d1ceSMichael S. Tsirkin static inline int
67055e8d1ceSMichael S. Tsirkin fcs_len(E1000State *s)
67155e8d1ceSMichael S. Tsirkin {
67255e8d1ceSMichael S. Tsirkin     return (s->mac_reg[RCTL] & E1000_RCTL_SECRC) ? 0 : 4;
67355e8d1ceSMichael S. Tsirkin }
67455e8d1ceSMichael S. Tsirkin 
6757c23b892Sbalrog static void
67693e37d76SJason Wang e1000_send_packet(E1000State *s, const uint8_t *buf, int size)
67793e37d76SJason Wang {
678*3b274301SLeonid Bloch     static const int PTCregs[6] = { PTC64, PTC127, PTC255, PTC511,
679*3b274301SLeonid Bloch                                     PTC1023, PTC1522 };
680*3b274301SLeonid Bloch 
681b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
68293e37d76SJason Wang     if (s->phy_reg[PHY_CTRL] & MII_CR_LOOPBACK) {
683b356f76dSJason Wang         nc->info->receive(nc, buf, size);
68493e37d76SJason Wang     } else {
685b356f76dSJason Wang         qemu_send_packet(nc, buf, size);
68693e37d76SJason Wang     }
687*3b274301SLeonid Bloch     inc_tx_bcast_or_mcast_count(s, buf);
688*3b274301SLeonid Bloch     increase_size_stats(s, PTCregs, size);
68993e37d76SJason Wang }
69093e37d76SJason Wang 
69193e37d76SJason Wang static void
6927c23b892Sbalrog xmit_seg(E1000State *s)
6937c23b892Sbalrog {
6947c23b892Sbalrog     uint16_t len, *sp;
69545e93764SLeonid Bloch     unsigned int frames = s->tx.tso_frames, css, sofar;
6967c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
6977c23b892Sbalrog 
6981b0009dbSbalrog     if (tp->tse && tp->cptse) {
6997c23b892Sbalrog         css = tp->ipcss;
7007c23b892Sbalrog         DBGOUT(TXSUM, "frames %d size %d ipcss %d\n",
7017c23b892Sbalrog                frames, tp->size, css);
70220f3e863SLeonid Bloch         if (tp->ip) {    /* IPv4 */
703d8ee2591SPeter Maydell             stw_be_p(tp->data+css+2, tp->size - css);
704d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4,
7057c23b892Sbalrog                      be16_to_cpup((uint16_t *)(tp->data+css+4))+frames);
70620f3e863SLeonid Bloch         } else {         /* IPv6 */
707d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4, tp->size - css);
70820f3e863SLeonid Bloch         }
7097c23b892Sbalrog         css = tp->tucss;
7107c23b892Sbalrog         len = tp->size - css;
7117c23b892Sbalrog         DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", tp->tcp, css, len);
7127c23b892Sbalrog         if (tp->tcp) {
7137c23b892Sbalrog             sofar = frames * tp->mss;
7146bd194abSPeter Maydell             stl_be_p(tp->data+css+4, ldl_be_p(tp->data+css+4)+sofar); /* seq */
715*3b274301SLeonid Bloch             if (tp->paylen - sofar > tp->mss) {
71620f3e863SLeonid Bloch                 tp->data[css + 13] &= ~9;    /* PSH, FIN */
717*3b274301SLeonid Bloch             } else if (frames) {
718*3b274301SLeonid Bloch                 inc_reg_if_not_full(s, TSCTC);
719*3b274301SLeonid Bloch             }
72020f3e863SLeonid Bloch         } else    /* UDP */
721d8ee2591SPeter Maydell             stw_be_p(tp->data+css+4, len);
7227c23b892Sbalrog         if (tp->sum_needed & E1000_TXD_POPTS_TXSM) {
723e685b4ebSAlex Williamson             unsigned int phsum;
7247c23b892Sbalrog             // add pseudo-header length before checksum calculation
7257c23b892Sbalrog             sp = (uint16_t *)(tp->data + tp->tucso);
726e685b4ebSAlex Williamson             phsum = be16_to_cpup(sp) + len;
727e685b4ebSAlex Williamson             phsum = (phsum >> 16) + (phsum & 0xffff);
728d8ee2591SPeter Maydell             stw_be_p(sp, phsum);
7297c23b892Sbalrog         }
7307c23b892Sbalrog         tp->tso_frames++;
7317c23b892Sbalrog     }
7327c23b892Sbalrog 
7337c23b892Sbalrog     if (tp->sum_needed & E1000_TXD_POPTS_TXSM)
7347c23b892Sbalrog         putsum(tp->data, tp->size, tp->tucso, tp->tucss, tp->tucse);
7357c23b892Sbalrog     if (tp->sum_needed & E1000_TXD_POPTS_IXSM)
7367c23b892Sbalrog         putsum(tp->data, tp->size, tp->ipcso, tp->ipcss, tp->ipcse);
7378f2e8d1fSaliguori     if (tp->vlan_needed) {
738b10fec9bSStefan Weil         memmove(tp->vlan, tp->data, 4);
739b10fec9bSStefan Weil         memmove(tp->data, tp->data + 4, 8);
7408f2e8d1fSaliguori         memcpy(tp->data + 8, tp->vlan_header, 4);
74193e37d76SJason Wang         e1000_send_packet(s, tp->vlan, tp->size + 4);
74220f3e863SLeonid Bloch     } else {
74393e37d76SJason Wang         e1000_send_packet(s, tp->data, tp->size);
74420f3e863SLeonid Bloch     }
74520f3e863SLeonid Bloch 
7461f67f92cSLeonid Bloch     inc_reg_if_not_full(s, TPT);
74745e93764SLeonid Bloch     grow_8reg_if_not_full(s, TOTL, s->tx.size);
7481f67f92cSLeonid Bloch     s->mac_reg[GPTC] = s->mac_reg[TPT];
749*3b274301SLeonid Bloch     s->mac_reg[GOTCL] = s->mac_reg[TOTL];
750*3b274301SLeonid Bloch     s->mac_reg[GOTCH] = s->mac_reg[TOTH];
7517c23b892Sbalrog }
7527c23b892Sbalrog 
7537c23b892Sbalrog static void
7547c23b892Sbalrog process_tx_desc(E1000State *s, struct e1000_tx_desc *dp)
7557c23b892Sbalrog {
756b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
7577c23b892Sbalrog     uint32_t txd_lower = le32_to_cpu(dp->lower.data);
7587c23b892Sbalrog     uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D);
7597c23b892Sbalrog     unsigned int split_size = txd_lower & 0xffff, bytes, sz, op;
760a0ae17a6SAndrew Jones     unsigned int msh = 0xfffff;
7617c23b892Sbalrog     uint64_t addr;
7627c23b892Sbalrog     struct e1000_context_desc *xp = (struct e1000_context_desc *)dp;
7637c23b892Sbalrog     struct e1000_tx *tp = &s->tx;
7647c23b892Sbalrog 
765e9845f09SVincenzo Maffione     s->mit_ide |= (txd_lower & E1000_TXD_CMD_IDE);
76620f3e863SLeonid Bloch     if (dtype == E1000_TXD_CMD_DEXT) {    /* context descriptor */
7677c23b892Sbalrog         op = le32_to_cpu(xp->cmd_and_length);
7687c23b892Sbalrog         tp->ipcss = xp->lower_setup.ip_fields.ipcss;
7697c23b892Sbalrog         tp->ipcso = xp->lower_setup.ip_fields.ipcso;
7707c23b892Sbalrog         tp->ipcse = le16_to_cpu(xp->lower_setup.ip_fields.ipcse);
7717c23b892Sbalrog         tp->tucss = xp->upper_setup.tcp_fields.tucss;
7727c23b892Sbalrog         tp->tucso = xp->upper_setup.tcp_fields.tucso;
7737c23b892Sbalrog         tp->tucse = le16_to_cpu(xp->upper_setup.tcp_fields.tucse);
7747c23b892Sbalrog         tp->paylen = op & 0xfffff;
7757c23b892Sbalrog         tp->hdr_len = xp->tcp_seg_setup.fields.hdr_len;
7767c23b892Sbalrog         tp->mss = le16_to_cpu(xp->tcp_seg_setup.fields.mss);
7777c23b892Sbalrog         tp->ip = (op & E1000_TXD_CMD_IP) ? 1 : 0;
7787c23b892Sbalrog         tp->tcp = (op & E1000_TXD_CMD_TCP) ? 1 : 0;
7797c23b892Sbalrog         tp->tse = (op & E1000_TXD_CMD_TSE) ? 1 : 0;
7807c23b892Sbalrog         tp->tso_frames = 0;
78120f3e863SLeonid Bloch         if (tp->tucso == 0) {    /* this is probably wrong */
7827c23b892Sbalrog             DBGOUT(TXSUM, "TCP/UDP: cso 0!\n");
7837c23b892Sbalrog             tp->tucso = tp->tucss + (tp->tcp ? 16 : 6);
7847c23b892Sbalrog         }
7857c23b892Sbalrog         return;
7861b0009dbSbalrog     } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) {
7871b0009dbSbalrog         // data descriptor
788735e77ecSStefan Hajnoczi         if (tp->size == 0) {
7897c23b892Sbalrog             tp->sum_needed = le32_to_cpu(dp->upper.data) >> 8;
790735e77ecSStefan Hajnoczi         }
7911b0009dbSbalrog         tp->cptse = ( txd_lower & E1000_TXD_CMD_TSE ) ? 1 : 0;
79243ad7e3eSJes Sorensen     } else {
7931b0009dbSbalrog         // legacy descriptor
7941b0009dbSbalrog         tp->cptse = 0;
79543ad7e3eSJes Sorensen     }
7967c23b892Sbalrog 
7978f2e8d1fSaliguori     if (vlan_enabled(s) && is_vlan_txd(txd_lower) &&
7988f2e8d1fSaliguori         (tp->cptse || txd_lower & E1000_TXD_CMD_EOP)) {
7998f2e8d1fSaliguori         tp->vlan_needed = 1;
800d8ee2591SPeter Maydell         stw_be_p(tp->vlan_header,
8014e60a250SShannon Zhao                       le16_to_cpu(s->mac_reg[VET]));
802d8ee2591SPeter Maydell         stw_be_p(tp->vlan_header + 2,
8038f2e8d1fSaliguori                       le16_to_cpu(dp->upper.fields.special));
8048f2e8d1fSaliguori     }
8058f2e8d1fSaliguori 
8067c23b892Sbalrog     addr = le64_to_cpu(dp->buffer_addr);
8071b0009dbSbalrog     if (tp->tse && tp->cptse) {
808a0ae17a6SAndrew Jones         msh = tp->hdr_len + tp->mss;
8097c23b892Sbalrog         do {
8107c23b892Sbalrog             bytes = split_size;
8117c23b892Sbalrog             if (tp->size + bytes > msh)
8127c23b892Sbalrog                 bytes = msh - tp->size;
81365f82df0SAnthony Liguori 
81465f82df0SAnthony Liguori             bytes = MIN(sizeof(tp->data) - tp->size, bytes);
815b08340d5SAndreas Färber             pci_dma_read(d, addr, tp->data + tp->size, bytes);
816a0ae17a6SAndrew Jones             sz = tp->size + bytes;
817a0ae17a6SAndrew Jones             if (sz >= tp->hdr_len && tp->size < tp->hdr_len) {
818a0ae17a6SAndrew Jones                 memmove(tp->header, tp->data, tp->hdr_len);
819a0ae17a6SAndrew Jones             }
8207c23b892Sbalrog             tp->size = sz;
8217c23b892Sbalrog             addr += bytes;
8227c23b892Sbalrog             if (sz == msh) {
8237c23b892Sbalrog                 xmit_seg(s);
824a0ae17a6SAndrew Jones                 memmove(tp->data, tp->header, tp->hdr_len);
825a0ae17a6SAndrew Jones                 tp->size = tp->hdr_len;
8267c23b892Sbalrog             }
827b947ac2bSP J P             split_size -= bytes;
828b947ac2bSP J P         } while (bytes && split_size);
8291b0009dbSbalrog     } else if (!tp->tse && tp->cptse) {
8301b0009dbSbalrog         // context descriptor TSE is not set, while data descriptor TSE is set
831362f5fb5SStefan Weil         DBGOUT(TXERR, "TCP segmentation error\n");
8321b0009dbSbalrog     } else {
83365f82df0SAnthony Liguori         split_size = MIN(sizeof(tp->data) - tp->size, split_size);
834b08340d5SAndreas Färber         pci_dma_read(d, addr, tp->data + tp->size, split_size);
8351b0009dbSbalrog         tp->size += split_size;
8361b0009dbSbalrog     }
8377c23b892Sbalrog 
8387c23b892Sbalrog     if (!(txd_lower & E1000_TXD_CMD_EOP))
8397c23b892Sbalrog         return;
840a0ae17a6SAndrew Jones     if (!(tp->tse && tp->cptse && tp->size < tp->hdr_len)) {
8417c23b892Sbalrog         xmit_seg(s);
842a0ae17a6SAndrew Jones     }
8437c23b892Sbalrog     tp->tso_frames = 0;
8447c23b892Sbalrog     tp->sum_needed = 0;
8458f2e8d1fSaliguori     tp->vlan_needed = 0;
8467c23b892Sbalrog     tp->size = 0;
8471b0009dbSbalrog     tp->cptse = 0;
8487c23b892Sbalrog }
8497c23b892Sbalrog 
8507c23b892Sbalrog static uint32_t
85162ecbd35SEduard - Gabriel Munteanu txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp)
8527c23b892Sbalrog {
853b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
8547c23b892Sbalrog     uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data);
8557c23b892Sbalrog 
8567c23b892Sbalrog     if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS)))
8577c23b892Sbalrog         return 0;
8587c23b892Sbalrog     txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) &
8597c23b892Sbalrog                 ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU);
8607c23b892Sbalrog     dp->upper.data = cpu_to_le32(txd_upper);
861b08340d5SAndreas Färber     pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp),
86200c3a05bSDavid Gibson                   &dp->upper, sizeof(dp->upper));
8637c23b892Sbalrog     return E1000_ICR_TXDW;
8647c23b892Sbalrog }
8657c23b892Sbalrog 
866d17161f6SKevin Wolf static uint64_t tx_desc_base(E1000State *s)
867d17161f6SKevin Wolf {
868d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[TDBAH];
869d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[TDBAL] & ~0xf;
870d17161f6SKevin Wolf 
871d17161f6SKevin Wolf     return (bah << 32) + bal;
872d17161f6SKevin Wolf }
873d17161f6SKevin Wolf 
8747c23b892Sbalrog static void
8757c23b892Sbalrog start_xmit(E1000State *s)
8767c23b892Sbalrog {
877b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
87862ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
8797c23b892Sbalrog     struct e1000_tx_desc desc;
8807c23b892Sbalrog     uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE;
8817c23b892Sbalrog 
8827c23b892Sbalrog     if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) {
8837c23b892Sbalrog         DBGOUT(TX, "tx disabled\n");
8847c23b892Sbalrog         return;
8857c23b892Sbalrog     }
8867c23b892Sbalrog 
8877c23b892Sbalrog     while (s->mac_reg[TDH] != s->mac_reg[TDT]) {
888d17161f6SKevin Wolf         base = tx_desc_base(s) +
8897c23b892Sbalrog                sizeof(struct e1000_tx_desc) * s->mac_reg[TDH];
890b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
8917c23b892Sbalrog 
8927c23b892Sbalrog         DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH],
8936106075bSths                (void *)(intptr_t)desc.buffer_addr, desc.lower.data,
8947c23b892Sbalrog                desc.upper.data);
8957c23b892Sbalrog 
8967c23b892Sbalrog         process_tx_desc(s, &desc);
89762ecbd35SEduard - Gabriel Munteanu         cause |= txdesc_writeback(s, base, &desc);
8987c23b892Sbalrog 
8997c23b892Sbalrog         if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN])
9007c23b892Sbalrog             s->mac_reg[TDH] = 0;
9017c23b892Sbalrog         /*
9027c23b892Sbalrog          * the following could happen only if guest sw assigns
9037c23b892Sbalrog          * bogus values to TDT/TDLEN.
9047c23b892Sbalrog          * there's nothing too intelligent we could do about this.
9057c23b892Sbalrog          */
9067c23b892Sbalrog         if (s->mac_reg[TDH] == tdh_start) {
9077c23b892Sbalrog             DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n",
9087c23b892Sbalrog                    tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]);
9097c23b892Sbalrog             break;
9107c23b892Sbalrog         }
9117c23b892Sbalrog     }
9127c23b892Sbalrog     set_ics(s, 0, cause);
9137c23b892Sbalrog }
9147c23b892Sbalrog 
9157c23b892Sbalrog static int
9167c23b892Sbalrog receive_filter(E1000State *s, const uint8_t *buf, int size)
9177c23b892Sbalrog {
918af2960f9SBlue Swirl     static const int mta_shift[] = {4, 3, 2, 0};
9197c23b892Sbalrog     uint32_t f, rctl = s->mac_reg[RCTL], ra[2], *rp;
9204aeea330SLeonid Bloch     int isbcast = !memcmp(buf, bcast, sizeof bcast), ismcast = (buf[0] & 1);
9217c23b892Sbalrog 
9228f2e8d1fSaliguori     if (is_vlan_packet(s, buf) && vlan_rx_filter_enabled(s)) {
9238f2e8d1fSaliguori         uint16_t vid = be16_to_cpup((uint16_t *)(buf + 14));
9248f2e8d1fSaliguori         uint32_t vfta = le32_to_cpup((uint32_t *)(s->mac_reg + VFTA) +
9258f2e8d1fSaliguori                                      ((vid >> 5) & 0x7f));
9268f2e8d1fSaliguori         if ((vfta & (1 << (vid & 0x1f))) == 0)
9278f2e8d1fSaliguori             return 0;
9288f2e8d1fSaliguori     }
9298f2e8d1fSaliguori 
9304aeea330SLeonid Bloch     if (!isbcast && !ismcast && (rctl & E1000_RCTL_UPE)) { /* promiscuous ucast */
9317c23b892Sbalrog         return 1;
9324aeea330SLeonid Bloch     }
9337c23b892Sbalrog 
9344aeea330SLeonid Bloch     if (ismcast && (rctl & E1000_RCTL_MPE)) {          /* promiscuous mcast */
935*3b274301SLeonid Bloch         inc_reg_if_not_full(s, MPRC);
9367c23b892Sbalrog         return 1;
9374aeea330SLeonid Bloch     }
9387c23b892Sbalrog 
9394aeea330SLeonid Bloch     if (isbcast && (rctl & E1000_RCTL_BAM)) {          /* broadcast enabled */
940*3b274301SLeonid Bloch         inc_reg_if_not_full(s, BPRC);
9417c23b892Sbalrog         return 1;
9424aeea330SLeonid Bloch     }
9437c23b892Sbalrog 
9447c23b892Sbalrog     for (rp = s->mac_reg + RA; rp < s->mac_reg + RA + 32; rp += 2) {
9457c23b892Sbalrog         if (!(rp[1] & E1000_RAH_AV))
9467c23b892Sbalrog             continue;
9477c23b892Sbalrog         ra[0] = cpu_to_le32(rp[0]);
9487c23b892Sbalrog         ra[1] = cpu_to_le32(rp[1]);
9497c23b892Sbalrog         if (!memcmp(buf, (uint8_t *)ra, 6)) {
9507c23b892Sbalrog             DBGOUT(RXFILTER,
9517c23b892Sbalrog                    "unicast match[%d]: %02x:%02x:%02x:%02x:%02x:%02x\n",
9527c23b892Sbalrog                    (int)(rp - s->mac_reg - RA)/2,
9537c23b892Sbalrog                    buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
9547c23b892Sbalrog             return 1;
9557c23b892Sbalrog         }
9567c23b892Sbalrog     }
9577c23b892Sbalrog     DBGOUT(RXFILTER, "unicast mismatch: %02x:%02x:%02x:%02x:%02x:%02x\n",
9587c23b892Sbalrog            buf[0], buf[1], buf[2], buf[3], buf[4], buf[5]);
9597c23b892Sbalrog 
9607c23b892Sbalrog     f = mta_shift[(rctl >> E1000_RCTL_MO_SHIFT) & 3];
9617c23b892Sbalrog     f = (((buf[5] << 8) | buf[4]) >> f) & 0xfff;
962*3b274301SLeonid Bloch     if (s->mac_reg[MTA + (f >> 5)] & (1 << (f & 0x1f))) {
963*3b274301SLeonid Bloch         inc_reg_if_not_full(s, MPRC);
9647c23b892Sbalrog         return 1;
965*3b274301SLeonid Bloch     }
9667c23b892Sbalrog     DBGOUT(RXFILTER,
9677c23b892Sbalrog            "dropping, inexact filter mismatch: %02x:%02x:%02x:%02x:%02x:%02x MO %d MTA[%d] %x\n",
9687c23b892Sbalrog            buf[0], buf[1], buf[2], buf[3], buf[4], buf[5],
9697c23b892Sbalrog            (rctl >> E1000_RCTL_MO_SHIFT) & 3, f >> 5,
9707c23b892Sbalrog            s->mac_reg[MTA + (f >> 5)]);
9717c23b892Sbalrog 
9727c23b892Sbalrog     return 0;
9737c23b892Sbalrog }
9747c23b892Sbalrog 
97599ed7e30Saliguori static void
9764e68f7a0SStefan Hajnoczi e1000_set_link_status(NetClientState *nc)
97799ed7e30Saliguori {
978cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
97999ed7e30Saliguori     uint32_t old_status = s->mac_reg[STATUS];
98099ed7e30Saliguori 
981d4044c2aSBjørn Mork     if (nc->link_down) {
98271aadd3cSJason Wang         e1000_link_down(s);
983d4044c2aSBjørn Mork     } else {
984d7a41552SGabriel L. Somlo         if (have_autoneg(s) &&
9856a2acedbSGabriel L. Somlo             !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
9866a2acedbSGabriel L. Somlo             /* emulate auto-negotiation if supported */
9876a2acedbSGabriel L. Somlo             timer_mod(s->autoneg_timer,
9886a2acedbSGabriel L. Somlo                       qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
9896a2acedbSGabriel L. Somlo         } else {
99071aadd3cSJason Wang             e1000_link_up(s);
991d4044c2aSBjørn Mork         }
9926a2acedbSGabriel L. Somlo     }
99399ed7e30Saliguori 
99499ed7e30Saliguori     if (s->mac_reg[STATUS] != old_status)
99599ed7e30Saliguori         set_ics(s, 0, E1000_ICR_LSC);
99699ed7e30Saliguori }
99799ed7e30Saliguori 
998322fd48aSMichael S. Tsirkin static bool e1000_has_rxbufs(E1000State *s, size_t total_size)
999322fd48aSMichael S. Tsirkin {
1000322fd48aSMichael S. Tsirkin     int bufs;
1001322fd48aSMichael S. Tsirkin     /* Fast-path short packets */
1002322fd48aSMichael S. Tsirkin     if (total_size <= s->rxbuf_size) {
1003e5b8b0d4SDmitry Fleytman         return s->mac_reg[RDH] != s->mac_reg[RDT];
1004322fd48aSMichael S. Tsirkin     }
1005322fd48aSMichael S. Tsirkin     if (s->mac_reg[RDH] < s->mac_reg[RDT]) {
1006322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDT] - s->mac_reg[RDH];
1007e5b8b0d4SDmitry Fleytman     } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) {
1008322fd48aSMichael S. Tsirkin         bufs = s->mac_reg[RDLEN] /  sizeof(struct e1000_rx_desc) +
1009322fd48aSMichael S. Tsirkin             s->mac_reg[RDT] - s->mac_reg[RDH];
1010322fd48aSMichael S. Tsirkin     } else {
1011322fd48aSMichael S. Tsirkin         return false;
1012322fd48aSMichael S. Tsirkin     }
1013322fd48aSMichael S. Tsirkin     return total_size <= bufs * s->rxbuf_size;
1014322fd48aSMichael S. Tsirkin }
1015322fd48aSMichael S. Tsirkin 
10166cdfab28SMichael S. Tsirkin static int
10174e68f7a0SStefan Hajnoczi e1000_can_receive(NetClientState *nc)
10186cdfab28SMichael S. Tsirkin {
1019cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
10206cdfab28SMichael S. Tsirkin 
1021ddcb73b7SMichael S. Tsirkin     return (s->mac_reg[STATUS] & E1000_STATUS_LU) &&
102220302e71SMichael S. Tsirkin         (s->mac_reg[RCTL] & E1000_RCTL_EN) &&
102320302e71SMichael S. Tsirkin         (s->parent_obj.config[PCI_COMMAND] & PCI_COMMAND_MASTER) &&
102420302e71SMichael S. Tsirkin         e1000_has_rxbufs(s, 1);
10256cdfab28SMichael S. Tsirkin }
10266cdfab28SMichael S. Tsirkin 
1027d17161f6SKevin Wolf static uint64_t rx_desc_base(E1000State *s)
1028d17161f6SKevin Wolf {
1029d17161f6SKevin Wolf     uint64_t bah = s->mac_reg[RDBAH];
1030d17161f6SKevin Wolf     uint64_t bal = s->mac_reg[RDBAL] & ~0xf;
1031d17161f6SKevin Wolf 
1032d17161f6SKevin Wolf     return (bah << 32) + bal;
1033d17161f6SKevin Wolf }
1034d17161f6SKevin Wolf 
10354f1c942bSMark McLoughlin static ssize_t
103697410ddeSVincenzo Maffione e1000_receive_iov(NetClientState *nc, const struct iovec *iov, int iovcnt)
10377c23b892Sbalrog {
1038cc1f0f45SJason Wang     E1000State *s = qemu_get_nic_opaque(nc);
1039b08340d5SAndreas Färber     PCIDevice *d = PCI_DEVICE(s);
10407c23b892Sbalrog     struct e1000_rx_desc desc;
104162ecbd35SEduard - Gabriel Munteanu     dma_addr_t base;
10427c23b892Sbalrog     unsigned int n, rdt;
10437c23b892Sbalrog     uint32_t rdh_start;
10448f2e8d1fSaliguori     uint16_t vlan_special = 0;
104597410ddeSVincenzo Maffione     uint8_t vlan_status = 0;
104678aeb23eSStefan Hajnoczi     uint8_t min_buf[MIN_BUF_SIZE];
104797410ddeSVincenzo Maffione     struct iovec min_iov;
104897410ddeSVincenzo Maffione     uint8_t *filter_buf = iov->iov_base;
104997410ddeSVincenzo Maffione     size_t size = iov_size(iov, iovcnt);
105097410ddeSVincenzo Maffione     size_t iov_ofs = 0;
1051b19487e2SMichael S. Tsirkin     size_t desc_offset;
1052b19487e2SMichael S. Tsirkin     size_t desc_size;
1053b19487e2SMichael S. Tsirkin     size_t total_size;
1054*3b274301SLeonid Bloch     static const int PRCregs[6] = { PRC64, PRC127, PRC255, PRC511,
1055*3b274301SLeonid Bloch                                     PRC1023, PRC1522 };
10567c23b892Sbalrog 
1057ddcb73b7SMichael S. Tsirkin     if (!(s->mac_reg[STATUS] & E1000_STATUS_LU)) {
10584f1c942bSMark McLoughlin         return -1;
1059ddcb73b7SMichael S. Tsirkin     }
1060ddcb73b7SMichael S. Tsirkin 
1061ddcb73b7SMichael S. Tsirkin     if (!(s->mac_reg[RCTL] & E1000_RCTL_EN)) {
1062ddcb73b7SMichael S. Tsirkin         return -1;
1063ddcb73b7SMichael S. Tsirkin     }
10647c23b892Sbalrog 
106578aeb23eSStefan Hajnoczi     /* Pad to minimum Ethernet frame length */
106678aeb23eSStefan Hajnoczi     if (size < sizeof(min_buf)) {
106797410ddeSVincenzo Maffione         iov_to_buf(iov, iovcnt, 0, min_buf, size);
106878aeb23eSStefan Hajnoczi         memset(&min_buf[size], 0, sizeof(min_buf) - size);
1069*3b274301SLeonid Bloch         inc_reg_if_not_full(s, RUC);
107097410ddeSVincenzo Maffione         min_iov.iov_base = filter_buf = min_buf;
107197410ddeSVincenzo Maffione         min_iov.iov_len = size = sizeof(min_buf);
107297410ddeSVincenzo Maffione         iovcnt = 1;
107397410ddeSVincenzo Maffione         iov = &min_iov;
107497410ddeSVincenzo Maffione     } else if (iov->iov_len < MAXIMUM_ETHERNET_HDR_LEN) {
107597410ddeSVincenzo Maffione         /* This is very unlikely, but may happen. */
107697410ddeSVincenzo Maffione         iov_to_buf(iov, iovcnt, 0, min_buf, MAXIMUM_ETHERNET_HDR_LEN);
107797410ddeSVincenzo Maffione         filter_buf = min_buf;
107878aeb23eSStefan Hajnoczi     }
107978aeb23eSStefan Hajnoczi 
1080b0d9ffcdSMichael Contreras     /* Discard oversized packets if !LPE and !SBP. */
10812c0331f4SMichael Contreras     if ((size > MAXIMUM_ETHERNET_LPE_SIZE ||
10822c0331f4SMichael Contreras         (size > MAXIMUM_ETHERNET_VLAN_SIZE
10832c0331f4SMichael Contreras         && !(s->mac_reg[RCTL] & E1000_RCTL_LPE)))
1084b0d9ffcdSMichael Contreras         && !(s->mac_reg[RCTL] & E1000_RCTL_SBP)) {
1085*3b274301SLeonid Bloch         inc_reg_if_not_full(s, ROC);
1086b0d9ffcdSMichael Contreras         return size;
1087b0d9ffcdSMichael Contreras     }
1088b0d9ffcdSMichael Contreras 
108997410ddeSVincenzo Maffione     if (!receive_filter(s, filter_buf, size)) {
10904f1c942bSMark McLoughlin         return size;
109197410ddeSVincenzo Maffione     }
10927c23b892Sbalrog 
109397410ddeSVincenzo Maffione     if (vlan_enabled(s) && is_vlan_packet(s, filter_buf)) {
109497410ddeSVincenzo Maffione         vlan_special = cpu_to_le16(be16_to_cpup((uint16_t *)(filter_buf
109597410ddeSVincenzo Maffione                                                                 + 14)));
109697410ddeSVincenzo Maffione         iov_ofs = 4;
109797410ddeSVincenzo Maffione         if (filter_buf == iov->iov_base) {
109897410ddeSVincenzo Maffione             memmove(filter_buf + 4, filter_buf, 12);
109997410ddeSVincenzo Maffione         } else {
110097410ddeSVincenzo Maffione             iov_from_buf(iov, iovcnt, 4, filter_buf, 12);
110197410ddeSVincenzo Maffione             while (iov->iov_len <= iov_ofs) {
110297410ddeSVincenzo Maffione                 iov_ofs -= iov->iov_len;
110397410ddeSVincenzo Maffione                 iov++;
110497410ddeSVincenzo Maffione             }
110597410ddeSVincenzo Maffione         }
11068f2e8d1fSaliguori         vlan_status = E1000_RXD_STAT_VP;
11078f2e8d1fSaliguori         size -= 4;
11088f2e8d1fSaliguori     }
11098f2e8d1fSaliguori 
11107c23b892Sbalrog     rdh_start = s->mac_reg[RDH];
1111b19487e2SMichael S. Tsirkin     desc_offset = 0;
1112b19487e2SMichael S. Tsirkin     total_size = size + fcs_len(s);
1113322fd48aSMichael S. Tsirkin     if (!e1000_has_rxbufs(s, total_size)) {
1114322fd48aSMichael S. Tsirkin             set_ics(s, 0, E1000_ICS_RXO);
1115322fd48aSMichael S. Tsirkin             return -1;
1116322fd48aSMichael S. Tsirkin     }
11177c23b892Sbalrog     do {
1118b19487e2SMichael S. Tsirkin         desc_size = total_size - desc_offset;
1119b19487e2SMichael S. Tsirkin         if (desc_size > s->rxbuf_size) {
1120b19487e2SMichael S. Tsirkin             desc_size = s->rxbuf_size;
1121b19487e2SMichael S. Tsirkin         }
1122d17161f6SKevin Wolf         base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH];
1123b08340d5SAndreas Färber         pci_dma_read(d, base, &desc, sizeof(desc));
11248f2e8d1fSaliguori         desc.special = vlan_special;
11258f2e8d1fSaliguori         desc.status |= (vlan_status | E1000_RXD_STAT_DD);
11267c23b892Sbalrog         if (desc.buffer_addr) {
1127b19487e2SMichael S. Tsirkin             if (desc_offset < size) {
112897410ddeSVincenzo Maffione                 size_t iov_copy;
112997410ddeSVincenzo Maffione                 hwaddr ba = le64_to_cpu(desc.buffer_addr);
1130b19487e2SMichael S. Tsirkin                 size_t copy_size = size - desc_offset;
1131b19487e2SMichael S. Tsirkin                 if (copy_size > s->rxbuf_size) {
1132b19487e2SMichael S. Tsirkin                     copy_size = s->rxbuf_size;
1133b19487e2SMichael S. Tsirkin                 }
113497410ddeSVincenzo Maffione                 do {
113597410ddeSVincenzo Maffione                     iov_copy = MIN(copy_size, iov->iov_len - iov_ofs);
113697410ddeSVincenzo Maffione                     pci_dma_write(d, ba, iov->iov_base + iov_ofs, iov_copy);
113797410ddeSVincenzo Maffione                     copy_size -= iov_copy;
113897410ddeSVincenzo Maffione                     ba += iov_copy;
113997410ddeSVincenzo Maffione                     iov_ofs += iov_copy;
114097410ddeSVincenzo Maffione                     if (iov_ofs == iov->iov_len) {
114197410ddeSVincenzo Maffione                         iov++;
114297410ddeSVincenzo Maffione                         iov_ofs = 0;
114397410ddeSVincenzo Maffione                     }
114497410ddeSVincenzo Maffione                 } while (copy_size);
1145b19487e2SMichael S. Tsirkin             }
1146b19487e2SMichael S. Tsirkin             desc_offset += desc_size;
1147b19487e2SMichael S. Tsirkin             desc.length = cpu_to_le16(desc_size);
1148ee912ccfSMichael S. Tsirkin             if (desc_offset >= total_size) {
11497c23b892Sbalrog                 desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM;
1150b19487e2SMichael S. Tsirkin             } else {
1151ee912ccfSMichael S. Tsirkin                 /* Guest zeroing out status is not a hardware requirement.
1152ee912ccfSMichael S. Tsirkin                    Clear EOP in case guest didn't do it. */
1153ee912ccfSMichael S. Tsirkin                 desc.status &= ~E1000_RXD_STAT_EOP;
1154b19487e2SMichael S. Tsirkin             }
115543ad7e3eSJes Sorensen         } else { // as per intel docs; skip descriptors with null buf addr
11567c23b892Sbalrog             DBGOUT(RX, "Null RX descriptor!!\n");
115743ad7e3eSJes Sorensen         }
1158b08340d5SAndreas Färber         pci_dma_write(d, base, &desc, sizeof(desc));
11597c23b892Sbalrog 
11607c23b892Sbalrog         if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN])
11617c23b892Sbalrog             s->mac_reg[RDH] = 0;
11627c23b892Sbalrog         /* see comment in start_xmit; same here */
11637c23b892Sbalrog         if (s->mac_reg[RDH] == rdh_start) {
11647c23b892Sbalrog             DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n",
11657c23b892Sbalrog                    rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]);
11667c23b892Sbalrog             set_ics(s, 0, E1000_ICS_RXO);
11674f1c942bSMark McLoughlin             return -1;
11687c23b892Sbalrog         }
1169b19487e2SMichael S. Tsirkin     } while (desc_offset < total_size);
11707c23b892Sbalrog 
1171*3b274301SLeonid Bloch     increase_size_stats(s, PRCregs, total_size);
11721f67f92cSLeonid Bloch     inc_reg_if_not_full(s, TPR);
11731f67f92cSLeonid Bloch     s->mac_reg[GPRC] = s->mac_reg[TPR];
1174a05e8a6eSMichael S. Tsirkin     /* TOR - Total Octets Received:
1175a05e8a6eSMichael S. Tsirkin      * This register includes bytes received in a packet from the <Destination
1176a05e8a6eSMichael S. Tsirkin      * Address> field through the <CRC> field, inclusively.
117745e93764SLeonid Bloch      * Always include FCS length (4) in size.
1178a05e8a6eSMichael S. Tsirkin      */
117945e93764SLeonid Bloch     grow_8reg_if_not_full(s, TORL, size+4);
1180*3b274301SLeonid Bloch     s->mac_reg[GORCL] = s->mac_reg[TORL];
1181*3b274301SLeonid Bloch     s->mac_reg[GORCH] = s->mac_reg[TORH];
11827c23b892Sbalrog 
11837c23b892Sbalrog     n = E1000_ICS_RXT0;
11847c23b892Sbalrog     if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH])
11857c23b892Sbalrog         rdt += s->mac_reg[RDLEN] / sizeof(desc);
1186bf16cc8fSaliguori     if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >>
1187bf16cc8fSaliguori         s->rxbuf_min_shift)
11887c23b892Sbalrog         n |= E1000_ICS_RXDMT0;
11897c23b892Sbalrog 
11907c23b892Sbalrog     set_ics(s, 0, n);
11914f1c942bSMark McLoughlin 
11924f1c942bSMark McLoughlin     return size;
11937c23b892Sbalrog }
11947c23b892Sbalrog 
119597410ddeSVincenzo Maffione static ssize_t
119697410ddeSVincenzo Maffione e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size)
119797410ddeSVincenzo Maffione {
119897410ddeSVincenzo Maffione     const struct iovec iov = {
119997410ddeSVincenzo Maffione         .iov_base = (uint8_t *)buf,
120097410ddeSVincenzo Maffione         .iov_len = size
120197410ddeSVincenzo Maffione     };
120297410ddeSVincenzo Maffione 
120397410ddeSVincenzo Maffione     return e1000_receive_iov(nc, &iov, 1);
120497410ddeSVincenzo Maffione }
120597410ddeSVincenzo Maffione 
12067c23b892Sbalrog static uint32_t
12077c23b892Sbalrog mac_readreg(E1000State *s, int index)
12087c23b892Sbalrog {
12097c23b892Sbalrog     return s->mac_reg[index];
12107c23b892Sbalrog }
12117c23b892Sbalrog 
12127c23b892Sbalrog static uint32_t
121372ea771cSLeonid Bloch mac_low4_read(E1000State *s, int index)
121472ea771cSLeonid Bloch {
121572ea771cSLeonid Bloch     return s->mac_reg[index] & 0xf;
121672ea771cSLeonid Bloch }
121772ea771cSLeonid Bloch 
121872ea771cSLeonid Bloch static uint32_t
121972ea771cSLeonid Bloch mac_low11_read(E1000State *s, int index)
122072ea771cSLeonid Bloch {
122172ea771cSLeonid Bloch     return s->mac_reg[index] & 0x7ff;
122272ea771cSLeonid Bloch }
122372ea771cSLeonid Bloch 
122472ea771cSLeonid Bloch static uint32_t
122572ea771cSLeonid Bloch mac_low13_read(E1000State *s, int index)
122672ea771cSLeonid Bloch {
122772ea771cSLeonid Bloch     return s->mac_reg[index] & 0x1fff;
122872ea771cSLeonid Bloch }
122972ea771cSLeonid Bloch 
123072ea771cSLeonid Bloch static uint32_t
123172ea771cSLeonid Bloch mac_low16_read(E1000State *s, int index)
123272ea771cSLeonid Bloch {
123372ea771cSLeonid Bloch     return s->mac_reg[index] & 0xffff;
123472ea771cSLeonid Bloch }
123572ea771cSLeonid Bloch 
123672ea771cSLeonid Bloch static uint32_t
12377c23b892Sbalrog mac_icr_read(E1000State *s, int index)
12387c23b892Sbalrog {
12397c23b892Sbalrog     uint32_t ret = s->mac_reg[ICR];
12407c23b892Sbalrog 
12417c23b892Sbalrog     DBGOUT(INTERRUPT, "ICR read: %x\n", ret);
12427c23b892Sbalrog     set_interrupt_cause(s, 0, 0);
12437c23b892Sbalrog     return ret;
12447c23b892Sbalrog }
12457c23b892Sbalrog 
12467c23b892Sbalrog static uint32_t
12477c23b892Sbalrog mac_read_clr4(E1000State *s, int index)
12487c23b892Sbalrog {
12497c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
12507c23b892Sbalrog 
12517c23b892Sbalrog     s->mac_reg[index] = 0;
12527c23b892Sbalrog     return ret;
12537c23b892Sbalrog }
12547c23b892Sbalrog 
12557c23b892Sbalrog static uint32_t
12567c23b892Sbalrog mac_read_clr8(E1000State *s, int index)
12577c23b892Sbalrog {
12587c23b892Sbalrog     uint32_t ret = s->mac_reg[index];
12597c23b892Sbalrog 
12607c23b892Sbalrog     s->mac_reg[index] = 0;
12617c23b892Sbalrog     s->mac_reg[index-1] = 0;
12627c23b892Sbalrog     return ret;
12637c23b892Sbalrog }
12647c23b892Sbalrog 
12657c23b892Sbalrog static void
12667c23b892Sbalrog mac_writereg(E1000State *s, int index, uint32_t val)
12677c23b892Sbalrog {
12687c36507cSAmos Kong     uint32_t macaddr[2];
12697c36507cSAmos Kong 
12707c23b892Sbalrog     s->mac_reg[index] = val;
12717c36507cSAmos Kong 
127290d131fbSMichael S. Tsirkin     if (index == RA + 1) {
12737c36507cSAmos Kong         macaddr[0] = cpu_to_le32(s->mac_reg[RA]);
12747c36507cSAmos Kong         macaddr[1] = cpu_to_le32(s->mac_reg[RA + 1]);
12757c36507cSAmos Kong         qemu_format_nic_info_str(qemu_get_queue(s->nic), (uint8_t *)macaddr);
12767c36507cSAmos Kong     }
12777c23b892Sbalrog }
12787c23b892Sbalrog 
12797c23b892Sbalrog static void
12807c23b892Sbalrog set_rdt(E1000State *s, int index, uint32_t val)
12817c23b892Sbalrog {
12827c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
1283e8b4c680SPaolo Bonzini     if (e1000_has_rxbufs(s, 1)) {
1284b356f76dSJason Wang         qemu_flush_queued_packets(qemu_get_queue(s->nic));
1285e8b4c680SPaolo Bonzini     }
12867c23b892Sbalrog }
12877c23b892Sbalrog 
12887c23b892Sbalrog static void
12897c23b892Sbalrog set_16bit(E1000State *s, int index, uint32_t val)
12907c23b892Sbalrog {
12917c23b892Sbalrog     s->mac_reg[index] = val & 0xffff;
12927c23b892Sbalrog }
12937c23b892Sbalrog 
12947c23b892Sbalrog static void
12957c23b892Sbalrog set_dlen(E1000State *s, int index, uint32_t val)
12967c23b892Sbalrog {
12977c23b892Sbalrog     s->mac_reg[index] = val & 0xfff80;
12987c23b892Sbalrog }
12997c23b892Sbalrog 
13007c23b892Sbalrog static void
13017c23b892Sbalrog set_tctl(E1000State *s, int index, uint32_t val)
13027c23b892Sbalrog {
13037c23b892Sbalrog     s->mac_reg[index] = val;
13047c23b892Sbalrog     s->mac_reg[TDT] &= 0xffff;
13057c23b892Sbalrog     start_xmit(s);
13067c23b892Sbalrog }
13077c23b892Sbalrog 
13087c23b892Sbalrog static void
13097c23b892Sbalrog set_icr(E1000State *s, int index, uint32_t val)
13107c23b892Sbalrog {
13117c23b892Sbalrog     DBGOUT(INTERRUPT, "set_icr %x\n", val);
13127c23b892Sbalrog     set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val);
13137c23b892Sbalrog }
13147c23b892Sbalrog 
13157c23b892Sbalrog static void
13167c23b892Sbalrog set_imc(E1000State *s, int index, uint32_t val)
13177c23b892Sbalrog {
13187c23b892Sbalrog     s->mac_reg[IMS] &= ~val;
13197c23b892Sbalrog     set_ics(s, 0, 0);
13207c23b892Sbalrog }
13217c23b892Sbalrog 
13227c23b892Sbalrog static void
13237c23b892Sbalrog set_ims(E1000State *s, int index, uint32_t val)
13247c23b892Sbalrog {
13257c23b892Sbalrog     s->mac_reg[IMS] |= val;
13267c23b892Sbalrog     set_ics(s, 0, 0);
13277c23b892Sbalrog }
13287c23b892Sbalrog 
13297c23b892Sbalrog #define getreg(x)    [x] = mac_readreg
13307c23b892Sbalrog static uint32_t (*macreg_readops[])(E1000State *, int) = {
13317c23b892Sbalrog     getreg(PBA),      getreg(RCTL),     getreg(TDH),      getreg(TXDCTL),
13327c23b892Sbalrog     getreg(WUFC),     getreg(TDT),      getreg(CTRL),     getreg(LEDCTL),
13337c23b892Sbalrog     getreg(MANC),     getreg(MDIC),     getreg(SWSM),     getreg(STATUS),
13347c23b892Sbalrog     getreg(TORL),     getreg(TOTL),     getreg(IMS),      getreg(TCTL),
1335b1332393SBill Paul     getreg(RDH),      getreg(RDT),      getreg(VET),      getreg(ICS),
1336a00b2335SKay Ackermann     getreg(TDBAL),    getreg(TDBAH),    getreg(RDBAH),    getreg(RDBAL),
1337e9845f09SVincenzo Maffione     getreg(TDLEN),    getreg(RDLEN),    getreg(RDTR),     getreg(RADV),
133872ea771cSLeonid Bloch     getreg(TADV),     getreg(ITR),      getreg(FCRUC),    getreg(IPAV),
133972ea771cSLeonid Bloch     getreg(WUC),      getreg(WUS),      getreg(SCC),      getreg(ECOL),
134072ea771cSLeonid Bloch     getreg(MCC),      getreg(LATECOL),  getreg(COLC),     getreg(DC),
134172ea771cSLeonid Bloch     getreg(TNCRS),    getreg(SEC),      getreg(CEXTERR),  getreg(RLEC),
134272ea771cSLeonid Bloch     getreg(XONRXC),   getreg(XONTXC),   getreg(XOFFRXC),  getreg(XOFFTXC),
134372ea771cSLeonid Bloch     getreg(RFC),      getreg(RJC),      getreg(RNBC),     getreg(TSCTFC),
1344*3b274301SLeonid Bloch     getreg(MGTPRC),   getreg(MGTPDC),   getreg(MGTPTC),   getreg(GORCL),
1345*3b274301SLeonid Bloch     getreg(GOTCL),
13467c23b892Sbalrog 
134720f3e863SLeonid Bloch     [TOTH]    = mac_read_clr8,      [TORH]    = mac_read_clr8,
1348*3b274301SLeonid Bloch     [GOTCH]   = mac_read_clr8,      [GORCH]   = mac_read_clr8,
1349*3b274301SLeonid Bloch     [PRC64]   = mac_read_clr4,      [PRC127]  = mac_read_clr4,
1350*3b274301SLeonid Bloch     [PRC255]  = mac_read_clr4,      [PRC511]  = mac_read_clr4,
1351*3b274301SLeonid Bloch     [PRC1023] = mac_read_clr4,      [PRC1522] = mac_read_clr4,
1352*3b274301SLeonid Bloch     [PTC64]   = mac_read_clr4,      [PTC127]  = mac_read_clr4,
1353*3b274301SLeonid Bloch     [PTC255]  = mac_read_clr4,      [PTC511]  = mac_read_clr4,
1354*3b274301SLeonid Bloch     [PTC1023] = mac_read_clr4,      [PTC1522] = mac_read_clr4,
135520f3e863SLeonid Bloch     [GPRC]    = mac_read_clr4,      [GPTC]    = mac_read_clr4,
135620f3e863SLeonid Bloch     [TPT]     = mac_read_clr4,      [TPR]     = mac_read_clr4,
1357*3b274301SLeonid Bloch     [RUC]     = mac_read_clr4,      [ROC]     = mac_read_clr4,
1358*3b274301SLeonid Bloch     [BPRC]    = mac_read_clr4,      [MPRC]    = mac_read_clr4,
1359*3b274301SLeonid Bloch     [TSCTC]   = mac_read_clr4,      [BPTC]    = mac_read_clr4,
1360*3b274301SLeonid Bloch     [MPTC]    = mac_read_clr4,
136120f3e863SLeonid Bloch     [ICR]     = mac_icr_read,       [EECD]    = get_eecd,
136220f3e863SLeonid Bloch     [EERD]    = flash_eerd_read,
136372ea771cSLeonid Bloch     [RDFH]    = mac_low13_read,     [RDFT]    = mac_low13_read,
136472ea771cSLeonid Bloch     [RDFHS]   = mac_low13_read,     [RDFTS]   = mac_low13_read,
136572ea771cSLeonid Bloch     [RDFPC]   = mac_low13_read,
136672ea771cSLeonid Bloch     [TDFH]    = mac_low11_read,     [TDFT]    = mac_low11_read,
136772ea771cSLeonid Bloch     [TDFHS]   = mac_low13_read,     [TDFTS]   = mac_low13_read,
136872ea771cSLeonid Bloch     [TDFPC]   = mac_low13_read,
136972ea771cSLeonid Bloch     [AIT]     = mac_low16_read,
137020f3e863SLeonid Bloch 
13717c23b892Sbalrog     [CRCERRS ... MPC]   = &mac_readreg,
137272ea771cSLeonid Bloch     [IP6AT ... IP6AT+3] = &mac_readreg,    [IP4AT ... IP4AT+6] = &mac_readreg,
137372ea771cSLeonid Bloch     [FFLT ... FFLT+6]   = &mac_low11_read,
13747c23b892Sbalrog     [RA ... RA+31]      = &mac_readreg,
137572ea771cSLeonid Bloch     [WUPM ... WUPM+31]  = &mac_readreg,
13767c23b892Sbalrog     [MTA ... MTA+127]   = &mac_readreg,
13778f2e8d1fSaliguori     [VFTA ... VFTA+127] = &mac_readreg,
137872ea771cSLeonid Bloch     [FFMT ... FFMT+254] = &mac_low4_read,
137972ea771cSLeonid Bloch     [FFVT ... FFVT+254] = &mac_readreg,
138072ea771cSLeonid Bloch     [PBM ... PBM+16383] = &mac_readreg,
13817c23b892Sbalrog };
1382b1503cdaSmalc enum { NREADOPS = ARRAY_SIZE(macreg_readops) };
13837c23b892Sbalrog 
13847c23b892Sbalrog #define putreg(x)    [x] = mac_writereg
13857c23b892Sbalrog static void (*macreg_writeops[])(E1000State *, int, uint32_t) = {
13867c23b892Sbalrog     putreg(PBA),      putreg(EERD),     putreg(SWSM),     putreg(WUFC),
13877c23b892Sbalrog     putreg(TDBAL),    putreg(TDBAH),    putreg(TXDCTL),   putreg(RDBAH),
138872ea771cSLeonid Bloch     putreg(RDBAL),    putreg(LEDCTL),   putreg(VET),      putreg(FCRUC),
138972ea771cSLeonid Bloch     putreg(TDFH),     putreg(TDFT),     putreg(TDFHS),    putreg(TDFTS),
139072ea771cSLeonid Bloch     putreg(TDFPC),    putreg(RDFH),     putreg(RDFT),     putreg(RDFHS),
139172ea771cSLeonid Bloch     putreg(RDFTS),    putreg(RDFPC),    putreg(IPAV),     putreg(WUC),
139272ea771cSLeonid Bloch     putreg(WUS),      putreg(AIT),
139320f3e863SLeonid Bloch 
13947c23b892Sbalrog     [TDLEN]  = set_dlen,   [RDLEN]  = set_dlen,       [TCTL] = set_tctl,
13957c23b892Sbalrog     [TDT]    = set_tctl,   [MDIC]   = set_mdic,       [ICS]  = set_ics,
13967c23b892Sbalrog     [TDH]    = set_16bit,  [RDH]    = set_16bit,      [RDT]  = set_rdt,
13977c23b892Sbalrog     [IMC]    = set_imc,    [IMS]    = set_ims,        [ICR]  = set_icr,
1398cab3c825SKevin Wolf     [EECD]   = set_eecd,   [RCTL]   = set_rx_control, [CTRL] = set_ctrl,
1399e9845f09SVincenzo Maffione     [RDTR]   = set_16bit,  [RADV]   = set_16bit,      [TADV] = set_16bit,
1400e9845f09SVincenzo Maffione     [ITR]    = set_16bit,
140120f3e863SLeonid Bloch 
140272ea771cSLeonid Bloch     [IP6AT ... IP6AT+3] = &mac_writereg, [IP4AT ... IP4AT+6] = &mac_writereg,
140372ea771cSLeonid Bloch     [FFLT ... FFLT+6]   = &mac_writereg,
14047c23b892Sbalrog     [RA ... RA+31]      = &mac_writereg,
140572ea771cSLeonid Bloch     [WUPM ... WUPM+31]  = &mac_writereg,
14067c23b892Sbalrog     [MTA ... MTA+127]   = &mac_writereg,
14078f2e8d1fSaliguori     [VFTA ... VFTA+127] = &mac_writereg,
140872ea771cSLeonid Bloch     [FFMT ... FFMT+254] = &mac_writereg, [FFVT ... FFVT+254] = &mac_writereg,
140972ea771cSLeonid Bloch     [PBM ... PBM+16383] = &mac_writereg,
14107c23b892Sbalrog };
1411b9d03e35SJason Wang 
1412b1503cdaSmalc enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
14137c23b892Sbalrog 
1414bc0f0674SLeonid Bloch enum { MAC_ACCESS_PARTIAL = 1, MAC_ACCESS_FLAG_NEEDED = 2 };
1415bc0f0674SLeonid Bloch 
1416bc0f0674SLeonid Bloch #define markflag(x)    ((E1000_FLAG_##x << 2) | MAC_ACCESS_FLAG_NEEDED)
1417bc0f0674SLeonid Bloch /* In the array below the meaning of the bits is: [f|f|f|f|f|f|n|p]
1418bc0f0674SLeonid Bloch  * f - flag bits (up to 6 possible flags)
1419bc0f0674SLeonid Bloch  * n - flag needed
1420bc0f0674SLeonid Bloch  * p - partially implenented */
1421bc0f0674SLeonid Bloch static const uint8_t mac_reg_access[0x8000] = {
1422bc0f0674SLeonid Bloch     [RDTR]    = markflag(MIT),    [TADV]    = markflag(MIT),
1423bc0f0674SLeonid Bloch     [RADV]    = markflag(MIT),    [ITR]     = markflag(MIT),
142472ea771cSLeonid Bloch 
142572ea771cSLeonid Bloch     [IPAV]    = markflag(MAC),    [WUC]     = markflag(MAC),
142672ea771cSLeonid Bloch     [IP6AT]   = markflag(MAC),    [IP4AT]   = markflag(MAC),
142772ea771cSLeonid Bloch     [FFVT]    = markflag(MAC),    [WUPM]    = markflag(MAC),
142872ea771cSLeonid Bloch     [ECOL]    = markflag(MAC),    [MCC]     = markflag(MAC),
142972ea771cSLeonid Bloch     [DC]      = markflag(MAC),    [TNCRS]   = markflag(MAC),
143072ea771cSLeonid Bloch     [RLEC]    = markflag(MAC),    [XONRXC]  = markflag(MAC),
143172ea771cSLeonid Bloch     [XOFFTXC] = markflag(MAC),    [RFC]     = markflag(MAC),
143272ea771cSLeonid Bloch     [TSCTFC]  = markflag(MAC),    [MGTPRC]  = markflag(MAC),
143372ea771cSLeonid Bloch     [WUS]     = markflag(MAC),    [AIT]     = markflag(MAC),
143472ea771cSLeonid Bloch     [FFLT]    = markflag(MAC),    [FFMT]    = markflag(MAC),
143572ea771cSLeonid Bloch     [SCC]     = markflag(MAC),    [FCRUC]   = markflag(MAC),
143672ea771cSLeonid Bloch     [LATECOL] = markflag(MAC),    [COLC]    = markflag(MAC),
143772ea771cSLeonid Bloch     [SEC]     = markflag(MAC),    [CEXTERR] = markflag(MAC),
143872ea771cSLeonid Bloch     [XONTXC]  = markflag(MAC),    [XOFFRXC] = markflag(MAC),
143972ea771cSLeonid Bloch     [RJC]     = markflag(MAC),    [RNBC]    = markflag(MAC),
144072ea771cSLeonid Bloch     [MGTPDC]  = markflag(MAC),    [MGTPTC]  = markflag(MAC),
1441*3b274301SLeonid Bloch     [RUC]     = markflag(MAC),    [ROC]     = markflag(MAC),
1442*3b274301SLeonid Bloch     [GORCL]   = markflag(MAC),    [GORCH]   = markflag(MAC),
1443*3b274301SLeonid Bloch     [GOTCL]   = markflag(MAC),    [GOTCH]   = markflag(MAC),
1444*3b274301SLeonid Bloch     [BPRC]    = markflag(MAC),    [MPRC]    = markflag(MAC),
1445*3b274301SLeonid Bloch     [TSCTC]   = markflag(MAC),    [PRC64]   = markflag(MAC),
1446*3b274301SLeonid Bloch     [PRC127]  = markflag(MAC),    [PRC255]  = markflag(MAC),
1447*3b274301SLeonid Bloch     [PRC511]  = markflag(MAC),    [PRC1023] = markflag(MAC),
1448*3b274301SLeonid Bloch     [PRC1522] = markflag(MAC),    [PTC64]   = markflag(MAC),
1449*3b274301SLeonid Bloch     [PTC127]  = markflag(MAC),    [PTC255]  = markflag(MAC),
1450*3b274301SLeonid Bloch     [PTC511]  = markflag(MAC),    [PTC1023] = markflag(MAC),
1451*3b274301SLeonid Bloch     [PTC1522] = markflag(MAC),    [MPTC]    = markflag(MAC),
1452*3b274301SLeonid Bloch     [BPTC]    = markflag(MAC),
145372ea771cSLeonid Bloch 
145472ea771cSLeonid Bloch     [TDFH]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
145572ea771cSLeonid Bloch     [TDFT]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
145672ea771cSLeonid Bloch     [TDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
145772ea771cSLeonid Bloch     [TDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
145872ea771cSLeonid Bloch     [TDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL,
145972ea771cSLeonid Bloch     [RDFH]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
146072ea771cSLeonid Bloch     [RDFT]  = markflag(MAC) | MAC_ACCESS_PARTIAL,
146172ea771cSLeonid Bloch     [RDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
146272ea771cSLeonid Bloch     [RDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL,
146372ea771cSLeonid Bloch     [RDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL,
146472ea771cSLeonid Bloch     [PBM]   = markflag(MAC) | MAC_ACCESS_PARTIAL,
1465bc0f0674SLeonid Bloch };
1466bc0f0674SLeonid Bloch 
14677c23b892Sbalrog static void
1468a8170e5eSAvi Kivity e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val,
1469ad00a9b9SAvi Kivity                  unsigned size)
14707c23b892Sbalrog {
14717c23b892Sbalrog     E1000State *s = opaque;
14728da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
14737c23b892Sbalrog 
147443ad7e3eSJes Sorensen     if (index < NWRITEOPS && macreg_writeops[index]) {
1475bc0f0674SLeonid Bloch         if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED)
1476bc0f0674SLeonid Bloch             || (s->compat_flags & (mac_reg_access[index] >> 2))) {
1477bc0f0674SLeonid Bloch             if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
1478bc0f0674SLeonid Bloch                 DBGOUT(GENERAL, "Writing to register at offset: 0x%08x. "
1479bc0f0674SLeonid Bloch                        "It is not fully implemented.\n", index<<2);
1480bc0f0674SLeonid Bloch             }
14816b59fc74Saurel32             macreg_writeops[index](s, index, val);
1482bc0f0674SLeonid Bloch         } else {    /* "flag needed" bit is set, but the flag is not active */
1483bc0f0674SLeonid Bloch             DBGOUT(MMIO, "MMIO write attempt to disabled reg. addr=0x%08x\n",
1484bc0f0674SLeonid Bloch                    index<<2);
1485bc0f0674SLeonid Bloch         }
148643ad7e3eSJes Sorensen     } else if (index < NREADOPS && macreg_readops[index]) {
1487bc0f0674SLeonid Bloch         DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n",
1488bc0f0674SLeonid Bloch                index<<2, val);
148943ad7e3eSJes Sorensen     } else {
1490ad00a9b9SAvi Kivity         DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
14917c23b892Sbalrog                index<<2, val);
14927c23b892Sbalrog     }
149343ad7e3eSJes Sorensen }
14947c23b892Sbalrog 
1495ad00a9b9SAvi Kivity static uint64_t
1496a8170e5eSAvi Kivity e1000_mmio_read(void *opaque, hwaddr addr, unsigned size)
14977c23b892Sbalrog {
14987c23b892Sbalrog     E1000State *s = opaque;
14998da3ff18Spbrook     unsigned int index = (addr & 0x1ffff) >> 2;
15007c23b892Sbalrog 
1501bc0f0674SLeonid Bloch     if (index < NREADOPS && macreg_readops[index]) {
1502bc0f0674SLeonid Bloch         if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED)
1503bc0f0674SLeonid Bloch             || (s->compat_flags & (mac_reg_access[index] >> 2))) {
1504bc0f0674SLeonid Bloch             if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) {
1505bc0f0674SLeonid Bloch                 DBGOUT(GENERAL, "Reading register at offset: 0x%08x. "
1506bc0f0674SLeonid Bloch                        "It is not fully implemented.\n", index<<2);
15076b59fc74Saurel32             }
1508bc0f0674SLeonid Bloch             return macreg_readops[index](s, index);
1509bc0f0674SLeonid Bloch         } else {    /* "flag needed" bit is set, but the flag is not active */
1510bc0f0674SLeonid Bloch             DBGOUT(MMIO, "MMIO read attempt of disabled reg. addr=0x%08x\n",
1511bc0f0674SLeonid Bloch                    index<<2);
1512bc0f0674SLeonid Bloch         }
1513bc0f0674SLeonid Bloch     } else {
15147c23b892Sbalrog         DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2);
1515bc0f0674SLeonid Bloch     }
15167c23b892Sbalrog     return 0;
15177c23b892Sbalrog }
15187c23b892Sbalrog 
1519ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_mmio_ops = {
1520ad00a9b9SAvi Kivity     .read = e1000_mmio_read,
1521ad00a9b9SAvi Kivity     .write = e1000_mmio_write,
1522ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1523ad00a9b9SAvi Kivity     .impl = {
1524ad00a9b9SAvi Kivity         .min_access_size = 4,
1525ad00a9b9SAvi Kivity         .max_access_size = 4,
1526ad00a9b9SAvi Kivity     },
1527ad00a9b9SAvi Kivity };
1528ad00a9b9SAvi Kivity 
1529a8170e5eSAvi Kivity static uint64_t e1000_io_read(void *opaque, hwaddr addr,
1530ad00a9b9SAvi Kivity                               unsigned size)
15317c23b892Sbalrog {
1532ad00a9b9SAvi Kivity     E1000State *s = opaque;
1533ad00a9b9SAvi Kivity 
1534ad00a9b9SAvi Kivity     (void)s;
1535ad00a9b9SAvi Kivity     return 0;
15367c23b892Sbalrog }
15377c23b892Sbalrog 
1538a8170e5eSAvi Kivity static void e1000_io_write(void *opaque, hwaddr addr,
1539ad00a9b9SAvi Kivity                            uint64_t val, unsigned size)
15407c23b892Sbalrog {
1541ad00a9b9SAvi Kivity     E1000State *s = opaque;
1542ad00a9b9SAvi Kivity 
1543ad00a9b9SAvi Kivity     (void)s;
15447c23b892Sbalrog }
15457c23b892Sbalrog 
1546ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_io_ops = {
1547ad00a9b9SAvi Kivity     .read = e1000_io_read,
1548ad00a9b9SAvi Kivity     .write = e1000_io_write,
1549ad00a9b9SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
1550ad00a9b9SAvi Kivity };
1551ad00a9b9SAvi Kivity 
1552e482dc3eSJuan Quintela static bool is_version_1(void *opaque, int version_id)
15537c23b892Sbalrog {
1554e482dc3eSJuan Quintela     return version_id == 1;
15557c23b892Sbalrog }
15567c23b892Sbalrog 
1557ddcb73b7SMichael S. Tsirkin static void e1000_pre_save(void *opaque)
1558ddcb73b7SMichael S. Tsirkin {
1559ddcb73b7SMichael S. Tsirkin     E1000State *s = opaque;
1560ddcb73b7SMichael S. Tsirkin     NetClientState *nc = qemu_get_queue(s->nic);
15612af234e6SMichael S. Tsirkin 
1562e9845f09SVincenzo Maffione     /* If the mitigation timer is active, emulate a timeout now. */
1563e9845f09SVincenzo Maffione     if (s->mit_timer_on) {
1564e9845f09SVincenzo Maffione         e1000_mit_timer(s);
1565e9845f09SVincenzo Maffione     }
1566e9845f09SVincenzo Maffione 
1567ddcb73b7SMichael S. Tsirkin     /*
15686a2acedbSGabriel L. Somlo      * If link is down and auto-negotiation is supported and ongoing,
15696a2acedbSGabriel L. Somlo      * complete auto-negotiation immediately. This allows us to look
15706a2acedbSGabriel L. Somlo      * at MII_SR_AUTONEG_COMPLETE to infer link status on load.
1571ddcb73b7SMichael S. Tsirkin      */
1572d7a41552SGabriel L. Somlo     if (nc->link_down && have_autoneg(s)) {
1573ddcb73b7SMichael S. Tsirkin         s->phy_reg[PHY_STATUS] |= MII_SR_AUTONEG_COMPLETE;
1574ddcb73b7SMichael S. Tsirkin     }
1575ddcb73b7SMichael S. Tsirkin }
1576ddcb73b7SMichael S. Tsirkin 
1577e4b82364SAmos Kong static int e1000_post_load(void *opaque, int version_id)
1578e4b82364SAmos Kong {
1579e4b82364SAmos Kong     E1000State *s = opaque;
1580b356f76dSJason Wang     NetClientState *nc = qemu_get_queue(s->nic);
1581e4b82364SAmos Kong 
1582bc0f0674SLeonid Bloch     if (!chkflag(MIT)) {
1583e9845f09SVincenzo Maffione         s->mac_reg[ITR] = s->mac_reg[RDTR] = s->mac_reg[RADV] =
1584e9845f09SVincenzo Maffione             s->mac_reg[TADV] = 0;
1585e9845f09SVincenzo Maffione         s->mit_irq_level = false;
1586e9845f09SVincenzo Maffione     }
1587e9845f09SVincenzo Maffione     s->mit_ide = 0;
1588e9845f09SVincenzo Maffione     s->mit_timer_on = false;
1589e9845f09SVincenzo Maffione 
1590e4b82364SAmos Kong     /* nc.link_down can't be migrated, so infer link_down according
1591ddcb73b7SMichael S. Tsirkin      * to link status bit in mac_reg[STATUS].
1592ddcb73b7SMichael S. Tsirkin      * Alternatively, restart link negotiation if it was in progress. */
1593b356f76dSJason Wang     nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0;
15942af234e6SMichael S. Tsirkin 
1595d7a41552SGabriel L. Somlo     if (have_autoneg(s) &&
1596ddcb73b7SMichael S. Tsirkin         !(s->phy_reg[PHY_STATUS] & MII_SR_AUTONEG_COMPLETE)) {
1597ddcb73b7SMichael S. Tsirkin         nc->link_down = false;
1598d7a41552SGabriel L. Somlo         timer_mod(s->autoneg_timer,
1599d7a41552SGabriel L. Somlo                   qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500);
1600ddcb73b7SMichael S. Tsirkin     }
1601e4b82364SAmos Kong 
1602e4b82364SAmos Kong     return 0;
1603e4b82364SAmos Kong }
1604e4b82364SAmos Kong 
1605e9845f09SVincenzo Maffione static bool e1000_mit_state_needed(void *opaque)
1606e9845f09SVincenzo Maffione {
1607e9845f09SVincenzo Maffione     E1000State *s = opaque;
1608e9845f09SVincenzo Maffione 
1609bc0f0674SLeonid Bloch     return chkflag(MIT);
1610e9845f09SVincenzo Maffione }
1611e9845f09SVincenzo Maffione 
16129e117734SLeonid Bloch static bool e1000_full_mac_needed(void *opaque)
16139e117734SLeonid Bloch {
16149e117734SLeonid Bloch     E1000State *s = opaque;
16159e117734SLeonid Bloch 
1616bc0f0674SLeonid Bloch     return chkflag(MAC);
16179e117734SLeonid Bloch }
16189e117734SLeonid Bloch 
1619e9845f09SVincenzo Maffione static const VMStateDescription vmstate_e1000_mit_state = {
1620e9845f09SVincenzo Maffione     .name = "e1000/mit_state",
1621e9845f09SVincenzo Maffione     .version_id = 1,
1622e9845f09SVincenzo Maffione     .minimum_version_id = 1,
16235cd8cadaSJuan Quintela     .needed = e1000_mit_state_needed,
1624e9845f09SVincenzo Maffione     .fields = (VMStateField[]) {
1625e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[RDTR], E1000State),
1626e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[RADV], E1000State),
1627e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[TADV], E1000State),
1628e9845f09SVincenzo Maffione         VMSTATE_UINT32(mac_reg[ITR], E1000State),
1629e9845f09SVincenzo Maffione         VMSTATE_BOOL(mit_irq_level, E1000State),
1630e9845f09SVincenzo Maffione         VMSTATE_END_OF_LIST()
1631e9845f09SVincenzo Maffione     }
1632e9845f09SVincenzo Maffione };
1633e9845f09SVincenzo Maffione 
16349e117734SLeonid Bloch static const VMStateDescription vmstate_e1000_full_mac_state = {
16359e117734SLeonid Bloch     .name = "e1000/full_mac_state",
16369e117734SLeonid Bloch     .version_id = 1,
16379e117734SLeonid Bloch     .minimum_version_id = 1,
16389e117734SLeonid Bloch     .needed = e1000_full_mac_needed,
16399e117734SLeonid Bloch     .fields = (VMStateField[]) {
16409e117734SLeonid Bloch         VMSTATE_UINT32_ARRAY(mac_reg, E1000State, 0x8000),
16419e117734SLeonid Bloch         VMSTATE_END_OF_LIST()
16429e117734SLeonid Bloch     }
16439e117734SLeonid Bloch };
16449e117734SLeonid Bloch 
1645e482dc3eSJuan Quintela static const VMStateDescription vmstate_e1000 = {
1646e482dc3eSJuan Quintela     .name = "e1000",
1647e482dc3eSJuan Quintela     .version_id = 2,
1648e482dc3eSJuan Quintela     .minimum_version_id = 1,
1649ddcb73b7SMichael S. Tsirkin     .pre_save = e1000_pre_save,
1650e4b82364SAmos Kong     .post_load = e1000_post_load,
1651e482dc3eSJuan Quintela     .fields = (VMStateField[]) {
1652b08340d5SAndreas Färber         VMSTATE_PCI_DEVICE(parent_obj, E1000State),
1653e482dc3eSJuan Quintela         VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */
1654e482dc3eSJuan Quintela         VMSTATE_UNUSED(4), /* Was mmio_base.  */
1655e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_size, E1000State),
1656e482dc3eSJuan Quintela         VMSTATE_UINT32(rxbuf_min_shift, E1000State),
1657e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.val_in, E1000State),
1658e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_in, E1000State),
1659e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.bitnum_out, E1000State),
1660e482dc3eSJuan Quintela         VMSTATE_UINT16(eecd_state.reading, E1000State),
1661e482dc3eSJuan Quintela         VMSTATE_UINT32(eecd_state.old_eecd, E1000State),
1662e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.ipcss, E1000State),
1663e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.ipcso, E1000State),
1664e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.ipcse, E1000State),
1665e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.tucss, E1000State),
1666e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.tucso, E1000State),
1667e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tucse, E1000State),
1668e482dc3eSJuan Quintela         VMSTATE_UINT32(tx.paylen, E1000State),
1669e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.hdr_len, E1000State),
1670e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.mss, E1000State),
1671e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.size, E1000State),
1672e482dc3eSJuan Quintela         VMSTATE_UINT16(tx.tso_frames, E1000State),
1673e482dc3eSJuan Quintela         VMSTATE_UINT8(tx.sum_needed, E1000State),
1674e482dc3eSJuan Quintela         VMSTATE_INT8(tx.ip, E1000State),
1675e482dc3eSJuan Quintela         VMSTATE_INT8(tx.tcp, E1000State),
1676e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.header, E1000State),
1677e482dc3eSJuan Quintela         VMSTATE_BUFFER(tx.data, E1000State),
1678e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64),
1679e482dc3eSJuan Quintela         VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20),
1680e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[CTRL], E1000State),
1681e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EECD], E1000State),
1682e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[EERD], E1000State),
1683e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPRC], E1000State),
1684e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[GPTC], E1000State),
1685e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICR], E1000State),
1686e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[ICS], E1000State),
1687e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMC], E1000State),
1688e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[IMS], E1000State),
1689e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[LEDCTL], E1000State),
1690e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MANC], E1000State),
1691e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MDIC], E1000State),
1692e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[MPC], E1000State),
1693e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[PBA], E1000State),
1694e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RCTL], E1000State),
1695e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAH], E1000State),
1696e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDBAL], E1000State),
1697e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDH], E1000State),
1698e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDLEN], E1000State),
1699e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[RDT], E1000State),
1700e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[STATUS], E1000State),
1701e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[SWSM], E1000State),
1702e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TCTL], E1000State),
1703e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAH], E1000State),
1704e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDBAL], E1000State),
1705e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDH], E1000State),
1706e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDLEN], E1000State),
1707e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TDT], E1000State),
1708e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORH], E1000State),
1709e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TORL], E1000State),
1710e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTH], E1000State),
1711e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TOTL], E1000State),
1712e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPR], E1000State),
1713e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TPT], E1000State),
1714e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[TXDCTL], E1000State),
1715e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[WUFC], E1000State),
1716e482dc3eSJuan Quintela         VMSTATE_UINT32(mac_reg[VET], E1000State),
1717e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32),
1718e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, 128),
1719e482dc3eSJuan Quintela         VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA, 128),
1720e482dc3eSJuan Quintela         VMSTATE_END_OF_LIST()
1721e9845f09SVincenzo Maffione     },
17225cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
17235cd8cadaSJuan Quintela         &vmstate_e1000_mit_state,
17249e117734SLeonid Bloch         &vmstate_e1000_full_mac_state,
17255cd8cadaSJuan Quintela         NULL
17267c23b892Sbalrog     }
1727e482dc3eSJuan Quintela };
17287c23b892Sbalrog 
17298597f2e1SGabriel L. Somlo /*
17308597f2e1SGabriel L. Somlo  * EEPROM contents documented in Tables 5-2 and 5-3, pp. 98-102.
17318597f2e1SGabriel L. Somlo  * Note: A valid DevId will be inserted during pci_e1000_init().
17328597f2e1SGabriel L. Somlo  */
173388b4e9dbSblueswir1 static const uint16_t e1000_eeprom_template[64] = {
17347c23b892Sbalrog     0x0000, 0x0000, 0x0000, 0x0000,      0xffff, 0x0000,      0x0000, 0x0000,
17358597f2e1SGabriel L. Somlo     0x3000, 0x1000, 0x6403, 0 /*DevId*/, 0x8086, 0 /*DevId*/, 0x8086, 0x3040,
17367c23b892Sbalrog     0x0008, 0x2000, 0x7e14, 0x0048,      0x1000, 0x00d8,      0x0000, 0x2700,
17377c23b892Sbalrog     0x6cc9, 0x3150, 0x0722, 0x040b,      0x0984, 0x0000,      0xc000, 0x0706,
17387c23b892Sbalrog     0x1008, 0x0000, 0x0f04, 0x7fff,      0x4d01, 0xffff,      0xffff, 0xffff,
17397c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
17407c23b892Sbalrog     0x0100, 0x4000, 0x121c, 0xffff,      0xffff, 0xffff,      0xffff, 0xffff,
17417c23b892Sbalrog     0xffff, 0xffff, 0xffff, 0xffff,      0xffff, 0xffff,      0xffff, 0x0000,
17427c23b892Sbalrog };
17437c23b892Sbalrog 
17447c23b892Sbalrog /* PCI interface */
17457c23b892Sbalrog 
17467c23b892Sbalrog static void
1747ad00a9b9SAvi Kivity e1000_mmio_setup(E1000State *d)
17487c23b892Sbalrog {
1749f65ed4c1Saliguori     int i;
1750f65ed4c1Saliguori     const uint32_t excluded_regs[] = {
1751f65ed4c1Saliguori         E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
1752f65ed4c1Saliguori         E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
1753f65ed4c1Saliguori     };
1754f65ed4c1Saliguori 
1755eedfac6fSPaolo Bonzini     memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d,
1756eedfac6fSPaolo Bonzini                           "e1000-mmio", PNPMMIO_SIZE);
1757ad00a9b9SAvi Kivity     memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
1758f65ed4c1Saliguori     for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
1759ad00a9b9SAvi Kivity         memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
1760ad00a9b9SAvi Kivity                                      excluded_regs[i+1] - excluded_regs[i] - 4);
1761eedfac6fSPaolo Bonzini     memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
17627c23b892Sbalrog }
17637c23b892Sbalrog 
1764b946a153Saliguori static void
17654b09be85Saliguori pci_e1000_uninit(PCIDevice *dev)
17664b09be85Saliguori {
1767567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
17684b09be85Saliguori 
1769bc72ad67SAlex Bligh     timer_del(d->autoneg_timer);
1770bc72ad67SAlex Bligh     timer_free(d->autoneg_timer);
1771e9845f09SVincenzo Maffione     timer_del(d->mit_timer);
1772e9845f09SVincenzo Maffione     timer_free(d->mit_timer);
1773948ecf21SJason Wang     qemu_del_nic(d->nic);
17744b09be85Saliguori }
17754b09be85Saliguori 
1776a03e2aecSMark McLoughlin static NetClientInfo net_e1000_info = {
17772be64a68SLaszlo Ersek     .type = NET_CLIENT_OPTIONS_KIND_NIC,
1778a03e2aecSMark McLoughlin     .size = sizeof(NICState),
1779a03e2aecSMark McLoughlin     .can_receive = e1000_can_receive,
1780a03e2aecSMark McLoughlin     .receive = e1000_receive,
178197410ddeSVincenzo Maffione     .receive_iov = e1000_receive_iov,
1782a03e2aecSMark McLoughlin     .link_status_changed = e1000_set_link_status,
1783a03e2aecSMark McLoughlin };
1784a03e2aecSMark McLoughlin 
178520302e71SMichael S. Tsirkin static void e1000_write_config(PCIDevice *pci_dev, uint32_t address,
178620302e71SMichael S. Tsirkin                                 uint32_t val, int len)
178720302e71SMichael S. Tsirkin {
178820302e71SMichael S. Tsirkin     E1000State *s = E1000(pci_dev);
178920302e71SMichael S. Tsirkin 
179020302e71SMichael S. Tsirkin     pci_default_write_config(pci_dev, address, val, len);
179120302e71SMichael S. Tsirkin 
179220302e71SMichael S. Tsirkin     if (range_covers_byte(address, len, PCI_COMMAND) &&
179320302e71SMichael S. Tsirkin         (pci_dev->config[PCI_COMMAND] & PCI_COMMAND_MASTER)) {
179420302e71SMichael S. Tsirkin         qemu_flush_queued_packets(qemu_get_queue(s->nic));
179520302e71SMichael S. Tsirkin     }
179620302e71SMichael S. Tsirkin }
179720302e71SMichael S. Tsirkin 
179820302e71SMichael S. Tsirkin 
17999af21dbeSMarkus Armbruster static void pci_e1000_realize(PCIDevice *pci_dev, Error **errp)
18007c23b892Sbalrog {
1801567a3c9eSPeter Crosthwaite     DeviceState *dev = DEVICE(pci_dev);
1802567a3c9eSPeter Crosthwaite     E1000State *d = E1000(pci_dev);
18038597f2e1SGabriel L. Somlo     PCIDeviceClass *pdc = PCI_DEVICE_GET_CLASS(pci_dev);
18047c23b892Sbalrog     uint8_t *pci_conf;
18057c23b892Sbalrog     uint16_t checksum = 0;
18067c23b892Sbalrog     int i;
1807fbdaa002SGerd Hoffmann     uint8_t *macaddr;
1808aff427a1SChris Wright 
180920302e71SMichael S. Tsirkin     pci_dev->config_write = e1000_write_config;
181020302e71SMichael S. Tsirkin 
1811b08340d5SAndreas Färber     pci_conf = pci_dev->config;
18127c23b892Sbalrog 
1813a9cbacb0SMichael S. Tsirkin     /* TODO: RST# value should be 0, PCI spec 6.2.4 */
1814a9cbacb0SMichael S. Tsirkin     pci_conf[PCI_CACHE_LINE_SIZE] = 0x10;
18157c23b892Sbalrog 
1816817e0b6fSMichael S. Tsirkin     pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */
18177c23b892Sbalrog 
1818ad00a9b9SAvi Kivity     e1000_mmio_setup(d);
18197c23b892Sbalrog 
1820b08340d5SAndreas Färber     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio);
18217c23b892Sbalrog 
1822b08340d5SAndreas Färber     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io);
18237c23b892Sbalrog 
18247c23b892Sbalrog     memmove(d->eeprom_data, e1000_eeprom_template,
18257c23b892Sbalrog         sizeof e1000_eeprom_template);
1826fbdaa002SGerd Hoffmann     qemu_macaddr_default_if_unset(&d->conf.macaddr);
1827fbdaa002SGerd Hoffmann     macaddr = d->conf.macaddr.a;
18287c23b892Sbalrog     for (i = 0; i < 3; i++)
18299d07d757SPaul Brook         d->eeprom_data[i] = (macaddr[2*i+1]<<8) | macaddr[2*i];
18308597f2e1SGabriel L. Somlo     d->eeprom_data[11] = d->eeprom_data[13] = pdc->device_id;
18317c23b892Sbalrog     for (i = 0; i < EEPROM_CHECKSUM_REG; i++)
18327c23b892Sbalrog         checksum += d->eeprom_data[i];
18337c23b892Sbalrog     checksum = (uint16_t) EEPROM_SUM - checksum;
18347c23b892Sbalrog     d->eeprom_data[EEPROM_CHECKSUM_REG] = checksum;
18357c23b892Sbalrog 
1836a03e2aecSMark McLoughlin     d->nic = qemu_new_nic(&net_e1000_info, &d->conf,
1837567a3c9eSPeter Crosthwaite                           object_get_typename(OBJECT(d)), dev->id, d);
18387c23b892Sbalrog 
1839b356f76dSJason Wang     qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr);
18401ca4d09aSGleb Natapov 
1841bc72ad67SAlex Bligh     d->autoneg_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, e1000_autoneg_timer, d);
1842e9845f09SVincenzo Maffione     d->mit_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, e1000_mit_timer, d);
18437c23b892Sbalrog }
18449d07d757SPaul Brook 
1845fbdaa002SGerd Hoffmann static void qdev_e1000_reset(DeviceState *dev)
1846fbdaa002SGerd Hoffmann {
1847567a3c9eSPeter Crosthwaite     E1000State *d = E1000(dev);
1848fbdaa002SGerd Hoffmann     e1000_reset(d);
1849fbdaa002SGerd Hoffmann }
1850fbdaa002SGerd Hoffmann 
185140021f08SAnthony Liguori static Property e1000_properties[] = {
1852fbdaa002SGerd Hoffmann     DEFINE_NIC_PROPERTIES(E1000State, conf),
18532af234e6SMichael S. Tsirkin     DEFINE_PROP_BIT("autonegotiation", E1000State,
18542af234e6SMichael S. Tsirkin                     compat_flags, E1000_FLAG_AUTONEG_BIT, true),
1855e9845f09SVincenzo Maffione     DEFINE_PROP_BIT("mitigation", E1000State,
1856e9845f09SVincenzo Maffione                     compat_flags, E1000_FLAG_MIT_BIT, true),
1857fbdaa002SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
185840021f08SAnthony Liguori };
185940021f08SAnthony Liguori 
18608597f2e1SGabriel L. Somlo typedef struct E1000Info {
18618597f2e1SGabriel L. Somlo     const char *name;
18628597f2e1SGabriel L. Somlo     uint16_t   device_id;
18638597f2e1SGabriel L. Somlo     uint8_t    revision;
18648597f2e1SGabriel L. Somlo     uint16_t   phy_id2;
18658597f2e1SGabriel L. Somlo } E1000Info;
18668597f2e1SGabriel L. Somlo 
186740021f08SAnthony Liguori static void e1000_class_init(ObjectClass *klass, void *data)
186840021f08SAnthony Liguori {
186939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
187040021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
18718597f2e1SGabriel L. Somlo     E1000BaseClass *e = E1000_DEVICE_CLASS(klass);
18728597f2e1SGabriel L. Somlo     const E1000Info *info = data;
187340021f08SAnthony Liguori 
18749af21dbeSMarkus Armbruster     k->realize = pci_e1000_realize;
187540021f08SAnthony Liguori     k->exit = pci_e1000_uninit;
1876c45e5b5bSGerd Hoffmann     k->romfile = "efi-e1000.rom";
187740021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_INTEL;
18788597f2e1SGabriel L. Somlo     k->device_id = info->device_id;
18798597f2e1SGabriel L. Somlo     k->revision = info->revision;
18808597f2e1SGabriel L. Somlo     e->phy_id2 = info->phy_id2;
188140021f08SAnthony Liguori     k->class_id = PCI_CLASS_NETWORK_ETHERNET;
1882125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
188339bffca2SAnthony Liguori     dc->desc = "Intel Gigabit Ethernet";
188439bffca2SAnthony Liguori     dc->reset = qdev_e1000_reset;
188539bffca2SAnthony Liguori     dc->vmsd = &vmstate_e1000;
188639bffca2SAnthony Liguori     dc->props = e1000_properties;
1887fbdaa002SGerd Hoffmann }
188840021f08SAnthony Liguori 
18895df3bf62SGonglei static void e1000_instance_init(Object *obj)
18905df3bf62SGonglei {
18915df3bf62SGonglei     E1000State *n = E1000(obj);
18925df3bf62SGonglei     device_add_bootindex_property(obj, &n->conf.bootindex,
18935df3bf62SGonglei                                   "bootindex", "/ethernet-phy@0",
18945df3bf62SGonglei                                   DEVICE(n), NULL);
18955df3bf62SGonglei }
18965df3bf62SGonglei 
18978597f2e1SGabriel L. Somlo static const TypeInfo e1000_base_info = {
18988597f2e1SGabriel L. Somlo     .name          = TYPE_E1000_BASE,
189939bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
190039bffca2SAnthony Liguori     .instance_size = sizeof(E1000State),
19015df3bf62SGonglei     .instance_init = e1000_instance_init,
19028597f2e1SGabriel L. Somlo     .class_size    = sizeof(E1000BaseClass),
19038597f2e1SGabriel L. Somlo     .abstract      = true,
19048597f2e1SGabriel L. Somlo };
19058597f2e1SGabriel L. Somlo 
19068597f2e1SGabriel L. Somlo static const E1000Info e1000_devices[] = {
19078597f2e1SGabriel L. Somlo     {
190883044020SJason Wang         .name      = "e1000",
19098597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82540EM,
19108597f2e1SGabriel L. Somlo         .revision  = 0x03,
19118597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
19128597f2e1SGabriel L. Somlo     },
19138597f2e1SGabriel L. Somlo     {
19148597f2e1SGabriel L. Somlo         .name      = "e1000-82544gc",
19158597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82544GC_COPPER,
19168597f2e1SGabriel L. Somlo         .revision  = 0x03,
19178597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_82544x,
19188597f2e1SGabriel L. Somlo     },
19198597f2e1SGabriel L. Somlo     {
19208597f2e1SGabriel L. Somlo         .name      = "e1000-82545em",
19218597f2e1SGabriel L. Somlo         .device_id = E1000_DEV_ID_82545EM_COPPER,
19228597f2e1SGabriel L. Somlo         .revision  = 0x03,
19238597f2e1SGabriel L. Somlo         .phy_id2   = E1000_PHY_ID2_8254xx_DEFAULT,
19248597f2e1SGabriel L. Somlo     },
19258597f2e1SGabriel L. Somlo };
19268597f2e1SGabriel L. Somlo 
192783f7d43aSAndreas Färber static void e1000_register_types(void)
19289d07d757SPaul Brook {
19298597f2e1SGabriel L. Somlo     int i;
19308597f2e1SGabriel L. Somlo 
19318597f2e1SGabriel L. Somlo     type_register_static(&e1000_base_info);
19328597f2e1SGabriel L. Somlo     for (i = 0; i < ARRAY_SIZE(e1000_devices); i++) {
19338597f2e1SGabriel L. Somlo         const E1000Info *info = &e1000_devices[i];
19348597f2e1SGabriel L. Somlo         TypeInfo type_info = {};
19358597f2e1SGabriel L. Somlo 
19368597f2e1SGabriel L. Somlo         type_info.name = info->name;
19378597f2e1SGabriel L. Somlo         type_info.parent = TYPE_E1000_BASE;
19388597f2e1SGabriel L. Somlo         type_info.class_data = (void *)info;
19398597f2e1SGabriel L. Somlo         type_info.class_init = e1000_class_init;
19405df3bf62SGonglei         type_info.instance_init = e1000_instance_init;
19418597f2e1SGabriel L. Somlo 
19428597f2e1SGabriel L. Somlo         type_register(&type_info);
19438597f2e1SGabriel L. Somlo     }
19449d07d757SPaul Brook }
19459d07d757SPaul Brook 
194683f7d43aSAndreas Färber type_init(e1000_register_types)
1947