17c23b892Sbalrog /* 27c23b892Sbalrog * QEMU e1000 emulation 37c23b892Sbalrog * 42758aa52SMichael S. Tsirkin * Software developer's manual: 52758aa52SMichael S. Tsirkin * http://download.intel.com/design/network/manuals/8254x_GBe_SDM.pdf 62758aa52SMichael S. Tsirkin * 77c23b892Sbalrog * Nir Peleg, Tutis Systems Ltd. for Qumranet Inc. 87c23b892Sbalrog * Copyright (c) 2008 Qumranet 97c23b892Sbalrog * Based on work done by: 107c23b892Sbalrog * Copyright (c) 2007 Dan Aloni 117c23b892Sbalrog * Copyright (c) 2004 Antony T Curtis 127c23b892Sbalrog * 137c23b892Sbalrog * This library is free software; you can redistribute it and/or 147c23b892Sbalrog * modify it under the terms of the GNU Lesser General Public 157c23b892Sbalrog * License as published by the Free Software Foundation; either 1661f3c91aSChetan Pant * version 2.1 of the License, or (at your option) any later version. 177c23b892Sbalrog * 187c23b892Sbalrog * This library is distributed in the hope that it will be useful, 197c23b892Sbalrog * but WITHOUT ANY WARRANTY; without even the implied warranty of 207c23b892Sbalrog * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 217c23b892Sbalrog * Lesser General Public License for more details. 227c23b892Sbalrog * 237c23b892Sbalrog * You should have received a copy of the GNU Lesser General Public 248167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 257c23b892Sbalrog */ 267c23b892Sbalrog 277c23b892Sbalrog 28e8d40465SPeter Maydell #include "qemu/osdep.h" 29b7728c9fSAkihiko Odaki #include "hw/net/mii.h" 30edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h" 31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 32d6454270SMarkus Armbruster #include "migration/vmstate.h" 33a1d7e475SChristina Wang #include "net/eth.h" 341422e32dSPaolo Bonzini #include "net/net.h" 357200ac3cSMark McLoughlin #include "net/checksum.h" 3632cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 3732cad1ffSPhilippe Mathieu-Daudé #include "system/dma.h" 3897410ddeSVincenzo Maffione #include "qemu/iov.h" 390b8fa32fSMarkus Armbruster #include "qemu/module.h" 4020302e71SMichael S. Tsirkin #include "qemu/range.h" 417c23b892Sbalrog 42c9653b77SAkihiko Odaki #include "e1000_common.h" 43093454e2SDmitry Fleytman #include "e1000x_common.h" 441001cf45SJason Wang #include "trace.h" 45db1015e9SEduardo Habkost #include "qom/object.h" 467c23b892Sbalrog 47b4053c64SJason Wang /* #define E1000_DEBUG */ 487c23b892Sbalrog 4927124888SJes Sorensen #ifdef E1000_DEBUG 507c23b892Sbalrog enum { 517c23b892Sbalrog DEBUG_GENERAL, DEBUG_IO, DEBUG_MMIO, DEBUG_INTERRUPT, 527c23b892Sbalrog DEBUG_RX, DEBUG_TX, DEBUG_MDIC, DEBUG_EEPROM, 537c23b892Sbalrog DEBUG_UNKNOWN, DEBUG_TXSUM, DEBUG_TXERR, DEBUG_RXERR, 54f9c1cdf4SJason Wang DEBUG_RXFILTER, DEBUG_PHY, DEBUG_NOTYET, 557c23b892Sbalrog }; 567c23b892Sbalrog #define DBGBIT(x) (1<<DEBUG_##x) 577c23b892Sbalrog static int debugflags = DBGBIT(TXERR) | DBGBIT(GENERAL); 587c23b892Sbalrog 596c7f4b47SBlue Swirl #define DBGOUT(what, fmt, ...) do { \ 607c23b892Sbalrog if (debugflags & DBGBIT(what)) \ 616c7f4b47SBlue Swirl fprintf(stderr, "e1000: " fmt, ## __VA_ARGS__); \ 627c23b892Sbalrog } while (0) 637c23b892Sbalrog #else 646c7f4b47SBlue Swirl #define DBGOUT(what, fmt, ...) do {} while (0) 657c23b892Sbalrog #endif 667c23b892Sbalrog 677c23b892Sbalrog #define IOPORT_SIZE 0x40 68e94bbefeSaurel32 #define PNPMMIO_SIZE 0x20000 697c23b892Sbalrog 702fe63579SAkihiko Odaki #define MAXIMUM_ETHERNET_HDR_LEN (ETH_HLEN + 4) 7197410ddeSVincenzo Maffione 727c23b892Sbalrog /* 737c23b892Sbalrog * HW models: 748597f2e1SGabriel L. Somlo * E1000_DEV_ID_82540EM works with Windows, Linux, and OS X <= 10.8 757c23b892Sbalrog * E1000_DEV_ID_82544GC_COPPER appears to work; not well tested 768597f2e1SGabriel L. Somlo * E1000_DEV_ID_82545EM_COPPER works with Linux and OS X >= 10.6 777c23b892Sbalrog * Others never tested 787c23b892Sbalrog */ 797c23b892Sbalrog 80db1015e9SEduardo Habkost struct E1000State_st { 81b08340d5SAndreas Färber /*< private >*/ 82b08340d5SAndreas Färber PCIDevice parent_obj; 83b08340d5SAndreas Färber /*< public >*/ 84b08340d5SAndreas Färber 85a03e2aecSMark McLoughlin NICState *nic; 86fbdaa002SGerd Hoffmann NICConf conf; 87ad00a9b9SAvi Kivity MemoryRegion mmio; 88ad00a9b9SAvi Kivity MemoryRegion io; 897c23b892Sbalrog 907c23b892Sbalrog uint32_t mac_reg[0x8000]; 917c23b892Sbalrog uint16_t phy_reg[0x20]; 927c23b892Sbalrog uint16_t eeprom_data[64]; 937c23b892Sbalrog 947c23b892Sbalrog uint32_t rxbuf_size; 957c23b892Sbalrog uint32_t rxbuf_min_shift; 967c23b892Sbalrog struct e1000_tx { 977c23b892Sbalrog unsigned char header[256]; 988f2e8d1fSaliguori unsigned char vlan_header[4]; 99b10fec9bSStefan Weil /* Fields vlan and data must not be reordered or separated. */ 1008f2e8d1fSaliguori unsigned char vlan[4]; 1017c23b892Sbalrog unsigned char data[0x10000]; 1027c23b892Sbalrog uint16_t size; 1038f2e8d1fSaliguori unsigned char vlan_needed; 1047d08c73eSEd Swierk via Qemu-devel unsigned char sum_needed; 1057d08c73eSEd Swierk via Qemu-devel bool cptse; 106093454e2SDmitry Fleytman e1000x_txd_props props; 107d62644b4SEd Swierk via Qemu-devel e1000x_txd_props tso_props; 1087c23b892Sbalrog uint16_t tso_frames; 10925ddb946SJon Maloy bool busy; 1107c23b892Sbalrog } tx; 1117c23b892Sbalrog 1127c23b892Sbalrog struct { 11320f3e863SLeonid Bloch uint32_t val_in; /* shifted in from guest driver */ 1147c23b892Sbalrog uint16_t bitnum_in; 1157c23b892Sbalrog uint16_t bitnum_out; 1167c23b892Sbalrog uint16_t reading; 1177c23b892Sbalrog uint32_t old_eecd; 1187c23b892Sbalrog } eecd_state; 119b9d03e35SJason Wang 120b9d03e35SJason Wang QEMUTimer *autoneg_timer; 1212af234e6SMichael S. Tsirkin 122e9845f09SVincenzo Maffione QEMUTimer *mit_timer; /* Mitigation timer. */ 123e9845f09SVincenzo Maffione bool mit_timer_on; /* Mitigation timer is running. */ 124e9845f09SVincenzo Maffione bool mit_irq_level; /* Tracks interrupt pin level. */ 125e9845f09SVincenzo Maffione uint32_t mit_ide; /* Tracks E1000_TXD_CMD_IDE bit. */ 126e9845f09SVincenzo Maffione 127157628d0Syuchenlin QEMUTimer *flush_queue_timer; 128157628d0Syuchenlin 1292af234e6SMichael S. Tsirkin /* Compatibility flags for migration to/from qemu 1.3.0 and older */ 1309e117734SLeonid Bloch #define E1000_FLAG_MAC_BIT 2 13146f2a9ecSDr. David Alan Gilbert #define E1000_FLAG_TSO_BIT 3 132a1d7e475SChristina Wang #define E1000_FLAG_VET_BIT 4 1339e117734SLeonid Bloch #define E1000_FLAG_MAC (1 << E1000_FLAG_MAC_BIT) 13446f2a9ecSDr. David Alan Gilbert #define E1000_FLAG_TSO (1 << E1000_FLAG_TSO_BIT) 135a1d7e475SChristina Wang #define E1000_FLAG_VET (1 << E1000_FLAG_VET_BIT) 136a1d7e475SChristina Wang 1372af234e6SMichael S. Tsirkin uint32_t compat_flags; 1383c4053c5SDr. David Alan Gilbert bool received_tx_tso; 139ff214d42SDr. David Alan Gilbert bool use_tso_for_migration; 14059354484SDr. David Alan Gilbert e1000x_txd_props mig_props; 141db1015e9SEduardo Habkost }; 142db1015e9SEduardo Habkost typedef struct E1000State_st E1000State; 1437c23b892Sbalrog 144bc0f0674SLeonid Bloch #define chkflag(x) (s->compat_flags & E1000_FLAG_##x) 145bc0f0674SLeonid Bloch 146db1015e9SEduardo Habkost struct E1000BaseClass { 1478597f2e1SGabriel L. Somlo PCIDeviceClass parent_class; 1488597f2e1SGabriel L. Somlo uint16_t phy_id2; 149db1015e9SEduardo Habkost }; 150db1015e9SEduardo Habkost typedef struct E1000BaseClass E1000BaseClass; 1518597f2e1SGabriel L. Somlo 1528597f2e1SGabriel L. Somlo #define TYPE_E1000_BASE "e1000-base" 153567a3c9eSPeter Crosthwaite 1548110fa1dSEduardo Habkost DECLARE_OBJ_CHECKERS(E1000State, E1000BaseClass, 1558110fa1dSEduardo Habkost E1000, TYPE_E1000_BASE) 1568597f2e1SGabriel L. Somlo 157567a3c9eSPeter Crosthwaite 15871aadd3cSJason Wang static void 15971aadd3cSJason Wang e1000_link_up(E1000State *s) 16071aadd3cSJason Wang { 161093454e2SDmitry Fleytman e1000x_update_regs_on_link_up(s->mac_reg, s->phy_reg); 162093454e2SDmitry Fleytman 163093454e2SDmitry Fleytman /* E1000_STATUS_LU is tested by e1000_can_receive() */ 164093454e2SDmitry Fleytman qemu_flush_queued_packets(qemu_get_queue(s->nic)); 165093454e2SDmitry Fleytman } 166093454e2SDmitry Fleytman 167093454e2SDmitry Fleytman static void 168093454e2SDmitry Fleytman e1000_autoneg_done(E1000State *s) 169093454e2SDmitry Fleytman { 170093454e2SDmitry Fleytman e1000x_update_regs_on_autoneg_done(s->mac_reg, s->phy_reg); 1715df6a185SStefan Hajnoczi 1725df6a185SStefan Hajnoczi /* E1000_STATUS_LU is tested by e1000_can_receive() */ 1735df6a185SStefan Hajnoczi qemu_flush_queued_packets(qemu_get_queue(s->nic)); 17471aadd3cSJason Wang } 17571aadd3cSJason Wang 1761195fed9SGabriel L. Somlo static bool 1771195fed9SGabriel L. Somlo have_autoneg(E1000State *s) 1781195fed9SGabriel L. Somlo { 179fa4ec9ffSPaolo Bonzini return (s->phy_reg[MII_BMCR] & MII_BMCR_AUTOEN); 1801195fed9SGabriel L. Somlo } 1811195fed9SGabriel L. Somlo 182b9d03e35SJason Wang static void 183b9d03e35SJason Wang set_phy_ctrl(E1000State *s, int index, uint16_t val) 184b9d03e35SJason Wang { 185b7728c9fSAkihiko Odaki /* bits 0-5 reserved; MII_BMCR_[ANRESTART,RESET] are self clearing */ 186b7728c9fSAkihiko Odaki s->phy_reg[MII_BMCR] = val & ~(0x3f | 187b7728c9fSAkihiko Odaki MII_BMCR_RESET | 188b7728c9fSAkihiko Odaki MII_BMCR_ANRESTART); 1891195fed9SGabriel L. Somlo 1902af234e6SMichael S. Tsirkin /* 1912af234e6SMichael S. Tsirkin * QEMU 1.3 does not support link auto-negotiation emulation, so if we 1922af234e6SMichael S. Tsirkin * migrate during auto negotiation, after migration the link will be 1932af234e6SMichael S. Tsirkin * down. 1942af234e6SMichael S. Tsirkin */ 195b7728c9fSAkihiko Odaki if (have_autoneg(s) && (val & MII_BMCR_ANRESTART)) { 196093454e2SDmitry Fleytman e1000x_restart_autoneg(s->mac_reg, s->phy_reg, s->autoneg_timer); 197b9d03e35SJason Wang } 198b9d03e35SJason Wang } 199b9d03e35SJason Wang 200b9d03e35SJason Wang static void (*phyreg_writeops[])(E1000State *, int, uint16_t) = { 201b7728c9fSAkihiko Odaki [MII_BMCR] = set_phy_ctrl, 202b9d03e35SJason Wang }; 203b9d03e35SJason Wang 204b9d03e35SJason Wang enum { NPHYWRITEOPS = ARRAY_SIZE(phyreg_writeops) }; 205b9d03e35SJason Wang 2067c23b892Sbalrog enum { PHY_R = 1, PHY_W = 2, PHY_RW = PHY_R | PHY_W }; 20788b4e9dbSblueswir1 static const char phy_regcap[0x20] = { 208b7728c9fSAkihiko Odaki [MII_BMSR] = PHY_R, [M88E1000_EXT_PHY_SPEC_CTRL] = PHY_RW, 209b7728c9fSAkihiko Odaki [MII_PHYID1] = PHY_R, [M88E1000_PHY_SPEC_CTRL] = PHY_RW, 210b7728c9fSAkihiko Odaki [MII_BMCR] = PHY_RW, [MII_CTRL1000] = PHY_RW, 211b7728c9fSAkihiko Odaki [MII_ANLPAR] = PHY_R, [MII_STAT1000] = PHY_R, 212b7728c9fSAkihiko Odaki [MII_ANAR] = PHY_RW, [M88E1000_RX_ERR_CNTR] = PHY_R, 213b7728c9fSAkihiko Odaki [MII_PHYID2] = PHY_R, [M88E1000_PHY_SPEC_STATUS] = PHY_R, 214b7728c9fSAkihiko Odaki [MII_ANER] = PHY_R, 2157c23b892Sbalrog }; 2167c23b892Sbalrog 217b7728c9fSAkihiko Odaki /* MII_PHYID2 documented in 8254x_GBe_SDM.pdf, pp. 250 */ 218814cd3acSMichael S. Tsirkin static const uint16_t phy_reg_init[] = { 219b7728c9fSAkihiko Odaki [MII_BMCR] = MII_BMCR_SPEED1000 | 220b7728c9fSAkihiko Odaki MII_BMCR_FD | 221b7728c9fSAkihiko Odaki MII_BMCR_AUTOEN, 2229616c290SGabriel L. Somlo 223b7728c9fSAkihiko Odaki [MII_BMSR] = MII_BMSR_EXTCAP | 224b7728c9fSAkihiko Odaki MII_BMSR_LINK_ST | /* link initially up */ 225b7728c9fSAkihiko Odaki MII_BMSR_AUTONEG | 226b7728c9fSAkihiko Odaki /* MII_BMSR_AN_COMP: initially NOT completed */ 227b7728c9fSAkihiko Odaki MII_BMSR_MFPS | 228b7728c9fSAkihiko Odaki MII_BMSR_EXTSTAT | 229b7728c9fSAkihiko Odaki MII_BMSR_10T_HD | 230b7728c9fSAkihiko Odaki MII_BMSR_10T_FD | 231b7728c9fSAkihiko Odaki MII_BMSR_100TX_HD | 232b7728c9fSAkihiko Odaki MII_BMSR_100TX_FD, 2339616c290SGabriel L. Somlo 234b7728c9fSAkihiko Odaki [MII_PHYID1] = 0x141, 235b7728c9fSAkihiko Odaki /* [MII_PHYID2] configured per DevId, from e1000_reset() */ 2362fe63579SAkihiko Odaki [MII_ANAR] = MII_ANAR_CSMACD | MII_ANAR_10 | 2372fe63579SAkihiko Odaki MII_ANAR_10FD | MII_ANAR_TX | 2382fe63579SAkihiko Odaki MII_ANAR_TXFD | MII_ANAR_PAUSE | 2392fe63579SAkihiko Odaki MII_ANAR_PAUSE_ASYM, 2402fe63579SAkihiko Odaki [MII_ANLPAR] = MII_ANLPAR_10 | MII_ANLPAR_10FD | 2412fe63579SAkihiko Odaki MII_ANLPAR_TX | MII_ANLPAR_TXFD, 2422fe63579SAkihiko Odaki [MII_CTRL1000] = MII_CTRL1000_FULL | MII_CTRL1000_PORT | 2432fe63579SAkihiko Odaki MII_CTRL1000_MASTER, 2442fe63579SAkihiko Odaki [MII_STAT1000] = MII_STAT1000_HALF | MII_STAT1000_FULL | 2452fe63579SAkihiko Odaki MII_STAT1000_ROK | MII_STAT1000_LOK, 2469616c290SGabriel L. Somlo [M88E1000_PHY_SPEC_CTRL] = 0x360, 247814cd3acSMichael S. Tsirkin [M88E1000_PHY_SPEC_STATUS] = 0xac00, 2489616c290SGabriel L. Somlo [M88E1000_EXT_PHY_SPEC_CTRL] = 0x0d60, 249814cd3acSMichael S. Tsirkin }; 250814cd3acSMichael S. Tsirkin 251814cd3acSMichael S. Tsirkin static const uint32_t mac_reg_init[] = { 252814cd3acSMichael S. Tsirkin [PBA] = 0x00100030, 253814cd3acSMichael S. Tsirkin [LEDCTL] = 0x602, 254814cd3acSMichael S. Tsirkin [CTRL] = E1000_CTRL_SWDPIN2 | E1000_CTRL_SWDPIN0 | 255814cd3acSMichael S. Tsirkin E1000_CTRL_SPD_1000 | E1000_CTRL_SLU, 256814cd3acSMichael S. Tsirkin [STATUS] = 0x80000000 | E1000_STATUS_GIO_MASTER_ENABLE | 257814cd3acSMichael S. Tsirkin E1000_STATUS_ASDV | E1000_STATUS_MTXCKOK | 258814cd3acSMichael S. Tsirkin E1000_STATUS_SPEED_1000 | E1000_STATUS_FD | 259814cd3acSMichael S. Tsirkin E1000_STATUS_LU, 260814cd3acSMichael S. Tsirkin [MANC] = E1000_MANC_EN_MNG2HOST | E1000_MANC_RCV_TCO_EN | 261814cd3acSMichael S. Tsirkin E1000_MANC_ARP_EN | E1000_MANC_0298_EN | 262814cd3acSMichael S. Tsirkin E1000_MANC_RMCP_EN, 263814cd3acSMichael S. Tsirkin }; 264814cd3acSMichael S. Tsirkin 265e9845f09SVincenzo Maffione /* Helper function, *curr == 0 means the value is not set */ 266e9845f09SVincenzo Maffione static inline void 267e9845f09SVincenzo Maffione mit_update_delay(uint32_t *curr, uint32_t value) 268e9845f09SVincenzo Maffione { 269e9845f09SVincenzo Maffione if (value && (*curr == 0 || value < *curr)) { 270e9845f09SVincenzo Maffione *curr = value; 271e9845f09SVincenzo Maffione } 272e9845f09SVincenzo Maffione } 273e9845f09SVincenzo Maffione 2747c23b892Sbalrog static void 2757c23b892Sbalrog set_interrupt_cause(E1000State *s, int index, uint32_t val) 2767c23b892Sbalrog { 277b08340d5SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 278e9845f09SVincenzo Maffione uint32_t pending_ints; 279e9845f09SVincenzo Maffione uint32_t mit_delay; 280b08340d5SAndreas Färber 2817c23b892Sbalrog s->mac_reg[ICR] = val; 282a52a8841SMichael S. Tsirkin 283a52a8841SMichael S. Tsirkin /* 284a52a8841SMichael S. Tsirkin * Make sure ICR and ICS registers have the same value. 285a52a8841SMichael S. Tsirkin * The spec says that the ICS register is write-only. However in practice, 286a52a8841SMichael S. Tsirkin * on real hardware ICS is readable, and for reads it has the same value as 287a52a8841SMichael S. Tsirkin * ICR (except that ICS does not have the clear on read behaviour of ICR). 288a52a8841SMichael S. Tsirkin * 289a52a8841SMichael S. Tsirkin * The VxWorks PRO/1000 driver uses this behaviour. 290a52a8841SMichael S. Tsirkin */ 291b1332393SBill Paul s->mac_reg[ICS] = val; 292a52a8841SMichael S. Tsirkin 293e9845f09SVincenzo Maffione pending_ints = (s->mac_reg[IMS] & s->mac_reg[ICR]); 294e9845f09SVincenzo Maffione if (!s->mit_irq_level && pending_ints) { 295e9845f09SVincenzo Maffione /* 296e9845f09SVincenzo Maffione * Here we detect a potential raising edge. We postpone raising the 297e9845f09SVincenzo Maffione * interrupt line if we are inside the mitigation delay window 298e9845f09SVincenzo Maffione * (s->mit_timer_on == 1). 299e9845f09SVincenzo Maffione * We provide a partial implementation of interrupt mitigation, 300e9845f09SVincenzo Maffione * emulating only RADV, TADV and ITR (lower 16 bits, 1024ns units for 301e9845f09SVincenzo Maffione * RADV and TADV, 256ns units for ITR). RDTR is only used to enable 302e9845f09SVincenzo Maffione * RADV; relative timers based on TIDV and RDTR are not implemented. 303e9845f09SVincenzo Maffione */ 304e9845f09SVincenzo Maffione if (s->mit_timer_on) { 305e9845f09SVincenzo Maffione return; 306e9845f09SVincenzo Maffione } 307fa4ec9ffSPaolo Bonzini 308e9845f09SVincenzo Maffione /* Compute the next mitigation delay according to pending 309e9845f09SVincenzo Maffione * interrupts and the current values of RADV (provided 310e9845f09SVincenzo Maffione * RDTR!=0), TADV and ITR. 311e9845f09SVincenzo Maffione * Then rearm the timer. 312e9845f09SVincenzo Maffione */ 313e9845f09SVincenzo Maffione mit_delay = 0; 314e9845f09SVincenzo Maffione if (s->mit_ide && 315e9845f09SVincenzo Maffione (pending_ints & (E1000_ICR_TXQE | E1000_ICR_TXDW))) { 316e9845f09SVincenzo Maffione mit_update_delay(&mit_delay, s->mac_reg[TADV] * 4); 317e9845f09SVincenzo Maffione } 318e9845f09SVincenzo Maffione if (s->mac_reg[RDTR] && (pending_ints & E1000_ICS_RXT0)) { 319e9845f09SVincenzo Maffione mit_update_delay(&mit_delay, s->mac_reg[RADV] * 4); 320e9845f09SVincenzo Maffione } 321e9845f09SVincenzo Maffione mit_update_delay(&mit_delay, s->mac_reg[ITR]); 322e9845f09SVincenzo Maffione 32374004e8cSSameeh Jubran /* 32474004e8cSSameeh Jubran * According to e1000 SPEC, the Ethernet controller guarantees 32574004e8cSSameeh Jubran * a maximum observable interrupt rate of 7813 interrupts/sec. 32674004e8cSSameeh Jubran * Thus if mit_delay < 500 then the delay should be set to the 32774004e8cSSameeh Jubran * minimum delay possible which is 500. 32874004e8cSSameeh Jubran */ 32974004e8cSSameeh Jubran mit_delay = (mit_delay < 500) ? 500 : mit_delay; 33074004e8cSSameeh Jubran 331e9845f09SVincenzo Maffione s->mit_timer_on = 1; 332e9845f09SVincenzo Maffione timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 333e9845f09SVincenzo Maffione mit_delay * 256); 334e9845f09SVincenzo Maffione s->mit_ide = 0; 335e9845f09SVincenzo Maffione } 336e9845f09SVincenzo Maffione 337e9845f09SVincenzo Maffione s->mit_irq_level = (pending_ints != 0); 3389e64f8a3SMarcel Apfelbaum pci_set_irq(d, s->mit_irq_level); 339e9845f09SVincenzo Maffione } 340e9845f09SVincenzo Maffione 341e9845f09SVincenzo Maffione static void 342e9845f09SVincenzo Maffione e1000_mit_timer(void *opaque) 343e9845f09SVincenzo Maffione { 344e9845f09SVincenzo Maffione E1000State *s = opaque; 345e9845f09SVincenzo Maffione 346e9845f09SVincenzo Maffione s->mit_timer_on = 0; 347e9845f09SVincenzo Maffione /* Call set_interrupt_cause to update the irq level (if necessary). */ 348e9845f09SVincenzo Maffione set_interrupt_cause(s, 0, s->mac_reg[ICR]); 3497c23b892Sbalrog } 3507c23b892Sbalrog 3517c23b892Sbalrog static void 3527c23b892Sbalrog set_ics(E1000State *s, int index, uint32_t val) 3537c23b892Sbalrog { 3547c23b892Sbalrog DBGOUT(INTERRUPT, "set_ics %x, ICR %x, IMR %x\n", val, s->mac_reg[ICR], 3557c23b892Sbalrog s->mac_reg[IMS]); 3567c23b892Sbalrog set_interrupt_cause(s, 0, val | s->mac_reg[ICR]); 3577c23b892Sbalrog } 3587c23b892Sbalrog 359d52aec95SGabriel L. Somlo static void 360d52aec95SGabriel L. Somlo e1000_autoneg_timer(void *opaque) 361d52aec95SGabriel L. Somlo { 362d52aec95SGabriel L. Somlo E1000State *s = opaque; 363d52aec95SGabriel L. Somlo if (!qemu_get_queue(s->nic)->link_down) { 364093454e2SDmitry Fleytman e1000_autoneg_done(s); 365d52aec95SGabriel L. Somlo set_ics(s, 0, E1000_ICS_LSC); /* signal link status change to guest */ 366d52aec95SGabriel L. Somlo } 367d52aec95SGabriel L. Somlo } 368d52aec95SGabriel L. Somlo 369a1d7e475SChristina Wang static bool e1000_vet_init_need(void *opaque) 370a1d7e475SChristina Wang { 371a1d7e475SChristina Wang E1000State *s = opaque; 372a1d7e475SChristina Wang 373a1d7e475SChristina Wang return chkflag(VET); 374a1d7e475SChristina Wang } 375a1d7e475SChristina Wang 376ad80e367SPeter Maydell static void e1000_reset_hold(Object *obj, ResetType type) 377814cd3acSMichael S. Tsirkin { 3789d465053SAkihiko Odaki E1000State *d = E1000(obj); 379c51325d8SEduardo Habkost E1000BaseClass *edc = E1000_GET_CLASS(d); 380372254c6SGabriel L. Somlo uint8_t *macaddr = d->conf.macaddr.a; 381814cd3acSMichael S. Tsirkin 382bc72ad67SAlex Bligh timer_del(d->autoneg_timer); 383e9845f09SVincenzo Maffione timer_del(d->mit_timer); 384157628d0Syuchenlin timer_del(d->flush_queue_timer); 385e9845f09SVincenzo Maffione d->mit_timer_on = 0; 386e9845f09SVincenzo Maffione d->mit_irq_level = 0; 387e9845f09SVincenzo Maffione d->mit_ide = 0; 388814cd3acSMichael S. Tsirkin memset(d->phy_reg, 0, sizeof d->phy_reg); 3899eb525eeSAkihiko Odaki memcpy(d->phy_reg, phy_reg_init, sizeof phy_reg_init); 390b7728c9fSAkihiko Odaki d->phy_reg[MII_PHYID2] = edc->phy_id2; 391814cd3acSMichael S. Tsirkin memset(d->mac_reg, 0, sizeof d->mac_reg); 3929eb525eeSAkihiko Odaki memcpy(d->mac_reg, mac_reg_init, sizeof mac_reg_init); 393814cd3acSMichael S. Tsirkin d->rxbuf_min_shift = 1; 394814cd3acSMichael S. Tsirkin memset(&d->tx, 0, sizeof d->tx); 395814cd3acSMichael S. Tsirkin 396b356f76dSJason Wang if (qemu_get_queue(d->nic)->link_down) { 397093454e2SDmitry Fleytman e1000x_update_regs_on_link_down(d->mac_reg, d->phy_reg); 398814cd3acSMichael S. Tsirkin } 399372254c6SGabriel L. Somlo 400093454e2SDmitry Fleytman e1000x_reset_mac_addr(d->nic, d->mac_reg, macaddr); 401a1d7e475SChristina Wang 402a1d7e475SChristina Wang if (e1000_vet_init_need(d)) { 403a1d7e475SChristina Wang d->mac_reg[VET] = ETH_P_VLAN; 404a1d7e475SChristina Wang } 405814cd3acSMichael S. Tsirkin } 406814cd3acSMichael S. Tsirkin 4077c23b892Sbalrog static void 408cab3c825SKevin Wolf set_ctrl(E1000State *s, int index, uint32_t val) 409cab3c825SKevin Wolf { 410cab3c825SKevin Wolf /* RST is self clearing */ 411cab3c825SKevin Wolf s->mac_reg[CTRL] = val & ~E1000_CTRL_RST; 412cab3c825SKevin Wolf } 413cab3c825SKevin Wolf 414cab3c825SKevin Wolf static void 415157628d0Syuchenlin e1000_flush_queue_timer(void *opaque) 416157628d0Syuchenlin { 417157628d0Syuchenlin E1000State *s = opaque; 418157628d0Syuchenlin 419157628d0Syuchenlin qemu_flush_queued_packets(qemu_get_queue(s->nic)); 420157628d0Syuchenlin } 421157628d0Syuchenlin 422157628d0Syuchenlin static void 4237c23b892Sbalrog set_rx_control(E1000State *s, int index, uint32_t val) 4247c23b892Sbalrog { 4257c23b892Sbalrog s->mac_reg[RCTL] = val; 426093454e2SDmitry Fleytman s->rxbuf_size = e1000x_rxbufsize(val); 4277c23b892Sbalrog s->rxbuf_min_shift = ((val / E1000_RCTL_RDMTS_QUAT) & 3) + 1; 4287c23b892Sbalrog DBGOUT(RX, "RCTL: %d, mac_reg[RCTL] = 0x%x\n", s->mac_reg[RDT], 4297c23b892Sbalrog s->mac_reg[RCTL]); 430157628d0Syuchenlin timer_mod(s->flush_queue_timer, 431157628d0Syuchenlin qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000); 4327c23b892Sbalrog } 4337c23b892Sbalrog 4347c23b892Sbalrog static void 4357c23b892Sbalrog set_mdic(E1000State *s, int index, uint32_t val) 4367c23b892Sbalrog { 4377c23b892Sbalrog uint32_t data = val & E1000_MDIC_DATA_MASK; 4387c23b892Sbalrog uint32_t addr = ((val & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT); 4397c23b892Sbalrog 4407c23b892Sbalrog if ((val & E1000_MDIC_PHY_MASK) >> E1000_MDIC_PHY_SHIFT != 1) // phy # 4417c23b892Sbalrog val = s->mac_reg[MDIC] | E1000_MDIC_ERROR; 4427c23b892Sbalrog else if (val & E1000_MDIC_OP_READ) { 4437c23b892Sbalrog DBGOUT(MDIC, "MDIC read reg 0x%x\n", addr); 4447c23b892Sbalrog if (!(phy_regcap[addr] & PHY_R)) { 4457c23b892Sbalrog DBGOUT(MDIC, "MDIC read reg %x unhandled\n", addr); 4467c23b892Sbalrog val |= E1000_MDIC_ERROR; 4477c23b892Sbalrog } else 4487c23b892Sbalrog val = (val ^ data) | s->phy_reg[addr]; 4497c23b892Sbalrog } else if (val & E1000_MDIC_OP_WRITE) { 4507c23b892Sbalrog DBGOUT(MDIC, "MDIC write reg 0x%x, value 0x%x\n", addr, data); 4517c23b892Sbalrog if (!(phy_regcap[addr] & PHY_W)) { 4527c23b892Sbalrog DBGOUT(MDIC, "MDIC write reg %x unhandled\n", addr); 4537c23b892Sbalrog val |= E1000_MDIC_ERROR; 454b9d03e35SJason Wang } else { 455b9d03e35SJason Wang if (addr < NPHYWRITEOPS && phyreg_writeops[addr]) { 456b9d03e35SJason Wang phyreg_writeops[addr](s, index, data); 4571195fed9SGabriel L. Somlo } else { 4587c23b892Sbalrog s->phy_reg[addr] = data; 4597c23b892Sbalrog } 460b9d03e35SJason Wang } 4611195fed9SGabriel L. Somlo } 4627c23b892Sbalrog s->mac_reg[MDIC] = val | E1000_MDIC_READY; 46317fbbb0bSJason Wang 46417fbbb0bSJason Wang if (val & E1000_MDIC_INT_EN) { 4657c23b892Sbalrog set_ics(s, 0, E1000_ICR_MDAC); 4667c23b892Sbalrog } 46717fbbb0bSJason Wang } 4687c23b892Sbalrog 4697c23b892Sbalrog static uint32_t 4707c23b892Sbalrog get_eecd(E1000State *s, int index) 4717c23b892Sbalrog { 4727c23b892Sbalrog uint32_t ret = E1000_EECD_PRES|E1000_EECD_GNT | s->eecd_state.old_eecd; 4737c23b892Sbalrog 4747c23b892Sbalrog DBGOUT(EEPROM, "reading eeprom bit %d (reading %d)\n", 4757c23b892Sbalrog s->eecd_state.bitnum_out, s->eecd_state.reading); 4767c23b892Sbalrog if (!s->eecd_state.reading || 4777c23b892Sbalrog ((s->eeprom_data[(s->eecd_state.bitnum_out >> 4) & 0x3f] >> 4787c23b892Sbalrog ((s->eecd_state.bitnum_out & 0xf) ^ 0xf))) & 1) 4797c23b892Sbalrog ret |= E1000_EECD_DO; 4807c23b892Sbalrog return ret; 4817c23b892Sbalrog } 4827c23b892Sbalrog 4837c23b892Sbalrog static void 4847c23b892Sbalrog set_eecd(E1000State *s, int index, uint32_t val) 4857c23b892Sbalrog { 4867c23b892Sbalrog uint32_t oldval = s->eecd_state.old_eecd; 4877c23b892Sbalrog 4887c23b892Sbalrog s->eecd_state.old_eecd = val & (E1000_EECD_SK | E1000_EECD_CS | 4897c23b892Sbalrog E1000_EECD_DI|E1000_EECD_FWE_MASK|E1000_EECD_REQ); 49020f3e863SLeonid Bloch if (!(E1000_EECD_CS & val)) { /* CS inactive; nothing to do */ 4919651ac55SIzumi Tsutsui return; 49220f3e863SLeonid Bloch } 49320f3e863SLeonid Bloch if (E1000_EECD_CS & (val ^ oldval)) { /* CS rise edge; reset state */ 4949651ac55SIzumi Tsutsui s->eecd_state.val_in = 0; 4959651ac55SIzumi Tsutsui s->eecd_state.bitnum_in = 0; 4969651ac55SIzumi Tsutsui s->eecd_state.bitnum_out = 0; 4979651ac55SIzumi Tsutsui s->eecd_state.reading = 0; 4989651ac55SIzumi Tsutsui } 49920f3e863SLeonid Bloch if (!(E1000_EECD_SK & (val ^ oldval))) { /* no clock edge */ 5007c23b892Sbalrog return; 50120f3e863SLeonid Bloch } 50220f3e863SLeonid Bloch if (!(E1000_EECD_SK & val)) { /* falling edge */ 5037c23b892Sbalrog s->eecd_state.bitnum_out++; 5047c23b892Sbalrog return; 5057c23b892Sbalrog } 5067c23b892Sbalrog s->eecd_state.val_in <<= 1; 5077c23b892Sbalrog if (val & E1000_EECD_DI) 5087c23b892Sbalrog s->eecd_state.val_in |= 1; 5097c23b892Sbalrog if (++s->eecd_state.bitnum_in == 9 && !s->eecd_state.reading) { 5107c23b892Sbalrog s->eecd_state.bitnum_out = ((s->eecd_state.val_in & 0x3f)<<4)-1; 5117c23b892Sbalrog s->eecd_state.reading = (((s->eecd_state.val_in >> 6) & 7) == 5127c23b892Sbalrog EEPROM_READ_OPCODE_MICROWIRE); 5137c23b892Sbalrog } 5147c23b892Sbalrog DBGOUT(EEPROM, "eeprom bitnum in %d out %d, reading %d\n", 5157c23b892Sbalrog s->eecd_state.bitnum_in, s->eecd_state.bitnum_out, 5167c23b892Sbalrog s->eecd_state.reading); 5177c23b892Sbalrog } 5187c23b892Sbalrog 5197c23b892Sbalrog static uint32_t 5207c23b892Sbalrog flash_eerd_read(E1000State *s, int x) 5217c23b892Sbalrog { 5227c23b892Sbalrog unsigned int index, r = s->mac_reg[EERD] & ~E1000_EEPROM_RW_REG_START; 5237c23b892Sbalrog 524b1332393SBill Paul if ((s->mac_reg[EERD] & E1000_EEPROM_RW_REG_START) == 0) 525b1332393SBill Paul return (s->mac_reg[EERD]); 526b1332393SBill Paul 5277c23b892Sbalrog if ((index = r >> E1000_EEPROM_RW_ADDR_SHIFT) > EEPROM_CHECKSUM_REG) 528b1332393SBill Paul return (E1000_EEPROM_RW_REG_DONE | r); 529b1332393SBill Paul 530b1332393SBill Paul return ((s->eeprom_data[index] << E1000_EEPROM_RW_REG_DATA) | 531b1332393SBill Paul E1000_EEPROM_RW_REG_DONE | r); 5327c23b892Sbalrog } 5337c23b892Sbalrog 5347c23b892Sbalrog static void 5357c23b892Sbalrog putsum(uint8_t *data, uint32_t n, uint32_t sloc, uint32_t css, uint32_t cse) 5367c23b892Sbalrog { 537c6a6a5e3Saliguori uint32_t sum; 538c6a6a5e3Saliguori 5397c23b892Sbalrog if (cse && cse < n) 5407c23b892Sbalrog n = cse + 1; 541c6a6a5e3Saliguori if (sloc < n-1) { 542c6a6a5e3Saliguori sum = net_checksum_add(n-css, data+css); 5430dacea92SEd Swierk stw_be_p(data + sloc, net_checksum_finish_nozero(sum)); 544c6a6a5e3Saliguori } 5457c23b892Sbalrog } 5467c23b892Sbalrog 5471f67f92cSLeonid Bloch static inline void 5483b274301SLeonid Bloch inc_tx_bcast_or_mcast_count(E1000State *s, const unsigned char *arr) 5493b274301SLeonid Bloch { 5502fe63579SAkihiko Odaki if (is_broadcast_ether_addr(arr)) { 551093454e2SDmitry Fleytman e1000x_inc_reg_if_not_full(s->mac_reg, BPTC); 5522fe63579SAkihiko Odaki } else if (is_multicast_ether_addr(arr)) { 553093454e2SDmitry Fleytman e1000x_inc_reg_if_not_full(s->mac_reg, MPTC); 5543b274301SLeonid Bloch } 5553b274301SLeonid Bloch } 5563b274301SLeonid Bloch 55745e93764SLeonid Bloch static void 55893e37d76SJason Wang e1000_send_packet(E1000State *s, const uint8_t *buf, int size) 55993e37d76SJason Wang { 5603b274301SLeonid Bloch static const int PTCregs[6] = { PTC64, PTC127, PTC255, PTC511, 5613b274301SLeonid Bloch PTC1023, PTC1522 }; 5623b274301SLeonid Bloch 563b356f76dSJason Wang NetClientState *nc = qemu_get_queue(s->nic); 564b7728c9fSAkihiko Odaki if (s->phy_reg[MII_BMCR] & MII_BMCR_LOOPBACK) { 5651caff034SJason Wang qemu_receive_packet(nc, buf, size); 56693e37d76SJason Wang } else { 567b356f76dSJason Wang qemu_send_packet(nc, buf, size); 56893e37d76SJason Wang } 5693b274301SLeonid Bloch inc_tx_bcast_or_mcast_count(s, buf); 570c50b1524SAkihiko Odaki e1000x_increase_size_stats(s->mac_reg, PTCregs, size + 4); 57193e37d76SJason Wang } 57293e37d76SJason Wang 57393e37d76SJason Wang static void 5747c23b892Sbalrog xmit_seg(E1000State *s) 5757c23b892Sbalrog { 57614e60aaeSPeter Maydell uint16_t len; 57745e93764SLeonid Bloch unsigned int frames = s->tx.tso_frames, css, sofar; 5787c23b892Sbalrog struct e1000_tx *tp = &s->tx; 579d62644b4SEd Swierk via Qemu-devel struct e1000x_txd_props *props = tp->cptse ? &tp->tso_props : &tp->props; 5807c23b892Sbalrog 581d62644b4SEd Swierk via Qemu-devel if (tp->cptse) { 582d62644b4SEd Swierk via Qemu-devel css = props->ipcss; 5837c23b892Sbalrog DBGOUT(TXSUM, "frames %d size %d ipcss %d\n", 5847c23b892Sbalrog frames, tp->size, css); 585d62644b4SEd Swierk via Qemu-devel if (props->ip) { /* IPv4 */ 586d8ee2591SPeter Maydell stw_be_p(tp->data+css+2, tp->size - css); 587d8ee2591SPeter Maydell stw_be_p(tp->data+css+4, 58814e60aaeSPeter Maydell lduw_be_p(tp->data + css + 4) + frames); 58920f3e863SLeonid Bloch } else { /* IPv6 */ 590d8ee2591SPeter Maydell stw_be_p(tp->data+css+4, tp->size - css); 59120f3e863SLeonid Bloch } 592d62644b4SEd Swierk via Qemu-devel css = props->tucss; 5937c23b892Sbalrog len = tp->size - css; 594d62644b4SEd Swierk via Qemu-devel DBGOUT(TXSUM, "tcp %d tucss %d len %d\n", props->tcp, css, len); 595d62644b4SEd Swierk via Qemu-devel if (props->tcp) { 596d62644b4SEd Swierk via Qemu-devel sofar = frames * props->mss; 5976bd194abSPeter Maydell stl_be_p(tp->data+css+4, ldl_be_p(tp->data+css+4)+sofar); /* seq */ 598d62644b4SEd Swierk via Qemu-devel if (props->paylen - sofar > props->mss) { 59920f3e863SLeonid Bloch tp->data[css + 13] &= ~9; /* PSH, FIN */ 6003b274301SLeonid Bloch } else if (frames) { 601093454e2SDmitry Fleytman e1000x_inc_reg_if_not_full(s->mac_reg, TSCTC); 6023b274301SLeonid Bloch } 603d62644b4SEd Swierk via Qemu-devel } else { /* UDP */ 604d8ee2591SPeter Maydell stw_be_p(tp->data+css+4, len); 605d62644b4SEd Swierk via Qemu-devel } 6067d08c73eSEd Swierk via Qemu-devel if (tp->sum_needed & E1000_TXD_POPTS_TXSM) { 607e685b4ebSAlex Williamson unsigned int phsum; 6087c23b892Sbalrog // add pseudo-header length before checksum calculation 609d62644b4SEd Swierk via Qemu-devel void *sp = tp->data + props->tucso; 61014e60aaeSPeter Maydell 61114e60aaeSPeter Maydell phsum = lduw_be_p(sp) + len; 612e685b4ebSAlex Williamson phsum = (phsum >> 16) + (phsum & 0xffff); 613d8ee2591SPeter Maydell stw_be_p(sp, phsum); 6147c23b892Sbalrog } 6157c23b892Sbalrog tp->tso_frames++; 6167c23b892Sbalrog } 6177c23b892Sbalrog 6187d08c73eSEd Swierk via Qemu-devel if (tp->sum_needed & E1000_TXD_POPTS_TXSM) { 619d62644b4SEd Swierk via Qemu-devel putsum(tp->data, tp->size, props->tucso, props->tucss, props->tucse); 620093454e2SDmitry Fleytman } 6217d08c73eSEd Swierk via Qemu-devel if (tp->sum_needed & E1000_TXD_POPTS_IXSM) { 622d62644b4SEd Swierk via Qemu-devel putsum(tp->data, tp->size, props->ipcso, props->ipcss, props->ipcse); 623093454e2SDmitry Fleytman } 6248f2e8d1fSaliguori if (tp->vlan_needed) { 625b10fec9bSStefan Weil memmove(tp->vlan, tp->data, 4); 626b10fec9bSStefan Weil memmove(tp->data, tp->data + 4, 8); 6278f2e8d1fSaliguori memcpy(tp->data + 8, tp->vlan_header, 4); 62893e37d76SJason Wang e1000_send_packet(s, tp->vlan, tp->size + 4); 62920f3e863SLeonid Bloch } else { 63093e37d76SJason Wang e1000_send_packet(s, tp->data, tp->size); 63120f3e863SLeonid Bloch } 63220f3e863SLeonid Bloch 633093454e2SDmitry Fleytman e1000x_inc_reg_if_not_full(s->mac_reg, TPT); 634c50b1524SAkihiko Odaki e1000x_grow_8reg_if_not_full(s->mac_reg, TOTL, s->tx.size + 4); 6358d689f6aStimothee.cocault@gmail.com e1000x_inc_reg_if_not_full(s->mac_reg, GPTC); 6368d689f6aStimothee.cocault@gmail.com e1000x_grow_8reg_if_not_full(s->mac_reg, GOTCL, s->tx.size + 4); 6377c23b892Sbalrog } 6387c23b892Sbalrog 6397c23b892Sbalrog static void 6407c23b892Sbalrog process_tx_desc(E1000State *s, struct e1000_tx_desc *dp) 6417c23b892Sbalrog { 642b08340d5SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 6437c23b892Sbalrog uint32_t txd_lower = le32_to_cpu(dp->lower.data); 6447c23b892Sbalrog uint32_t dtype = txd_lower & (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D); 645093454e2SDmitry Fleytman unsigned int split_size = txd_lower & 0xffff, bytes, sz; 646a0ae17a6SAndrew Jones unsigned int msh = 0xfffff; 6477c23b892Sbalrog uint64_t addr; 6487c23b892Sbalrog struct e1000_context_desc *xp = (struct e1000_context_desc *)dp; 6497c23b892Sbalrog struct e1000_tx *tp = &s->tx; 6507c23b892Sbalrog 651e9845f09SVincenzo Maffione s->mit_ide |= (txd_lower & E1000_TXD_CMD_IDE); 65220f3e863SLeonid Bloch if (dtype == E1000_TXD_CMD_DEXT) { /* context descriptor */ 653d62644b4SEd Swierk via Qemu-devel if (le32_to_cpu(xp->cmd_and_length) & E1000_TXD_CMD_TSE) { 654d62644b4SEd Swierk via Qemu-devel e1000x_read_tx_ctx_descr(xp, &tp->tso_props); 655ff214d42SDr. David Alan Gilbert s->use_tso_for_migration = 1; 6567c23b892Sbalrog tp->tso_frames = 0; 657d62644b4SEd Swierk via Qemu-devel } else { 658d62644b4SEd Swierk via Qemu-devel e1000x_read_tx_ctx_descr(xp, &tp->props); 659ff214d42SDr. David Alan Gilbert s->use_tso_for_migration = 0; 6607c23b892Sbalrog } 6617c23b892Sbalrog return; 6621b0009dbSbalrog } else if (dtype == (E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D)) { 6631b0009dbSbalrog // data descriptor 664735e77ecSStefan Hajnoczi if (tp->size == 0) { 6657d08c73eSEd Swierk via Qemu-devel tp->sum_needed = le32_to_cpu(dp->upper.data) >> 8; 666735e77ecSStefan Hajnoczi } 6677d08c73eSEd Swierk via Qemu-devel tp->cptse = (txd_lower & E1000_TXD_CMD_TSE) ? 1 : 0; 66843ad7e3eSJes Sorensen } else { 6691b0009dbSbalrog // legacy descriptor 6707d08c73eSEd Swierk via Qemu-devel tp->cptse = 0; 67143ad7e3eSJes Sorensen } 6727c23b892Sbalrog 673093454e2SDmitry Fleytman if (e1000x_vlan_enabled(s->mac_reg) && 674093454e2SDmitry Fleytman e1000x_is_vlan_txd(txd_lower) && 6757d08c73eSEd Swierk via Qemu-devel (tp->cptse || txd_lower & E1000_TXD_CMD_EOP)) { 6768f2e8d1fSaliguori tp->vlan_needed = 1; 677d8ee2591SPeter Maydell stw_be_p(tp->vlan_header, 6784e60a250SShannon Zhao le16_to_cpu(s->mac_reg[VET])); 679d8ee2591SPeter Maydell stw_be_p(tp->vlan_header + 2, 6808f2e8d1fSaliguori le16_to_cpu(dp->upper.fields.special)); 6818f2e8d1fSaliguori } 6828f2e8d1fSaliguori 6837c23b892Sbalrog addr = le64_to_cpu(dp->buffer_addr); 684d62644b4SEd Swierk via Qemu-devel if (tp->cptse) { 685d62644b4SEd Swierk via Qemu-devel msh = tp->tso_props.hdr_len + tp->tso_props.mss; 6867c23b892Sbalrog do { 6877c23b892Sbalrog bytes = split_size; 6883de46e6fSJason Wang if (tp->size >= msh) { 6893de46e6fSJason Wang goto eop; 6903de46e6fSJason Wang } 6917c23b892Sbalrog if (tp->size + bytes > msh) 6927c23b892Sbalrog bytes = msh - tp->size; 69365f82df0SAnthony Liguori 69465f82df0SAnthony Liguori bytes = MIN(sizeof(tp->data) - tp->size, bytes); 695b08340d5SAndreas Färber pci_dma_read(d, addr, tp->data + tp->size, bytes); 696a0ae17a6SAndrew Jones sz = tp->size + bytes; 697d62644b4SEd Swierk via Qemu-devel if (sz >= tp->tso_props.hdr_len 698d62644b4SEd Swierk via Qemu-devel && tp->size < tp->tso_props.hdr_len) { 699d62644b4SEd Swierk via Qemu-devel memmove(tp->header, tp->data, tp->tso_props.hdr_len); 700a0ae17a6SAndrew Jones } 7017c23b892Sbalrog tp->size = sz; 7027c23b892Sbalrog addr += bytes; 7037c23b892Sbalrog if (sz == msh) { 7047c23b892Sbalrog xmit_seg(s); 705d62644b4SEd Swierk via Qemu-devel memmove(tp->data, tp->header, tp->tso_props.hdr_len); 706d62644b4SEd Swierk via Qemu-devel tp->size = tp->tso_props.hdr_len; 7077c23b892Sbalrog } 708b947ac2bSP J P split_size -= bytes; 709b947ac2bSP J P } while (bytes && split_size); 7101b0009dbSbalrog } else { 71165f82df0SAnthony Liguori split_size = MIN(sizeof(tp->data) - tp->size, split_size); 712b08340d5SAndreas Färber pci_dma_read(d, addr, tp->data + tp->size, split_size); 7131b0009dbSbalrog tp->size += split_size; 7141b0009dbSbalrog } 7157c23b892Sbalrog 7163de46e6fSJason Wang eop: 7177c23b892Sbalrog if (!(txd_lower & E1000_TXD_CMD_EOP)) 7187c23b892Sbalrog return; 719d62644b4SEd Swierk via Qemu-devel if (!(tp->cptse && tp->size < tp->tso_props.hdr_len)) { 7207c23b892Sbalrog xmit_seg(s); 721a0ae17a6SAndrew Jones } 7227c23b892Sbalrog tp->tso_frames = 0; 7237d08c73eSEd Swierk via Qemu-devel tp->sum_needed = 0; 7248f2e8d1fSaliguori tp->vlan_needed = 0; 7257c23b892Sbalrog tp->size = 0; 7267d08c73eSEd Swierk via Qemu-devel tp->cptse = 0; 7277c23b892Sbalrog } 7287c23b892Sbalrog 7297c23b892Sbalrog static uint32_t 73062ecbd35SEduard - Gabriel Munteanu txdesc_writeback(E1000State *s, dma_addr_t base, struct e1000_tx_desc *dp) 7317c23b892Sbalrog { 732b08340d5SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 7337c23b892Sbalrog uint32_t txd_upper, txd_lower = le32_to_cpu(dp->lower.data); 7347c23b892Sbalrog 7357c23b892Sbalrog if (!(txd_lower & (E1000_TXD_CMD_RS|E1000_TXD_CMD_RPS))) 7367c23b892Sbalrog return 0; 7377c23b892Sbalrog txd_upper = (le32_to_cpu(dp->upper.data) | E1000_TXD_STAT_DD) & 7387c23b892Sbalrog ~(E1000_TXD_STAT_EC | E1000_TXD_STAT_LC | E1000_TXD_STAT_TU); 7397c23b892Sbalrog dp->upper.data = cpu_to_le32(txd_upper); 740b08340d5SAndreas Färber pci_dma_write(d, base + ((char *)&dp->upper - (char *)dp), 74100c3a05bSDavid Gibson &dp->upper, sizeof(dp->upper)); 7427c23b892Sbalrog return E1000_ICR_TXDW; 7437c23b892Sbalrog } 7447c23b892Sbalrog 745d17161f6SKevin Wolf static uint64_t tx_desc_base(E1000State *s) 746d17161f6SKevin Wolf { 747d17161f6SKevin Wolf uint64_t bah = s->mac_reg[TDBAH]; 748d17161f6SKevin Wolf uint64_t bal = s->mac_reg[TDBAL] & ~0xf; 749d17161f6SKevin Wolf 750d17161f6SKevin Wolf return (bah << 32) + bal; 751d17161f6SKevin Wolf } 752d17161f6SKevin Wolf 7537c23b892Sbalrog static void 7547c23b892Sbalrog start_xmit(E1000State *s) 7557c23b892Sbalrog { 756b08340d5SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 75762ecbd35SEduard - Gabriel Munteanu dma_addr_t base; 7587c23b892Sbalrog struct e1000_tx_desc desc; 7597c23b892Sbalrog uint32_t tdh_start = s->mac_reg[TDH], cause = E1000_ICS_TXQE; 7607c23b892Sbalrog 7617c23b892Sbalrog if (!(s->mac_reg[TCTL] & E1000_TCTL_EN)) { 7627c23b892Sbalrog DBGOUT(TX, "tx disabled\n"); 7637c23b892Sbalrog return; 7647c23b892Sbalrog } 7657c23b892Sbalrog 76625ddb946SJon Maloy if (s->tx.busy) { 76725ddb946SJon Maloy return; 76825ddb946SJon Maloy } 76925ddb946SJon Maloy s->tx.busy = true; 77025ddb946SJon Maloy 7717c23b892Sbalrog while (s->mac_reg[TDH] != s->mac_reg[TDT]) { 772d17161f6SKevin Wolf base = tx_desc_base(s) + 7737c23b892Sbalrog sizeof(struct e1000_tx_desc) * s->mac_reg[TDH]; 774b08340d5SAndreas Färber pci_dma_read(d, base, &desc, sizeof(desc)); 7757c23b892Sbalrog 7767c23b892Sbalrog DBGOUT(TX, "index %d: %p : %x %x\n", s->mac_reg[TDH], 7776106075bSths (void *)(intptr_t)desc.buffer_addr, desc.lower.data, 7787c23b892Sbalrog desc.upper.data); 7797c23b892Sbalrog 7807c23b892Sbalrog process_tx_desc(s, &desc); 78162ecbd35SEduard - Gabriel Munteanu cause |= txdesc_writeback(s, base, &desc); 7827c23b892Sbalrog 7837c23b892Sbalrog if (++s->mac_reg[TDH] * sizeof(desc) >= s->mac_reg[TDLEN]) 7847c23b892Sbalrog s->mac_reg[TDH] = 0; 7857c23b892Sbalrog /* 7867c23b892Sbalrog * the following could happen only if guest sw assigns 7877c23b892Sbalrog * bogus values to TDT/TDLEN. 7887c23b892Sbalrog * there's nothing too intelligent we could do about this. 7897c23b892Sbalrog */ 790dd793a74SLaszlo Ersek if (s->mac_reg[TDH] == tdh_start || 791dd793a74SLaszlo Ersek tdh_start >= s->mac_reg[TDLEN] / sizeof(desc)) { 7927c23b892Sbalrog DBGOUT(TXERR, "TDH wraparound @%x, TDT %x, TDLEN %x\n", 7937c23b892Sbalrog tdh_start, s->mac_reg[TDT], s->mac_reg[TDLEN]); 7947c23b892Sbalrog break; 7957c23b892Sbalrog } 7967c23b892Sbalrog } 79725ddb946SJon Maloy s->tx.busy = false; 7987c23b892Sbalrog set_ics(s, 0, cause); 7997c23b892Sbalrog } 8007c23b892Sbalrog 8017c23b892Sbalrog static int 802e9e5b930SAkihiko Odaki receive_filter(E1000State *s, const void *buf) 8037c23b892Sbalrog { 804e9e5b930SAkihiko Odaki return (!e1000x_is_vlan_packet(buf, s->mac_reg[VET]) || 805e9e5b930SAkihiko Odaki e1000x_rx_vlan_filter(s->mac_reg, PKT_GET_VLAN_HDR(buf))) && 806e9e5b930SAkihiko Odaki e1000x_rx_group_filter(s->mac_reg, buf); 8077c23b892Sbalrog } 8087c23b892Sbalrog 80999ed7e30Saliguori static void 8104e68f7a0SStefan Hajnoczi e1000_set_link_status(NetClientState *nc) 81199ed7e30Saliguori { 812cc1f0f45SJason Wang E1000State *s = qemu_get_nic_opaque(nc); 81399ed7e30Saliguori uint32_t old_status = s->mac_reg[STATUS]; 81499ed7e30Saliguori 815d4044c2aSBjørn Mork if (nc->link_down) { 816093454e2SDmitry Fleytman e1000x_update_regs_on_link_down(s->mac_reg, s->phy_reg); 817d4044c2aSBjørn Mork } else { 818d7a41552SGabriel L. Somlo if (have_autoneg(s) && 819b7728c9fSAkihiko Odaki !(s->phy_reg[MII_BMSR] & MII_BMSR_AN_COMP)) { 820093454e2SDmitry Fleytman e1000x_restart_autoneg(s->mac_reg, s->phy_reg, s->autoneg_timer); 8216a2acedbSGabriel L. Somlo } else { 82271aadd3cSJason Wang e1000_link_up(s); 823d4044c2aSBjørn Mork } 8246a2acedbSGabriel L. Somlo } 82599ed7e30Saliguori 82699ed7e30Saliguori if (s->mac_reg[STATUS] != old_status) 82799ed7e30Saliguori set_ics(s, 0, E1000_ICR_LSC); 82899ed7e30Saliguori } 82999ed7e30Saliguori 830322fd48aSMichael S. Tsirkin static bool e1000_has_rxbufs(E1000State *s, size_t total_size) 831322fd48aSMichael S. Tsirkin { 832322fd48aSMichael S. Tsirkin int bufs; 833322fd48aSMichael S. Tsirkin /* Fast-path short packets */ 834322fd48aSMichael S. Tsirkin if (total_size <= s->rxbuf_size) { 835e5b8b0d4SDmitry Fleytman return s->mac_reg[RDH] != s->mac_reg[RDT]; 836322fd48aSMichael S. Tsirkin } 837322fd48aSMichael S. Tsirkin if (s->mac_reg[RDH] < s->mac_reg[RDT]) { 838322fd48aSMichael S. Tsirkin bufs = s->mac_reg[RDT] - s->mac_reg[RDH]; 839e5b8b0d4SDmitry Fleytman } else if (s->mac_reg[RDH] > s->mac_reg[RDT]) { 840322fd48aSMichael S. Tsirkin bufs = s->mac_reg[RDLEN] / sizeof(struct e1000_rx_desc) + 841322fd48aSMichael S. Tsirkin s->mac_reg[RDT] - s->mac_reg[RDH]; 842322fd48aSMichael S. Tsirkin } else { 843322fd48aSMichael S. Tsirkin return false; 844322fd48aSMichael S. Tsirkin } 845322fd48aSMichael S. Tsirkin return total_size <= bufs * s->rxbuf_size; 846322fd48aSMichael S. Tsirkin } 847322fd48aSMichael S. Tsirkin 848b8c4b67eSPhilippe Mathieu-Daudé static bool 8494e68f7a0SStefan Hajnoczi e1000_can_receive(NetClientState *nc) 8506cdfab28SMichael S. Tsirkin { 851cc1f0f45SJason Wang E1000State *s = qemu_get_nic_opaque(nc); 8526cdfab28SMichael S. Tsirkin 853093454e2SDmitry Fleytman return e1000x_rx_ready(&s->parent_obj, s->mac_reg) && 854157628d0Syuchenlin e1000_has_rxbufs(s, 1) && !timer_pending(s->flush_queue_timer); 8556cdfab28SMichael S. Tsirkin } 8566cdfab28SMichael S. Tsirkin 857d17161f6SKevin Wolf static uint64_t rx_desc_base(E1000State *s) 858d17161f6SKevin Wolf { 859d17161f6SKevin Wolf uint64_t bah = s->mac_reg[RDBAH]; 860d17161f6SKevin Wolf uint64_t bal = s->mac_reg[RDBAL] & ~0xf; 861d17161f6SKevin Wolf 862d17161f6SKevin Wolf return (bah << 32) + bal; 863d17161f6SKevin Wolf } 864d17161f6SKevin Wolf 8651001cf45SJason Wang static void 8661001cf45SJason Wang e1000_receiver_overrun(E1000State *s, size_t size) 8671001cf45SJason Wang { 8681001cf45SJason Wang trace_e1000_receiver_overrun(size, s->mac_reg[RDH], s->mac_reg[RDT]); 8691001cf45SJason Wang e1000x_inc_reg_if_not_full(s->mac_reg, RNBC); 8701001cf45SJason Wang e1000x_inc_reg_if_not_full(s->mac_reg, MPC); 8711001cf45SJason Wang set_ics(s, 0, E1000_ICS_RXO); 8721001cf45SJason Wang } 8731001cf45SJason Wang 8744f1c942bSMark McLoughlin static ssize_t 87597410ddeSVincenzo Maffione e1000_receive_iov(NetClientState *nc, const struct iovec *iov, int iovcnt) 8767c23b892Sbalrog { 877cc1f0f45SJason Wang E1000State *s = qemu_get_nic_opaque(nc); 878b08340d5SAndreas Färber PCIDevice *d = PCI_DEVICE(s); 8797c23b892Sbalrog struct e1000_rx_desc desc; 88062ecbd35SEduard - Gabriel Munteanu dma_addr_t base; 8817c23b892Sbalrog unsigned int n, rdt; 8827c23b892Sbalrog uint32_t rdh_start; 8838f2e8d1fSaliguori uint16_t vlan_special = 0; 88497410ddeSVincenzo Maffione uint8_t vlan_status = 0; 8852fe63579SAkihiko Odaki uint8_t min_buf[ETH_ZLEN]; 88697410ddeSVincenzo Maffione uint8_t *filter_buf = iov->iov_base; 88797410ddeSVincenzo Maffione size_t size = iov_size(iov, iovcnt); 88897410ddeSVincenzo Maffione size_t iov_ofs = 0; 889b19487e2SMichael S. Tsirkin size_t desc_offset; 890b19487e2SMichael S. Tsirkin size_t desc_size; 891b19487e2SMichael S. Tsirkin size_t total_size; 892f3f9b726SAkihiko Odaki eth_pkt_types_e pkt_type; 8937c23b892Sbalrog 894093454e2SDmitry Fleytman if (!e1000x_hw_rx_enabled(s->mac_reg)) { 895ddcb73b7SMichael S. Tsirkin return -1; 896ddcb73b7SMichael S. Tsirkin } 8977c23b892Sbalrog 898157628d0Syuchenlin if (timer_pending(s->flush_queue_timer)) { 899157628d0Syuchenlin return 0; 900157628d0Syuchenlin } 901157628d0Syuchenlin 902140eae9cSBin Meng if (iov->iov_len < MAXIMUM_ETHERNET_HDR_LEN) { 90397410ddeSVincenzo Maffione /* This is very unlikely, but may happen. */ 90497410ddeSVincenzo Maffione iov_to_buf(iov, iovcnt, 0, min_buf, MAXIMUM_ETHERNET_HDR_LEN); 90597410ddeSVincenzo Maffione filter_buf = min_buf; 90678aeb23eSStefan Hajnoczi } 90778aeb23eSStefan Hajnoczi 908b0d9ffcdSMichael Contreras /* Discard oversized packets if !LPE and !SBP. */ 909093454e2SDmitry Fleytman if (e1000x_is_oversized(s->mac_reg, size)) { 910b0d9ffcdSMichael Contreras return size; 911b0d9ffcdSMichael Contreras } 912b0d9ffcdSMichael Contreras 913e9e5b930SAkihiko Odaki if (!receive_filter(s, filter_buf)) { 9144f1c942bSMark McLoughlin return size; 91597410ddeSVincenzo Maffione } 9167c23b892Sbalrog 917093454e2SDmitry Fleytman if (e1000x_vlan_enabled(s->mac_reg) && 918093454e2SDmitry Fleytman e1000x_is_vlan_packet(filter_buf, le16_to_cpu(s->mac_reg[VET]))) { 91914e60aaeSPeter Maydell vlan_special = cpu_to_le16(lduw_be_p(filter_buf + 14)); 92097410ddeSVincenzo Maffione iov_ofs = 4; 92197410ddeSVincenzo Maffione if (filter_buf == iov->iov_base) { 92297410ddeSVincenzo Maffione memmove(filter_buf + 4, filter_buf, 12); 92397410ddeSVincenzo Maffione } else { 92497410ddeSVincenzo Maffione iov_from_buf(iov, iovcnt, 4, filter_buf, 12); 92597410ddeSVincenzo Maffione while (iov->iov_len <= iov_ofs) { 92697410ddeSVincenzo Maffione iov_ofs -= iov->iov_len; 92797410ddeSVincenzo Maffione iov++; 92897410ddeSVincenzo Maffione } 92997410ddeSVincenzo Maffione } 9308f2e8d1fSaliguori vlan_status = E1000_RXD_STAT_VP; 9318f2e8d1fSaliguori size -= 4; 9328f2e8d1fSaliguori } 9338f2e8d1fSaliguori 934f3f9b726SAkihiko Odaki pkt_type = get_eth_packet_type(PKT_GET_ETH_HDR(filter_buf)); 9357c23b892Sbalrog rdh_start = s->mac_reg[RDH]; 936b19487e2SMichael S. Tsirkin desc_offset = 0; 937093454e2SDmitry Fleytman total_size = size + e1000x_fcs_len(s->mac_reg); 938322fd48aSMichael S. Tsirkin if (!e1000_has_rxbufs(s, total_size)) { 9391001cf45SJason Wang e1000_receiver_overrun(s, total_size); 940322fd48aSMichael S. Tsirkin return -1; 941322fd48aSMichael S. Tsirkin } 9427c23b892Sbalrog do { 943b19487e2SMichael S. Tsirkin desc_size = total_size - desc_offset; 944b19487e2SMichael S. Tsirkin if (desc_size > s->rxbuf_size) { 945b19487e2SMichael S. Tsirkin desc_size = s->rxbuf_size; 946b19487e2SMichael S. Tsirkin } 947d17161f6SKevin Wolf base = rx_desc_base(s) + sizeof(desc) * s->mac_reg[RDH]; 948b08340d5SAndreas Färber pci_dma_read(d, base, &desc, sizeof(desc)); 9498f2e8d1fSaliguori desc.special = vlan_special; 950034d00d4SDing Hui desc.status &= ~E1000_RXD_STAT_DD; 9517c23b892Sbalrog if (desc.buffer_addr) { 952b19487e2SMichael S. Tsirkin if (desc_offset < size) { 95397410ddeSVincenzo Maffione size_t iov_copy; 95497410ddeSVincenzo Maffione hwaddr ba = le64_to_cpu(desc.buffer_addr); 955b19487e2SMichael S. Tsirkin size_t copy_size = size - desc_offset; 956b19487e2SMichael S. Tsirkin if (copy_size > s->rxbuf_size) { 957b19487e2SMichael S. Tsirkin copy_size = s->rxbuf_size; 958b19487e2SMichael S. Tsirkin } 95997410ddeSVincenzo Maffione do { 96097410ddeSVincenzo Maffione iov_copy = MIN(copy_size, iov->iov_len - iov_ofs); 96197410ddeSVincenzo Maffione pci_dma_write(d, ba, iov->iov_base + iov_ofs, iov_copy); 96297410ddeSVincenzo Maffione copy_size -= iov_copy; 96397410ddeSVincenzo Maffione ba += iov_copy; 96497410ddeSVincenzo Maffione iov_ofs += iov_copy; 96597410ddeSVincenzo Maffione if (iov_ofs == iov->iov_len) { 96697410ddeSVincenzo Maffione iov++; 96797410ddeSVincenzo Maffione iov_ofs = 0; 96897410ddeSVincenzo Maffione } 96997410ddeSVincenzo Maffione } while (copy_size); 970b19487e2SMichael S. Tsirkin } 971b19487e2SMichael S. Tsirkin desc_offset += desc_size; 972b19487e2SMichael S. Tsirkin desc.length = cpu_to_le16(desc_size); 973ee912ccfSMichael S. Tsirkin if (desc_offset >= total_size) { 9747c23b892Sbalrog desc.status |= E1000_RXD_STAT_EOP | E1000_RXD_STAT_IXSM; 975b19487e2SMichael S. Tsirkin } else { 976ee912ccfSMichael S. Tsirkin /* Guest zeroing out status is not a hardware requirement. 977ee912ccfSMichael S. Tsirkin Clear EOP in case guest didn't do it. */ 978ee912ccfSMichael S. Tsirkin desc.status &= ~E1000_RXD_STAT_EOP; 979b19487e2SMichael S. Tsirkin } 98043ad7e3eSJes Sorensen } else { // as per intel docs; skip descriptors with null buf addr 9817c23b892Sbalrog DBGOUT(RX, "Null RX descriptor!!\n"); 98243ad7e3eSJes Sorensen } 983b08340d5SAndreas Färber pci_dma_write(d, base, &desc, sizeof(desc)); 984034d00d4SDing Hui desc.status |= (vlan_status | E1000_RXD_STAT_DD); 985034d00d4SDing Hui pci_dma_write(d, base + offsetof(struct e1000_rx_desc, status), 986034d00d4SDing Hui &desc.status, sizeof(desc.status)); 9877c23b892Sbalrog 9887c23b892Sbalrog if (++s->mac_reg[RDH] * sizeof(desc) >= s->mac_reg[RDLEN]) 9897c23b892Sbalrog s->mac_reg[RDH] = 0; 9907c23b892Sbalrog /* see comment in start_xmit; same here */ 991dd793a74SLaszlo Ersek if (s->mac_reg[RDH] == rdh_start || 992dd793a74SLaszlo Ersek rdh_start >= s->mac_reg[RDLEN] / sizeof(desc)) { 9937c23b892Sbalrog DBGOUT(RXERR, "RDH wraparound @%x, RDT %x, RDLEN %x\n", 9947c23b892Sbalrog rdh_start, s->mac_reg[RDT], s->mac_reg[RDLEN]); 9951001cf45SJason Wang e1000_receiver_overrun(s, total_size); 9964f1c942bSMark McLoughlin return -1; 9977c23b892Sbalrog } 998b19487e2SMichael S. Tsirkin } while (desc_offset < total_size); 9997c23b892Sbalrog 1000f3f9b726SAkihiko Odaki e1000x_update_rx_total_stats(s->mac_reg, pkt_type, size, total_size); 10017c23b892Sbalrog 10027c23b892Sbalrog n = E1000_ICS_RXT0; 10037c23b892Sbalrog if ((rdt = s->mac_reg[RDT]) < s->mac_reg[RDH]) 10047c23b892Sbalrog rdt += s->mac_reg[RDLEN] / sizeof(desc); 1005bf16cc8fSaliguori if (((rdt - s->mac_reg[RDH]) * sizeof(desc)) <= s->mac_reg[RDLEN] >> 1006bf16cc8fSaliguori s->rxbuf_min_shift) 10077c23b892Sbalrog n |= E1000_ICS_RXDMT0; 10087c23b892Sbalrog 10097c23b892Sbalrog set_ics(s, 0, n); 10104f1c942bSMark McLoughlin 10114f1c942bSMark McLoughlin return size; 10127c23b892Sbalrog } 10137c23b892Sbalrog 101497410ddeSVincenzo Maffione static ssize_t 101597410ddeSVincenzo Maffione e1000_receive(NetClientState *nc, const uint8_t *buf, size_t size) 101697410ddeSVincenzo Maffione { 101797410ddeSVincenzo Maffione const struct iovec iov = { 101897410ddeSVincenzo Maffione .iov_base = (uint8_t *)buf, 101997410ddeSVincenzo Maffione .iov_len = size 102097410ddeSVincenzo Maffione }; 102197410ddeSVincenzo Maffione 102297410ddeSVincenzo Maffione return e1000_receive_iov(nc, &iov, 1); 102397410ddeSVincenzo Maffione } 102497410ddeSVincenzo Maffione 10257c23b892Sbalrog static uint32_t 10267c23b892Sbalrog mac_readreg(E1000State *s, int index) 10277c23b892Sbalrog { 10287c23b892Sbalrog return s->mac_reg[index]; 10297c23b892Sbalrog } 10307c23b892Sbalrog 10317c23b892Sbalrog static uint32_t 10327c23b892Sbalrog mac_icr_read(E1000State *s, int index) 10337c23b892Sbalrog { 10347c23b892Sbalrog uint32_t ret = s->mac_reg[ICR]; 10357c23b892Sbalrog 10367c23b892Sbalrog DBGOUT(INTERRUPT, "ICR read: %x\n", ret); 10377c23b892Sbalrog set_interrupt_cause(s, 0, 0); 10387c23b892Sbalrog return ret; 10397c23b892Sbalrog } 10407c23b892Sbalrog 10417c23b892Sbalrog static uint32_t 10427c23b892Sbalrog mac_read_clr4(E1000State *s, int index) 10437c23b892Sbalrog { 10447c23b892Sbalrog uint32_t ret = s->mac_reg[index]; 10457c23b892Sbalrog 10467c23b892Sbalrog s->mac_reg[index] = 0; 10477c23b892Sbalrog return ret; 10487c23b892Sbalrog } 10497c23b892Sbalrog 10507c23b892Sbalrog static uint32_t 10517c23b892Sbalrog mac_read_clr8(E1000State *s, int index) 10527c23b892Sbalrog { 10537c23b892Sbalrog uint32_t ret = s->mac_reg[index]; 10547c23b892Sbalrog 10557c23b892Sbalrog s->mac_reg[index] = 0; 10567c23b892Sbalrog s->mac_reg[index-1] = 0; 10577c23b892Sbalrog return ret; 10587c23b892Sbalrog } 10597c23b892Sbalrog 10607c23b892Sbalrog static void 10617c23b892Sbalrog mac_writereg(E1000State *s, int index, uint32_t val) 10627c23b892Sbalrog { 10637c36507cSAmos Kong uint32_t macaddr[2]; 10647c36507cSAmos Kong 10657c23b892Sbalrog s->mac_reg[index] = val; 10667c36507cSAmos Kong 106790d131fbSMichael S. Tsirkin if (index == RA + 1) { 10687c36507cSAmos Kong macaddr[0] = cpu_to_le32(s->mac_reg[RA]); 10697c36507cSAmos Kong macaddr[1] = cpu_to_le32(s->mac_reg[RA + 1]); 10707c36507cSAmos Kong qemu_format_nic_info_str(qemu_get_queue(s->nic), (uint8_t *)macaddr); 10717c36507cSAmos Kong } 10727c23b892Sbalrog } 10737c23b892Sbalrog 10747c23b892Sbalrog static void 10757c23b892Sbalrog set_rdt(E1000State *s, int index, uint32_t val) 10767c23b892Sbalrog { 10777c23b892Sbalrog s->mac_reg[index] = val & 0xffff; 1078e8b4c680SPaolo Bonzini if (e1000_has_rxbufs(s, 1)) { 1079b356f76dSJason Wang qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1080e8b4c680SPaolo Bonzini } 10817c23b892Sbalrog } 10827c23b892Sbalrog 1083a9484b8aSAkihiko Odaki #define LOW_BITS_SET_FUNC(num) \ 1084a9484b8aSAkihiko Odaki static void \ 1085a9484b8aSAkihiko Odaki set_##num##bit(E1000State *s, int index, uint32_t val) \ 1086a9484b8aSAkihiko Odaki { \ 1087a9484b8aSAkihiko Odaki s->mac_reg[index] = val & (BIT(num) - 1); \ 10887c23b892Sbalrog } 10897c23b892Sbalrog 1090a9484b8aSAkihiko Odaki LOW_BITS_SET_FUNC(4) 1091a9484b8aSAkihiko Odaki LOW_BITS_SET_FUNC(11) 1092a9484b8aSAkihiko Odaki LOW_BITS_SET_FUNC(13) 1093a9484b8aSAkihiko Odaki LOW_BITS_SET_FUNC(16) 1094a9484b8aSAkihiko Odaki 10957c23b892Sbalrog static void 10967c23b892Sbalrog set_dlen(E1000State *s, int index, uint32_t val) 10977c23b892Sbalrog { 10987c23b892Sbalrog s->mac_reg[index] = val & 0xfff80; 10997c23b892Sbalrog } 11007c23b892Sbalrog 11017c23b892Sbalrog static void 11027c23b892Sbalrog set_tctl(E1000State *s, int index, uint32_t val) 11037c23b892Sbalrog { 11047c23b892Sbalrog s->mac_reg[index] = val; 11057c23b892Sbalrog s->mac_reg[TDT] &= 0xffff; 11067c23b892Sbalrog start_xmit(s); 11077c23b892Sbalrog } 11087c23b892Sbalrog 11097c23b892Sbalrog static void 11107c23b892Sbalrog set_icr(E1000State *s, int index, uint32_t val) 11117c23b892Sbalrog { 11127c23b892Sbalrog DBGOUT(INTERRUPT, "set_icr %x\n", val); 11137c23b892Sbalrog set_interrupt_cause(s, 0, s->mac_reg[ICR] & ~val); 11147c23b892Sbalrog } 11157c23b892Sbalrog 11167c23b892Sbalrog static void 11177c23b892Sbalrog set_imc(E1000State *s, int index, uint32_t val) 11187c23b892Sbalrog { 11197c23b892Sbalrog s->mac_reg[IMS] &= ~val; 11207c23b892Sbalrog set_ics(s, 0, 0); 11217c23b892Sbalrog } 11227c23b892Sbalrog 11237c23b892Sbalrog static void 11247c23b892Sbalrog set_ims(E1000State *s, int index, uint32_t val) 11257c23b892Sbalrog { 11267c23b892Sbalrog s->mac_reg[IMS] |= val; 11277c23b892Sbalrog set_ics(s, 0, 0); 11287c23b892Sbalrog } 11297c23b892Sbalrog 11307c23b892Sbalrog #define getreg(x) [x] = mac_readreg 11313b6b3a27SPhilippe Mathieu-Daudé typedef uint32_t (*readops)(E1000State *, int); 1132da5cf9a4SPhilippe Mathieu-Daudé static const readops macreg_readops[] = { 11337c23b892Sbalrog getreg(PBA), getreg(RCTL), getreg(TDH), getreg(TXDCTL), 11347c23b892Sbalrog getreg(WUFC), getreg(TDT), getreg(CTRL), getreg(LEDCTL), 11357c23b892Sbalrog getreg(MANC), getreg(MDIC), getreg(SWSM), getreg(STATUS), 11367c23b892Sbalrog getreg(TORL), getreg(TOTL), getreg(IMS), getreg(TCTL), 1137b1332393SBill Paul getreg(RDH), getreg(RDT), getreg(VET), getreg(ICS), 1138a00b2335SKay Ackermann getreg(TDBAL), getreg(TDBAH), getreg(RDBAH), getreg(RDBAL), 1139e9845f09SVincenzo Maffione getreg(TDLEN), getreg(RDLEN), getreg(RDTR), getreg(RADV), 114072ea771cSLeonid Bloch getreg(TADV), getreg(ITR), getreg(FCRUC), getreg(IPAV), 114172ea771cSLeonid Bloch getreg(WUC), getreg(WUS), getreg(SCC), getreg(ECOL), 114272ea771cSLeonid Bloch getreg(MCC), getreg(LATECOL), getreg(COLC), getreg(DC), 1143757704f1SKamil Rytarowski getreg(TNCRS), getreg(SEQEC), getreg(CEXTERR), getreg(RLEC), 114472ea771cSLeonid Bloch getreg(XONRXC), getreg(XONTXC), getreg(XOFFRXC), getreg(XOFFTXC), 114572ea771cSLeonid Bloch getreg(RFC), getreg(RJC), getreg(RNBC), getreg(TSCTFC), 11463b274301SLeonid Bloch getreg(MGTPRC), getreg(MGTPDC), getreg(MGTPTC), getreg(GORCL), 1147a9484b8aSAkihiko Odaki getreg(GOTCL), getreg(RDFH), getreg(RDFT), getreg(RDFHS), 1148a9484b8aSAkihiko Odaki getreg(RDFTS), getreg(RDFPC), getreg(TDFH), getreg(TDFT), 1149a9484b8aSAkihiko Odaki getreg(TDFHS), getreg(TDFTS), getreg(TDFPC), getreg(AIT), 11507c23b892Sbalrog 115120f3e863SLeonid Bloch [TOTH] = mac_read_clr8, [TORH] = mac_read_clr8, 11523b274301SLeonid Bloch [GOTCH] = mac_read_clr8, [GORCH] = mac_read_clr8, 11533b274301SLeonid Bloch [PRC64] = mac_read_clr4, [PRC127] = mac_read_clr4, 11543b274301SLeonid Bloch [PRC255] = mac_read_clr4, [PRC511] = mac_read_clr4, 11553b274301SLeonid Bloch [PRC1023] = mac_read_clr4, [PRC1522] = mac_read_clr4, 11563b274301SLeonid Bloch [PTC64] = mac_read_clr4, [PTC127] = mac_read_clr4, 11573b274301SLeonid Bloch [PTC255] = mac_read_clr4, [PTC511] = mac_read_clr4, 11583b274301SLeonid Bloch [PTC1023] = mac_read_clr4, [PTC1522] = mac_read_clr4, 115920f3e863SLeonid Bloch [GPRC] = mac_read_clr4, [GPTC] = mac_read_clr4, 116020f3e863SLeonid Bloch [TPT] = mac_read_clr4, [TPR] = mac_read_clr4, 11613b274301SLeonid Bloch [RUC] = mac_read_clr4, [ROC] = mac_read_clr4, 11623b274301SLeonid Bloch [BPRC] = mac_read_clr4, [MPRC] = mac_read_clr4, 11633b274301SLeonid Bloch [TSCTC] = mac_read_clr4, [BPTC] = mac_read_clr4, 11643b274301SLeonid Bloch [MPTC] = mac_read_clr4, 116520f3e863SLeonid Bloch [ICR] = mac_icr_read, [EECD] = get_eecd, 116620f3e863SLeonid Bloch [EERD] = flash_eerd_read, 116720f3e863SLeonid Bloch 11687c23b892Sbalrog [CRCERRS ... MPC] = &mac_readreg, 116972ea771cSLeonid Bloch [IP6AT ... IP6AT + 3] = &mac_readreg, [IP4AT ... IP4AT + 6] = &mac_readreg, 1170a9484b8aSAkihiko Odaki [FFLT ... FFLT + 6] = &mac_readreg, 11717c23b892Sbalrog [RA ... RA + 31] = &mac_readreg, 117272ea771cSLeonid Bloch [WUPM ... WUPM + 31] = &mac_readreg, 11732fe63579SAkihiko Odaki [MTA ... MTA + E1000_MC_TBL_SIZE - 1] = &mac_readreg, 11742fe63579SAkihiko Odaki [VFTA ... VFTA + E1000_VLAN_FILTER_TBL_SIZE - 1] = &mac_readreg, 1175a9484b8aSAkihiko Odaki [FFMT ... FFMT + 254] = &mac_readreg, 117672ea771cSLeonid Bloch [FFVT ... FFVT + 254] = &mac_readreg, 117772ea771cSLeonid Bloch [PBM ... PBM + 16383] = &mac_readreg, 11787c23b892Sbalrog }; 1179b1503cdaSmalc enum { NREADOPS = ARRAY_SIZE(macreg_readops) }; 11807c23b892Sbalrog 11817c23b892Sbalrog #define putreg(x) [x] = mac_writereg 11823b6b3a27SPhilippe Mathieu-Daudé typedef void (*writeops)(E1000State *, int, uint32_t); 1183da5cf9a4SPhilippe Mathieu-Daudé static const writeops macreg_writeops[] = { 11847c23b892Sbalrog putreg(PBA), putreg(EERD), putreg(SWSM), putreg(WUFC), 11857c23b892Sbalrog putreg(TDBAL), putreg(TDBAH), putreg(TXDCTL), putreg(RDBAH), 118672ea771cSLeonid Bloch putreg(RDBAL), putreg(LEDCTL), putreg(VET), putreg(FCRUC), 1187a9484b8aSAkihiko Odaki putreg(IPAV), putreg(WUC), 1188a9484b8aSAkihiko Odaki putreg(WUS), 118920f3e863SLeonid Bloch 11907c23b892Sbalrog [TDLEN] = set_dlen, [RDLEN] = set_dlen, [TCTL] = set_tctl, 11917c23b892Sbalrog [TDT] = set_tctl, [MDIC] = set_mdic, [ICS] = set_ics, 11927c23b892Sbalrog [TDH] = set_16bit, [RDH] = set_16bit, [RDT] = set_rdt, 11937c23b892Sbalrog [IMC] = set_imc, [IMS] = set_ims, [ICR] = set_icr, 1194cab3c825SKevin Wolf [EECD] = set_eecd, [RCTL] = set_rx_control, [CTRL] = set_ctrl, 1195e9845f09SVincenzo Maffione [RDTR] = set_16bit, [RADV] = set_16bit, [TADV] = set_16bit, 1196a9484b8aSAkihiko Odaki [ITR] = set_16bit, [TDFH] = set_11bit, [TDFT] = set_11bit, 1197a9484b8aSAkihiko Odaki [TDFHS] = set_13bit, [TDFTS] = set_13bit, [TDFPC] = set_13bit, 1198a9484b8aSAkihiko Odaki [RDFH] = set_13bit, [RDFT] = set_13bit, [RDFHS] = set_13bit, 1199a9484b8aSAkihiko Odaki [RDFTS] = set_13bit, [RDFPC] = set_13bit, [AIT] = set_16bit, 120020f3e863SLeonid Bloch 120172ea771cSLeonid Bloch [IP6AT ... IP6AT + 3] = &mac_writereg, [IP4AT ... IP4AT + 6] = &mac_writereg, 1202a9484b8aSAkihiko Odaki [FFLT ... FFLT + 6] = &set_11bit, 12037c23b892Sbalrog [RA ... RA + 31] = &mac_writereg, 120472ea771cSLeonid Bloch [WUPM ... WUPM + 31] = &mac_writereg, 12052fe63579SAkihiko Odaki [MTA ... MTA + E1000_MC_TBL_SIZE - 1] = &mac_writereg, 12062fe63579SAkihiko Odaki [VFTA ... VFTA + E1000_VLAN_FILTER_TBL_SIZE - 1] = &mac_writereg, 1207a9484b8aSAkihiko Odaki [FFMT ... FFMT + 254] = &set_4bit, [FFVT ... FFVT + 254] = &mac_writereg, 120872ea771cSLeonid Bloch [PBM ... PBM + 16383] = &mac_writereg, 12097c23b892Sbalrog }; 1210b9d03e35SJason Wang 1211b1503cdaSmalc enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) }; 12127c23b892Sbalrog 1213bc0f0674SLeonid Bloch enum { MAC_ACCESS_PARTIAL = 1, MAC_ACCESS_FLAG_NEEDED = 2 }; 1214bc0f0674SLeonid Bloch 1215bc0f0674SLeonid Bloch #define markflag(x) ((E1000_FLAG_##x << 2) | MAC_ACCESS_FLAG_NEEDED) 1216bc0f0674SLeonid Bloch /* In the array below the meaning of the bits is: [f|f|f|f|f|f|n|p] 1217bc0f0674SLeonid Bloch * f - flag bits (up to 6 possible flags) 1218bc0f0674SLeonid Bloch * n - flag needed 1219bc0f0674SLeonid Bloch * p - partially implenented */ 1220bc0f0674SLeonid Bloch static const uint8_t mac_reg_access[0x8000] = { 122172ea771cSLeonid Bloch [IPAV] = markflag(MAC), [WUC] = markflag(MAC), 122272ea771cSLeonid Bloch [IP6AT] = markflag(MAC), [IP4AT] = markflag(MAC), 122372ea771cSLeonid Bloch [FFVT] = markflag(MAC), [WUPM] = markflag(MAC), 122472ea771cSLeonid Bloch [ECOL] = markflag(MAC), [MCC] = markflag(MAC), 122572ea771cSLeonid Bloch [DC] = markflag(MAC), [TNCRS] = markflag(MAC), 122672ea771cSLeonid Bloch [RLEC] = markflag(MAC), [XONRXC] = markflag(MAC), 122772ea771cSLeonid Bloch [XOFFTXC] = markflag(MAC), [RFC] = markflag(MAC), 122872ea771cSLeonid Bloch [TSCTFC] = markflag(MAC), [MGTPRC] = markflag(MAC), 122972ea771cSLeonid Bloch [WUS] = markflag(MAC), [AIT] = markflag(MAC), 123072ea771cSLeonid Bloch [FFLT] = markflag(MAC), [FFMT] = markflag(MAC), 123172ea771cSLeonid Bloch [SCC] = markflag(MAC), [FCRUC] = markflag(MAC), 123272ea771cSLeonid Bloch [LATECOL] = markflag(MAC), [COLC] = markflag(MAC), 1233757704f1SKamil Rytarowski [SEQEC] = markflag(MAC), [CEXTERR] = markflag(MAC), 123472ea771cSLeonid Bloch [XONTXC] = markflag(MAC), [XOFFRXC] = markflag(MAC), 123572ea771cSLeonid Bloch [RJC] = markflag(MAC), [RNBC] = markflag(MAC), 123672ea771cSLeonid Bloch [MGTPDC] = markflag(MAC), [MGTPTC] = markflag(MAC), 12373b274301SLeonid Bloch [RUC] = markflag(MAC), [ROC] = markflag(MAC), 12383b274301SLeonid Bloch [GORCL] = markflag(MAC), [GORCH] = markflag(MAC), 12393b274301SLeonid Bloch [GOTCL] = markflag(MAC), [GOTCH] = markflag(MAC), 12403b274301SLeonid Bloch [BPRC] = markflag(MAC), [MPRC] = markflag(MAC), 12413b274301SLeonid Bloch [TSCTC] = markflag(MAC), [PRC64] = markflag(MAC), 12423b274301SLeonid Bloch [PRC127] = markflag(MAC), [PRC255] = markflag(MAC), 12433b274301SLeonid Bloch [PRC511] = markflag(MAC), [PRC1023] = markflag(MAC), 12443b274301SLeonid Bloch [PRC1522] = markflag(MAC), [PTC64] = markflag(MAC), 12453b274301SLeonid Bloch [PTC127] = markflag(MAC), [PTC255] = markflag(MAC), 12463b274301SLeonid Bloch [PTC511] = markflag(MAC), [PTC1023] = markflag(MAC), 12473b274301SLeonid Bloch [PTC1522] = markflag(MAC), [MPTC] = markflag(MAC), 12483b274301SLeonid Bloch [BPTC] = markflag(MAC), 124972ea771cSLeonid Bloch 125072ea771cSLeonid Bloch [TDFH] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125172ea771cSLeonid Bloch [TDFT] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125272ea771cSLeonid Bloch [TDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125372ea771cSLeonid Bloch [TDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125472ea771cSLeonid Bloch [TDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125572ea771cSLeonid Bloch [RDFH] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125672ea771cSLeonid Bloch [RDFT] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125772ea771cSLeonid Bloch [RDFHS] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125872ea771cSLeonid Bloch [RDFTS] = markflag(MAC) | MAC_ACCESS_PARTIAL, 125972ea771cSLeonid Bloch [RDFPC] = markflag(MAC) | MAC_ACCESS_PARTIAL, 126072ea771cSLeonid Bloch [PBM] = markflag(MAC) | MAC_ACCESS_PARTIAL, 1261bc0f0674SLeonid Bloch }; 1262bc0f0674SLeonid Bloch 12637c23b892Sbalrog static void 1264a8170e5eSAvi Kivity e1000_mmio_write(void *opaque, hwaddr addr, uint64_t val, 1265ad00a9b9SAvi Kivity unsigned size) 12667c23b892Sbalrog { 12677c23b892Sbalrog E1000State *s = opaque; 12688da3ff18Spbrook unsigned int index = (addr & 0x1ffff) >> 2; 12697c23b892Sbalrog 127043ad7e3eSJes Sorensen if (index < NWRITEOPS && macreg_writeops[index]) { 1271bc0f0674SLeonid Bloch if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED) 1272bc0f0674SLeonid Bloch || (s->compat_flags & (mac_reg_access[index] >> 2))) { 1273bc0f0674SLeonid Bloch if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) { 1274bc0f0674SLeonid Bloch DBGOUT(GENERAL, "Writing to register at offset: 0x%08x. " 1275bc0f0674SLeonid Bloch "It is not fully implemented.\n", index<<2); 1276bc0f0674SLeonid Bloch } 12776b59fc74Saurel32 macreg_writeops[index](s, index, val); 1278bc0f0674SLeonid Bloch } else { /* "flag needed" bit is set, but the flag is not active */ 1279bc0f0674SLeonid Bloch DBGOUT(MMIO, "MMIO write attempt to disabled reg. addr=0x%08x\n", 1280bc0f0674SLeonid Bloch index<<2); 1281bc0f0674SLeonid Bloch } 128243ad7e3eSJes Sorensen } else if (index < NREADOPS && macreg_readops[index]) { 1283bc0f0674SLeonid Bloch DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n", 1284bc0f0674SLeonid Bloch index<<2, val); 128543ad7e3eSJes Sorensen } else { 1286ad00a9b9SAvi Kivity DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n", 12877c23b892Sbalrog index<<2, val); 12887c23b892Sbalrog } 128943ad7e3eSJes Sorensen } 12907c23b892Sbalrog 1291ad00a9b9SAvi Kivity static uint64_t 1292a8170e5eSAvi Kivity e1000_mmio_read(void *opaque, hwaddr addr, unsigned size) 12937c23b892Sbalrog { 12947c23b892Sbalrog E1000State *s = opaque; 12958da3ff18Spbrook unsigned int index = (addr & 0x1ffff) >> 2; 12967c23b892Sbalrog 1297bc0f0674SLeonid Bloch if (index < NREADOPS && macreg_readops[index]) { 1298bc0f0674SLeonid Bloch if (!(mac_reg_access[index] & MAC_ACCESS_FLAG_NEEDED) 1299bc0f0674SLeonid Bloch || (s->compat_flags & (mac_reg_access[index] >> 2))) { 1300bc0f0674SLeonid Bloch if (mac_reg_access[index] & MAC_ACCESS_PARTIAL) { 1301bc0f0674SLeonid Bloch DBGOUT(GENERAL, "Reading register at offset: 0x%08x. " 1302bc0f0674SLeonid Bloch "It is not fully implemented.\n", index<<2); 13036b59fc74Saurel32 } 1304bc0f0674SLeonid Bloch return macreg_readops[index](s, index); 1305bc0f0674SLeonid Bloch } else { /* "flag needed" bit is set, but the flag is not active */ 1306bc0f0674SLeonid Bloch DBGOUT(MMIO, "MMIO read attempt of disabled reg. addr=0x%08x\n", 1307bc0f0674SLeonid Bloch index<<2); 1308bc0f0674SLeonid Bloch } 1309bc0f0674SLeonid Bloch } else { 13107c23b892Sbalrog DBGOUT(UNKNOWN, "MMIO unknown read addr=0x%08x\n", index<<2); 1311bc0f0674SLeonid Bloch } 13127c23b892Sbalrog return 0; 13137c23b892Sbalrog } 13147c23b892Sbalrog 1315ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_mmio_ops = { 1316ad00a9b9SAvi Kivity .read = e1000_mmio_read, 1317ad00a9b9SAvi Kivity .write = e1000_mmio_write, 1318ad00a9b9SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 1319ad00a9b9SAvi Kivity .impl = { 1320ad00a9b9SAvi Kivity .min_access_size = 4, 1321ad00a9b9SAvi Kivity .max_access_size = 4, 1322ad00a9b9SAvi Kivity }, 1323ad00a9b9SAvi Kivity }; 1324ad00a9b9SAvi Kivity 1325a8170e5eSAvi Kivity static uint64_t e1000_io_read(void *opaque, hwaddr addr, 1326ad00a9b9SAvi Kivity unsigned size) 13277c23b892Sbalrog { 1328ad00a9b9SAvi Kivity E1000State *s = opaque; 1329ad00a9b9SAvi Kivity 1330ad00a9b9SAvi Kivity (void)s; 1331ad00a9b9SAvi Kivity return 0; 13327c23b892Sbalrog } 13337c23b892Sbalrog 1334a8170e5eSAvi Kivity static void e1000_io_write(void *opaque, hwaddr addr, 1335ad00a9b9SAvi Kivity uint64_t val, unsigned size) 13367c23b892Sbalrog { 1337ad00a9b9SAvi Kivity E1000State *s = opaque; 1338ad00a9b9SAvi Kivity 1339ad00a9b9SAvi Kivity (void)s; 13407c23b892Sbalrog } 13417c23b892Sbalrog 1342ad00a9b9SAvi Kivity static const MemoryRegionOps e1000_io_ops = { 1343ad00a9b9SAvi Kivity .read = e1000_io_read, 1344ad00a9b9SAvi Kivity .write = e1000_io_write, 1345ad00a9b9SAvi Kivity .endianness = DEVICE_LITTLE_ENDIAN, 1346ad00a9b9SAvi Kivity }; 1347ad00a9b9SAvi Kivity 1348e482dc3eSJuan Quintela static bool is_version_1(void *opaque, int version_id) 13497c23b892Sbalrog { 1350e482dc3eSJuan Quintela return version_id == 1; 13517c23b892Sbalrog } 13527c23b892Sbalrog 135344b1ff31SDr. David Alan Gilbert static int e1000_pre_save(void *opaque) 1354ddcb73b7SMichael S. Tsirkin { 1355ddcb73b7SMichael S. Tsirkin E1000State *s = opaque; 1356ddcb73b7SMichael S. Tsirkin NetClientState *nc = qemu_get_queue(s->nic); 13572af234e6SMichael S. Tsirkin 1358ddcb73b7SMichael S. Tsirkin /* 13596a2acedbSGabriel L. Somlo * If link is down and auto-negotiation is supported and ongoing, 13606a2acedbSGabriel L. Somlo * complete auto-negotiation immediately. This allows us to look 1361b7728c9fSAkihiko Odaki * at MII_BMSR_AN_COMP to infer link status on load. 1362ddcb73b7SMichael S. Tsirkin */ 1363d7a41552SGabriel L. Somlo if (nc->link_down && have_autoneg(s)) { 1364b7728c9fSAkihiko Odaki s->phy_reg[MII_BMSR] |= MII_BMSR_AN_COMP; 1365ddcb73b7SMichael S. Tsirkin } 136644b1ff31SDr. David Alan Gilbert 1367ff214d42SDr. David Alan Gilbert /* Decide which set of props to migrate in the main structure */ 1368ff214d42SDr. David Alan Gilbert if (chkflag(TSO) || !s->use_tso_for_migration) { 1369ff214d42SDr. David Alan Gilbert /* Either we're migrating with the extra subsection, in which 1370ff214d42SDr. David Alan Gilbert * case the mig_props is always 'props' OR 1371ff214d42SDr. David Alan Gilbert * we've not got the subsection, but 'props' was the last 1372ff214d42SDr. David Alan Gilbert * updated. 1373ff214d42SDr. David Alan Gilbert */ 137459354484SDr. David Alan Gilbert s->mig_props = s->tx.props; 1375ff214d42SDr. David Alan Gilbert } else { 1376ff214d42SDr. David Alan Gilbert /* We're not using the subsection, and 'tso_props' was 1377ff214d42SDr. David Alan Gilbert * the last updated. 1378ff214d42SDr. David Alan Gilbert */ 1379ff214d42SDr. David Alan Gilbert s->mig_props = s->tx.tso_props; 1380ff214d42SDr. David Alan Gilbert } 138144b1ff31SDr. David Alan Gilbert return 0; 1382ddcb73b7SMichael S. Tsirkin } 1383ddcb73b7SMichael S. Tsirkin 1384e4b82364SAmos Kong static int e1000_post_load(void *opaque, int version_id) 1385e4b82364SAmos Kong { 1386e4b82364SAmos Kong E1000State *s = opaque; 1387b356f76dSJason Wang NetClientState *nc = qemu_get_queue(s->nic); 1388e4b82364SAmos Kong 1389e9845f09SVincenzo Maffione s->mit_ide = 0; 1390f46efa9bSJason Wang s->mit_timer_on = true; 1391f46efa9bSJason Wang timer_mod(s->mit_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 1); 1392e9845f09SVincenzo Maffione 1393e4b82364SAmos Kong /* nc.link_down can't be migrated, so infer link_down according 1394ddcb73b7SMichael S. Tsirkin * to link status bit in mac_reg[STATUS]. 1395ddcb73b7SMichael S. Tsirkin * Alternatively, restart link negotiation if it was in progress. */ 1396b356f76dSJason Wang nc->link_down = (s->mac_reg[STATUS] & E1000_STATUS_LU) == 0; 13972af234e6SMichael S. Tsirkin 1398b7728c9fSAkihiko Odaki if (have_autoneg(s) && !(s->phy_reg[MII_BMSR] & MII_BMSR_AN_COMP)) { 1399ddcb73b7SMichael S. Tsirkin nc->link_down = false; 1400d7a41552SGabriel L. Somlo timer_mod(s->autoneg_timer, 1401d7a41552SGabriel L. Somlo qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 500); 1402ddcb73b7SMichael S. Tsirkin } 1403e4b82364SAmos Kong 140459354484SDr. David Alan Gilbert s->tx.props = s->mig_props; 14053c4053c5SDr. David Alan Gilbert if (!s->received_tx_tso) { 14063c4053c5SDr. David Alan Gilbert /* We received only one set of offload data (tx.props) 14073c4053c5SDr. David Alan Gilbert * and haven't got tx.tso_props. The best we can do 14083c4053c5SDr. David Alan Gilbert * is dupe the data. 14093c4053c5SDr. David Alan Gilbert */ 141059354484SDr. David Alan Gilbert s->tx.tso_props = s->mig_props; 14113c4053c5SDr. David Alan Gilbert } 14123c4053c5SDr. David Alan Gilbert return 0; 14133c4053c5SDr. David Alan Gilbert } 14143c4053c5SDr. David Alan Gilbert 14153c4053c5SDr. David Alan Gilbert static int e1000_tx_tso_post_load(void *opaque, int version_id) 14163c4053c5SDr. David Alan Gilbert { 14173c4053c5SDr. David Alan Gilbert E1000State *s = opaque; 14183c4053c5SDr. David Alan Gilbert s->received_tx_tso = true; 1419e4b82364SAmos Kong return 0; 1420e4b82364SAmos Kong } 1421e4b82364SAmos Kong 14229e117734SLeonid Bloch static bool e1000_full_mac_needed(void *opaque) 14239e117734SLeonid Bloch { 14249e117734SLeonid Bloch E1000State *s = opaque; 14259e117734SLeonid Bloch 1426bc0f0674SLeonid Bloch return chkflag(MAC); 14279e117734SLeonid Bloch } 14289e117734SLeonid Bloch 142946f2a9ecSDr. David Alan Gilbert static bool e1000_tso_state_needed(void *opaque) 143046f2a9ecSDr. David Alan Gilbert { 143146f2a9ecSDr. David Alan Gilbert E1000State *s = opaque; 143246f2a9ecSDr. David Alan Gilbert 143346f2a9ecSDr. David Alan Gilbert return chkflag(TSO); 143446f2a9ecSDr. David Alan Gilbert } 143546f2a9ecSDr. David Alan Gilbert 1436e9845f09SVincenzo Maffione static const VMStateDescription vmstate_e1000_mit_state = { 1437e9845f09SVincenzo Maffione .name = "e1000/mit_state", 1438e9845f09SVincenzo Maffione .version_id = 1, 1439e9845f09SVincenzo Maffione .minimum_version_id = 1, 14401de81b42SRichard Henderson .fields = (const VMStateField[]) { 1441e9845f09SVincenzo Maffione VMSTATE_UINT32(mac_reg[RDTR], E1000State), 1442e9845f09SVincenzo Maffione VMSTATE_UINT32(mac_reg[RADV], E1000State), 1443e9845f09SVincenzo Maffione VMSTATE_UINT32(mac_reg[TADV], E1000State), 1444e9845f09SVincenzo Maffione VMSTATE_UINT32(mac_reg[ITR], E1000State), 1445e9845f09SVincenzo Maffione VMSTATE_BOOL(mit_irq_level, E1000State), 1446e9845f09SVincenzo Maffione VMSTATE_END_OF_LIST() 1447e9845f09SVincenzo Maffione } 1448e9845f09SVincenzo Maffione }; 1449e9845f09SVincenzo Maffione 14509e117734SLeonid Bloch static const VMStateDescription vmstate_e1000_full_mac_state = { 14519e117734SLeonid Bloch .name = "e1000/full_mac_state", 14529e117734SLeonid Bloch .version_id = 1, 14539e117734SLeonid Bloch .minimum_version_id = 1, 14549e117734SLeonid Bloch .needed = e1000_full_mac_needed, 14551de81b42SRichard Henderson .fields = (const VMStateField[]) { 14569e117734SLeonid Bloch VMSTATE_UINT32_ARRAY(mac_reg, E1000State, 0x8000), 14579e117734SLeonid Bloch VMSTATE_END_OF_LIST() 14589e117734SLeonid Bloch } 14599e117734SLeonid Bloch }; 14609e117734SLeonid Bloch 14614ae4bf5bSDr. David Alan Gilbert static const VMStateDescription vmstate_e1000_tx_tso_state = { 14624ae4bf5bSDr. David Alan Gilbert .name = "e1000/tx_tso_state", 14634ae4bf5bSDr. David Alan Gilbert .version_id = 1, 14644ae4bf5bSDr. David Alan Gilbert .minimum_version_id = 1, 146546f2a9ecSDr. David Alan Gilbert .needed = e1000_tso_state_needed, 14663c4053c5SDr. David Alan Gilbert .post_load = e1000_tx_tso_post_load, 14671de81b42SRichard Henderson .fields = (const VMStateField[]) { 14684ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT8(tx.tso_props.ipcss, E1000State), 14694ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT8(tx.tso_props.ipcso, E1000State), 14704ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT16(tx.tso_props.ipcse, E1000State), 14714ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT8(tx.tso_props.tucss, E1000State), 14724ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT8(tx.tso_props.tucso, E1000State), 14734ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT16(tx.tso_props.tucse, E1000State), 14744ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT32(tx.tso_props.paylen, E1000State), 14754ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT8(tx.tso_props.hdr_len, E1000State), 14764ae4bf5bSDr. David Alan Gilbert VMSTATE_UINT16(tx.tso_props.mss, E1000State), 14774ae4bf5bSDr. David Alan Gilbert VMSTATE_INT8(tx.tso_props.ip, E1000State), 14784ae4bf5bSDr. David Alan Gilbert VMSTATE_INT8(tx.tso_props.tcp, E1000State), 14794ae4bf5bSDr. David Alan Gilbert VMSTATE_END_OF_LIST() 14804ae4bf5bSDr. David Alan Gilbert } 14814ae4bf5bSDr. David Alan Gilbert }; 14824ae4bf5bSDr. David Alan Gilbert 1483e482dc3eSJuan Quintela static const VMStateDescription vmstate_e1000 = { 1484e482dc3eSJuan Quintela .name = "e1000", 14854ae4bf5bSDr. David Alan Gilbert .version_id = 2, 1486e482dc3eSJuan Quintela .minimum_version_id = 1, 1487ddcb73b7SMichael S. Tsirkin .pre_save = e1000_pre_save, 1488e4b82364SAmos Kong .post_load = e1000_post_load, 14891de81b42SRichard Henderson .fields = (const VMStateField[]) { 1490b08340d5SAndreas Färber VMSTATE_PCI_DEVICE(parent_obj, E1000State), 1491e482dc3eSJuan Quintela VMSTATE_UNUSED_TEST(is_version_1, 4), /* was instance id */ 1492e482dc3eSJuan Quintela VMSTATE_UNUSED(4), /* Was mmio_base. */ 1493e482dc3eSJuan Quintela VMSTATE_UINT32(rxbuf_size, E1000State), 1494e482dc3eSJuan Quintela VMSTATE_UINT32(rxbuf_min_shift, E1000State), 1495e482dc3eSJuan Quintela VMSTATE_UINT32(eecd_state.val_in, E1000State), 1496e482dc3eSJuan Quintela VMSTATE_UINT16(eecd_state.bitnum_in, E1000State), 1497e482dc3eSJuan Quintela VMSTATE_UINT16(eecd_state.bitnum_out, E1000State), 1498e482dc3eSJuan Quintela VMSTATE_UINT16(eecd_state.reading, E1000State), 1499e482dc3eSJuan Quintela VMSTATE_UINT32(eecd_state.old_eecd, E1000State), 150059354484SDr. David Alan Gilbert VMSTATE_UINT8(mig_props.ipcss, E1000State), 150159354484SDr. David Alan Gilbert VMSTATE_UINT8(mig_props.ipcso, E1000State), 150259354484SDr. David Alan Gilbert VMSTATE_UINT16(mig_props.ipcse, E1000State), 150359354484SDr. David Alan Gilbert VMSTATE_UINT8(mig_props.tucss, E1000State), 150459354484SDr. David Alan Gilbert VMSTATE_UINT8(mig_props.tucso, E1000State), 150559354484SDr. David Alan Gilbert VMSTATE_UINT16(mig_props.tucse, E1000State), 150659354484SDr. David Alan Gilbert VMSTATE_UINT32(mig_props.paylen, E1000State), 150759354484SDr. David Alan Gilbert VMSTATE_UINT8(mig_props.hdr_len, E1000State), 150859354484SDr. David Alan Gilbert VMSTATE_UINT16(mig_props.mss, E1000State), 1509e482dc3eSJuan Quintela VMSTATE_UINT16(tx.size, E1000State), 1510e482dc3eSJuan Quintela VMSTATE_UINT16(tx.tso_frames, E1000State), 15117d08c73eSEd Swierk via Qemu-devel VMSTATE_UINT8(tx.sum_needed, E1000State), 151259354484SDr. David Alan Gilbert VMSTATE_INT8(mig_props.ip, E1000State), 151359354484SDr. David Alan Gilbert VMSTATE_INT8(mig_props.tcp, E1000State), 1514e482dc3eSJuan Quintela VMSTATE_BUFFER(tx.header, E1000State), 1515e482dc3eSJuan Quintela VMSTATE_BUFFER(tx.data, E1000State), 1516e482dc3eSJuan Quintela VMSTATE_UINT16_ARRAY(eeprom_data, E1000State, 64), 1517e482dc3eSJuan Quintela VMSTATE_UINT16_ARRAY(phy_reg, E1000State, 0x20), 1518e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[CTRL], E1000State), 1519e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[EECD], E1000State), 1520e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[EERD], E1000State), 1521e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[GPRC], E1000State), 1522e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[GPTC], E1000State), 1523e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[ICR], E1000State), 1524e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[ICS], E1000State), 1525e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[IMC], E1000State), 1526e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[IMS], E1000State), 1527e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[LEDCTL], E1000State), 1528e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[MANC], E1000State), 1529e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[MDIC], E1000State), 1530e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[MPC], E1000State), 1531e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[PBA], E1000State), 1532e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[RCTL], E1000State), 1533e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[RDBAH], E1000State), 1534e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[RDBAL], E1000State), 1535e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[RDH], E1000State), 1536e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[RDLEN], E1000State), 1537e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[RDT], E1000State), 1538e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[STATUS], E1000State), 1539e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[SWSM], E1000State), 1540e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TCTL], E1000State), 1541e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TDBAH], E1000State), 1542e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TDBAL], E1000State), 1543e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TDH], E1000State), 1544e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TDLEN], E1000State), 1545e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TDT], E1000State), 1546e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TORH], E1000State), 1547e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TORL], E1000State), 1548e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TOTH], E1000State), 1549e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TOTL], E1000State), 1550e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TPR], E1000State), 1551e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TPT], E1000State), 1552e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[TXDCTL], E1000State), 1553e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[WUFC], E1000State), 1554e482dc3eSJuan Quintela VMSTATE_UINT32(mac_reg[VET], E1000State), 1555e482dc3eSJuan Quintela VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, RA, 32), 15562fe63579SAkihiko Odaki VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, MTA, E1000_MC_TBL_SIZE), 15572fe63579SAkihiko Odaki VMSTATE_UINT32_SUB_ARRAY(mac_reg, E1000State, VFTA, 15582fe63579SAkihiko Odaki E1000_VLAN_FILTER_TBL_SIZE), 1559e482dc3eSJuan Quintela VMSTATE_END_OF_LIST() 1560e9845f09SVincenzo Maffione }, 15611de81b42SRichard Henderson .subsections = (const VMStateDescription * const []) { 15625cd8cadaSJuan Quintela &vmstate_e1000_mit_state, 15639e117734SLeonid Bloch &vmstate_e1000_full_mac_state, 15644ae4bf5bSDr. David Alan Gilbert &vmstate_e1000_tx_tso_state, 15655cd8cadaSJuan Quintela NULL 15667c23b892Sbalrog } 1567e482dc3eSJuan Quintela }; 15687c23b892Sbalrog 15698597f2e1SGabriel L. Somlo /* 15708597f2e1SGabriel L. Somlo * EEPROM contents documented in Tables 5-2 and 5-3, pp. 98-102. 157180867bdbSPhilippe Mathieu-Daudé * Note: A valid DevId will be inserted during pci_e1000_realize(). 15728597f2e1SGabriel L. Somlo */ 157388b4e9dbSblueswir1 static const uint16_t e1000_eeprom_template[64] = { 15747c23b892Sbalrog 0x0000, 0x0000, 0x0000, 0x0000, 0xffff, 0x0000, 0x0000, 0x0000, 15758597f2e1SGabriel L. Somlo 0x3000, 0x1000, 0x6403, 0 /*DevId*/, 0x8086, 0 /*DevId*/, 0x8086, 0x3040, 15767c23b892Sbalrog 0x0008, 0x2000, 0x7e14, 0x0048, 0x1000, 0x00d8, 0x0000, 0x2700, 15777c23b892Sbalrog 0x6cc9, 0x3150, 0x0722, 0x040b, 0x0984, 0x0000, 0xc000, 0x0706, 15787c23b892Sbalrog 0x1008, 0x0000, 0x0f04, 0x7fff, 0x4d01, 0xffff, 0xffff, 0xffff, 15797c23b892Sbalrog 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 15807c23b892Sbalrog 0x0100, 0x4000, 0x121c, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 15817c23b892Sbalrog 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 0x0000, 15827c23b892Sbalrog }; 15837c23b892Sbalrog 15847c23b892Sbalrog /* PCI interface */ 15857c23b892Sbalrog 15867c23b892Sbalrog static void 1587ad00a9b9SAvi Kivity e1000_mmio_setup(E1000State *d) 15887c23b892Sbalrog { 1589f65ed4c1Saliguori int i; 1590f65ed4c1Saliguori const uint32_t excluded_regs[] = { 1591f65ed4c1Saliguori E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS, 1592f65ed4c1Saliguori E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE 1593f65ed4c1Saliguori }; 1594f65ed4c1Saliguori 1595eedfac6fSPaolo Bonzini memory_region_init_io(&d->mmio, OBJECT(d), &e1000_mmio_ops, d, 1596eedfac6fSPaolo Bonzini "e1000-mmio", PNPMMIO_SIZE); 1597ad00a9b9SAvi Kivity memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]); 1598f65ed4c1Saliguori for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++) 1599ad00a9b9SAvi Kivity memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4, 1600ad00a9b9SAvi Kivity excluded_regs[i+1] - excluded_regs[i] - 4); 1601eedfac6fSPaolo Bonzini memory_region_init_io(&d->io, OBJECT(d), &e1000_io_ops, d, "e1000-io", IOPORT_SIZE); 16027c23b892Sbalrog } 16037c23b892Sbalrog 1604b946a153Saliguori static void 16054b09be85Saliguori pci_e1000_uninit(PCIDevice *dev) 16064b09be85Saliguori { 1607567a3c9eSPeter Crosthwaite E1000State *d = E1000(dev); 16084b09be85Saliguori 1609bc72ad67SAlex Bligh timer_free(d->autoneg_timer); 1610e9845f09SVincenzo Maffione timer_free(d->mit_timer); 1611157628d0Syuchenlin timer_free(d->flush_queue_timer); 1612948ecf21SJason Wang qemu_del_nic(d->nic); 16134b09be85Saliguori } 16144b09be85Saliguori 1615a03e2aecSMark McLoughlin static NetClientInfo net_e1000_info = { 1616f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1617a03e2aecSMark McLoughlin .size = sizeof(NICState), 1618a03e2aecSMark McLoughlin .can_receive = e1000_can_receive, 1619a03e2aecSMark McLoughlin .receive = e1000_receive, 162097410ddeSVincenzo Maffione .receive_iov = e1000_receive_iov, 1621a03e2aecSMark McLoughlin .link_status_changed = e1000_set_link_status, 1622a03e2aecSMark McLoughlin }; 1623a03e2aecSMark McLoughlin 162420302e71SMichael S. Tsirkin static void e1000_write_config(PCIDevice *pci_dev, uint32_t address, 162520302e71SMichael S. Tsirkin uint32_t val, int len) 162620302e71SMichael S. Tsirkin { 162720302e71SMichael S. Tsirkin E1000State *s = E1000(pci_dev); 162820302e71SMichael S. Tsirkin 162920302e71SMichael S. Tsirkin pci_default_write_config(pci_dev, address, val, len); 163020302e71SMichael S. Tsirkin 163120302e71SMichael S. Tsirkin if (range_covers_byte(address, len, PCI_COMMAND) && 163220302e71SMichael S. Tsirkin (pci_dev->config[PCI_COMMAND] & PCI_COMMAND_MASTER)) { 163320302e71SMichael S. Tsirkin qemu_flush_queued_packets(qemu_get_queue(s->nic)); 163420302e71SMichael S. Tsirkin } 163520302e71SMichael S. Tsirkin } 163620302e71SMichael S. Tsirkin 16379af21dbeSMarkus Armbruster static void pci_e1000_realize(PCIDevice *pci_dev, Error **errp) 16387c23b892Sbalrog { 1639567a3c9eSPeter Crosthwaite DeviceState *dev = DEVICE(pci_dev); 1640567a3c9eSPeter Crosthwaite E1000State *d = E1000(pci_dev); 16417c23b892Sbalrog uint8_t *pci_conf; 1642fbdaa002SGerd Hoffmann uint8_t *macaddr; 1643aff427a1SChris Wright 164420302e71SMichael S. Tsirkin pci_dev->config_write = e1000_write_config; 164520302e71SMichael S. Tsirkin 1646b08340d5SAndreas Färber pci_conf = pci_dev->config; 16477c23b892Sbalrog 1648a9cbacb0SMichael S. Tsirkin /* TODO: RST# value should be 0, PCI spec 6.2.4 */ 1649a9cbacb0SMichael S. Tsirkin pci_conf[PCI_CACHE_LINE_SIZE] = 0x10; 16507c23b892Sbalrog 1651817e0b6fSMichael S. Tsirkin pci_conf[PCI_INTERRUPT_PIN] = 1; /* interrupt pin A */ 16527c23b892Sbalrog 1653ad00a9b9SAvi Kivity e1000_mmio_setup(d); 16547c23b892Sbalrog 1655b08340d5SAndreas Färber pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &d->mmio); 16567c23b892Sbalrog 1657b08340d5SAndreas Färber pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &d->io); 16587c23b892Sbalrog 1659fbdaa002SGerd Hoffmann qemu_macaddr_default_if_unset(&d->conf.macaddr); 1660fbdaa002SGerd Hoffmann macaddr = d->conf.macaddr.a; 1661093454e2SDmitry Fleytman 1662093454e2SDmitry Fleytman e1000x_core_prepare_eeprom(d->eeprom_data, 1663093454e2SDmitry Fleytman e1000_eeprom_template, 1664093454e2SDmitry Fleytman sizeof(e1000_eeprom_template), 1665093454e2SDmitry Fleytman PCI_DEVICE_GET_CLASS(pci_dev)->device_id, 1666093454e2SDmitry Fleytman macaddr); 16677c23b892Sbalrog 1668a03e2aecSMark McLoughlin d->nic = qemu_new_nic(&net_e1000_info, &d->conf, 16697d0fefdfSAkihiko Odaki object_get_typename(OBJECT(d)), dev->id, 16707d0fefdfSAkihiko Odaki &dev->mem_reentrancy_guard, d); 16717c23b892Sbalrog 1672b356f76dSJason Wang qemu_format_nic_info_str(qemu_get_queue(d->nic), macaddr); 16731ca4d09aSGleb Natapov 1674bc72ad67SAlex Bligh d->autoneg_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, e1000_autoneg_timer, d); 1675e9845f09SVincenzo Maffione d->mit_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, e1000_mit_timer, d); 1676157628d0Syuchenlin d->flush_queue_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, 1677157628d0Syuchenlin e1000_flush_queue_timer, d); 16787c23b892Sbalrog } 16799d07d757SPaul Brook 1680e732f00fSRichard Henderson static const Property e1000_properties[] = { 1681fbdaa002SGerd Hoffmann DEFINE_NIC_PROPERTIES(E1000State, conf), 1682ba63ec85SLeonid Bloch DEFINE_PROP_BIT("extra_mac_registers", E1000State, 1683ba63ec85SLeonid Bloch compat_flags, E1000_FLAG_MAC_BIT, true), 168446f2a9ecSDr. David Alan Gilbert DEFINE_PROP_BIT("migrate_tso_props", E1000State, 168546f2a9ecSDr. David Alan Gilbert compat_flags, E1000_FLAG_TSO_BIT, true), 1686a1d7e475SChristina Wang DEFINE_PROP_BIT("init-vet", E1000State, 1687a1d7e475SChristina Wang compat_flags, E1000_FLAG_VET_BIT, true), 168840021f08SAnthony Liguori }; 168940021f08SAnthony Liguori 16908597f2e1SGabriel L. Somlo typedef struct E1000Info { 16918597f2e1SGabriel L. Somlo const char *name; 16928597f2e1SGabriel L. Somlo uint16_t device_id; 16938597f2e1SGabriel L. Somlo uint8_t revision; 16948597f2e1SGabriel L. Somlo uint16_t phy_id2; 16958597f2e1SGabriel L. Somlo } E1000Info; 16968597f2e1SGabriel L. Somlo 169712d1a768SPhilippe Mathieu-Daudé static void e1000_class_init(ObjectClass *klass, const void *data) 169840021f08SAnthony Liguori { 169939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 17009d465053SAkihiko Odaki ResettableClass *rc = RESETTABLE_CLASS(klass); 170140021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1702c51325d8SEduardo Habkost E1000BaseClass *e = E1000_CLASS(klass); 17038597f2e1SGabriel L. Somlo const E1000Info *info = data; 170440021f08SAnthony Liguori 17059af21dbeSMarkus Armbruster k->realize = pci_e1000_realize; 170640021f08SAnthony Liguori k->exit = pci_e1000_uninit; 1707c45e5b5bSGerd Hoffmann k->romfile = "efi-e1000.rom"; 170840021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_INTEL; 17098597f2e1SGabriel L. Somlo k->device_id = info->device_id; 17108597f2e1SGabriel L. Somlo k->revision = info->revision; 17118597f2e1SGabriel L. Somlo e->phy_id2 = info->phy_id2; 171240021f08SAnthony Liguori k->class_id = PCI_CLASS_NETWORK_ETHERNET; 17139d465053SAkihiko Odaki rc->phases.hold = e1000_reset_hold; 1714125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); 171539bffca2SAnthony Liguori dc->desc = "Intel Gigabit Ethernet"; 171639bffca2SAnthony Liguori dc->vmsd = &vmstate_e1000; 17174f67d30bSMarc-André Lureau device_class_set_props(dc, e1000_properties); 1718fbdaa002SGerd Hoffmann } 171940021f08SAnthony Liguori 17205df3bf62SGonglei static void e1000_instance_init(Object *obj) 17215df3bf62SGonglei { 17225df3bf62SGonglei E1000State *n = E1000(obj); 17235df3bf62SGonglei device_add_bootindex_property(obj, &n->conf.bootindex, 17245df3bf62SGonglei "bootindex", "/ethernet-phy@0", 172540c2281cSMarkus Armbruster DEVICE(n)); 17265df3bf62SGonglei } 17275df3bf62SGonglei 17288597f2e1SGabriel L. Somlo static const TypeInfo e1000_base_info = { 17298597f2e1SGabriel L. Somlo .name = TYPE_E1000_BASE, 173039bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 173139bffca2SAnthony Liguori .instance_size = sizeof(E1000State), 17325df3bf62SGonglei .instance_init = e1000_instance_init, 17338597f2e1SGabriel L. Somlo .class_size = sizeof(E1000BaseClass), 17348597f2e1SGabriel L. Somlo .abstract = true, 1735*2cd09e47SPhilippe Mathieu-Daudé .interfaces = (const InterfaceInfo[]) { 1736fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1737fd3b02c8SEduardo Habkost { }, 1738fd3b02c8SEduardo Habkost }, 17398597f2e1SGabriel L. Somlo }; 17408597f2e1SGabriel L. Somlo 17418597f2e1SGabriel L. Somlo static const E1000Info e1000_devices[] = { 17428597f2e1SGabriel L. Somlo { 174383044020SJason Wang .name = "e1000", 17448597f2e1SGabriel L. Somlo .device_id = E1000_DEV_ID_82540EM, 17458597f2e1SGabriel L. Somlo .revision = 0x03, 17468597f2e1SGabriel L. Somlo .phy_id2 = E1000_PHY_ID2_8254xx_DEFAULT, 17478597f2e1SGabriel L. Somlo }, 17488597f2e1SGabriel L. Somlo { 17498597f2e1SGabriel L. Somlo .name = "e1000-82544gc", 17508597f2e1SGabriel L. Somlo .device_id = E1000_DEV_ID_82544GC_COPPER, 17518597f2e1SGabriel L. Somlo .revision = 0x03, 17528597f2e1SGabriel L. Somlo .phy_id2 = E1000_PHY_ID2_82544x, 17538597f2e1SGabriel L. Somlo }, 17548597f2e1SGabriel L. Somlo { 17558597f2e1SGabriel L. Somlo .name = "e1000-82545em", 17568597f2e1SGabriel L. Somlo .device_id = E1000_DEV_ID_82545EM_COPPER, 17578597f2e1SGabriel L. Somlo .revision = 0x03, 17588597f2e1SGabriel L. Somlo .phy_id2 = E1000_PHY_ID2_8254xx_DEFAULT, 17598597f2e1SGabriel L. Somlo }, 17608597f2e1SGabriel L. Somlo }; 17618597f2e1SGabriel L. Somlo 176283f7d43aSAndreas Färber static void e1000_register_types(void) 17639d07d757SPaul Brook { 17648597f2e1SGabriel L. Somlo int i; 17658597f2e1SGabriel L. Somlo 17668597f2e1SGabriel L. Somlo type_register_static(&e1000_base_info); 17678597f2e1SGabriel L. Somlo for (i = 0; i < ARRAY_SIZE(e1000_devices); i++) { 17688597f2e1SGabriel L. Somlo const E1000Info *info = &e1000_devices[i]; 17698597f2e1SGabriel L. Somlo TypeInfo type_info = {}; 17708597f2e1SGabriel L. Somlo 17718597f2e1SGabriel L. Somlo type_info.name = info->name; 17728597f2e1SGabriel L. Somlo type_info.parent = TYPE_E1000_BASE; 1773b282b859SPhilippe Mathieu-Daudé type_info.class_data = info; 17748597f2e1SGabriel L. Somlo type_info.class_init = e1000_class_init; 17758597f2e1SGabriel L. Somlo 177629ec04f0SZhao Liu type_register_static(&type_info); 17778597f2e1SGabriel L. Somlo } 17789d07d757SPaul Brook } 17799d07d757SPaul Brook 178083f7d43aSAndreas Färber type_init(e1000_register_types) 1781