1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 28f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 29e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 30e9f186e5SPeter A. G. Crosthwaite 31e9f186e5SPeter A. G. Crosthwaite #ifdef CADENCE_GEM_ERR_DEBUG 32e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 33e9f186e5SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 34e9f186e5SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 35e9f186e5SPeter A. G. Crosthwaite } while (0); 36e9f186e5SPeter A. G. Crosthwaite #else 37e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) 38e9f186e5SPeter A. G. Crosthwaite #endif 39e9f186e5SPeter A. G. Crosthwaite 40e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL (0x00000000/4) /* Network Control reg */ 41e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG (0x00000004/4) /* Network Config reg */ 42e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS (0x00000008/4) /* Network Status reg */ 43e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO (0x0000000C/4) /* User IO reg */ 44e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG (0x00000010/4) /* DMA Control reg */ 45e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS (0x00000014/4) /* TX Status reg */ 46e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE (0x00000018/4) /* RX Q Base address reg */ 47e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE (0x0000001C/4) /* TX Q Base address reg */ 48e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS (0x00000020/4) /* RX Status reg */ 49e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR (0x00000024/4) /* Interrupt Status reg */ 50e9f186e5SPeter A. G. Crosthwaite #define GEM_IER (0x00000028/4) /* Interrupt Enable reg */ 51e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR (0x0000002C/4) /* Interrupt Disable reg */ 52e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR (0x00000030/4) /* Interrupt Mask reg */ 533048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC (0x00000034/4) /* Phy Maintenance reg */ 54e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE (0x00000038/4) /* RX Pause Time reg */ 55e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE (0x0000003C/4) /* TX Pause Time reg */ 56e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF (0x00000040/4) /* TX Partial Store and Forward */ 57e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF (0x00000044/4) /* RX Partial Store and Forward */ 58e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO (0x00000080/4) /* Hash Low address reg */ 59e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI (0x00000084/4) /* Hash High address reg */ 60e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO (0x00000088/4) /* Specific addr 1 low reg */ 61e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI (0x0000008C/4) /* Specific addr 1 high reg */ 62e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO (0x00000090/4) /* Specific addr 2 low reg */ 63e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI (0x00000094/4) /* Specific addr 2 high reg */ 64e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO (0x00000098/4) /* Specific addr 3 low reg */ 65e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI (0x0000009C/4) /* Specific addr 3 high reg */ 66e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO (0x000000A0/4) /* Specific addr 4 low reg */ 67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI (0x000000A4/4) /* Specific addr 4 high reg */ 68e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1 (0x000000A8/4) /* Type ID1 Match reg */ 69e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2 (0x000000AC/4) /* Type ID2 Match reg */ 70e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3 (0x000000B0/4) /* Type ID3 Match reg */ 71e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4 (0x000000B4/4) /* Type ID4 Match reg */ 72e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN (0x000000B8/4) /* Wake on LAN reg */ 73e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH (0x000000BC/4) /* IPG Stretch reg */ 74e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN (0x000000C0/4) /* Stacked VLAN reg */ 75e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID (0x000000FC/4) /* Module ID reg */ 76e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO (0x00000100/4) /* Octects transmitted Low reg */ 77e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI (0x00000104/4) /* Octects transmitted High reg */ 78e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT (0x00000108/4) /* Error-free Frames transmitted */ 79e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT (0x0000010C/4) /* Error-free Broadcast Frames */ 80e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT (0x00000110/4) /* Error-free Multicast Frame */ 81e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT (0x00000114/4) /* Pause Frames Transmitted */ 82e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT (0x00000118/4) /* Error-free 64 TX */ 83e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT (0x0000011C/4) /* Error-free 65-127 TX */ 84e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT (0x00000120/4) /* Error-free 128-255 TX */ 85e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT (0x00000124/4) /* Error-free 256-511 */ 86e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT (0x00000128/4) /* Error-free 512-1023 TX */ 87e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT (0x0000012C/4) /* Error-free 1024-1518 TX */ 88e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT (0x00000130/4) /* Error-free larger than 1519 TX */ 89e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT (0x00000134/4) /* TX under run error counter */ 90e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138/4) /* Single Collision Frames */ 91e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT (0x0000013C/4) /* Multiple Collision Frames */ 92e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140/4) /* Excessive Collision Frames */ 93e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT (0x00000144/4) /* Late Collision Frames */ 94e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT (0x00000148/4) /* Deferred Transmission Frames */ 95e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT (0x0000014C/4) /* Carrier Sense Error Counter */ 96e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO (0x00000150/4) /* Octects Received register Low */ 97e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI (0x00000154/4) /* Octects Received register High */ 98e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT (0x00000158/4) /* Error-free Frames Received */ 99e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT (0x0000015C/4) /* Error-free Broadcast Frames RX */ 100e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT (0x00000160/4) /* Error-free Multicast Frames RX */ 101e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT (0x00000164/4) /* Pause Frames Received Counter */ 102e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT (0x00000168/4) /* Error-free 64 byte Frames RX */ 103e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT (0x0000016C/4) /* Error-free 65-127B Frames RX */ 104e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT (0x00000170/4) /* Error-free 128-255B Frames RX */ 105e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT (0x00000174/4) /* Error-free 256-512B Frames RX */ 106e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT (0x00000178/4) /* Error-free 512-1023B Frames RX */ 107e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT (0x0000017C/4) /* Error-free 1024-1518B Frames RX */ 108e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT (0x00000180/4) /* Error-free 1519-max Frames RX */ 109e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT (0x00000184/4) /* Undersize Frames Received */ 110e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT (0x00000188/4) /* Oversize Frames Received */ 111e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT (0x0000018C/4) /* Jabbers Received Counter */ 112e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT (0x00000190/4) /* Frame Check seq. Error Counter */ 113e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT (0x00000194/4) /* Length Field Error Counter */ 114e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT (0x00000198/4) /* Symbol Error Counter */ 115e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C/4) /* Alignment Error Counter */ 116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT (0x000001A0/4) /* Receive Resource Error Counter */ 117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT (0x000001A4/4) /* Receive Overrun Counter */ 118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXIPCSERRCNT (0x000001A8/4) /* IP header Checksum Error Counter */ 119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT (0x000001AC/4) /* TCP Checksum Error Counter */ 120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT (0x000001B0/4) /* UDP Checksum Error Counter */ 121e9f186e5SPeter A. G. Crosthwaite 122e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S (0x000001D0/4) /* 1588 Timer Seconds */ 123e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS (0x000001D4/4) /* 1588 Timer Nanoseconds */ 124e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ (0x000001D8/4) /* 1588 Timer Adjust */ 125e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC (0x000001DC/4) /* 1588 Timer Increment */ 126e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS (0x000001E0/4) /* PTP Event Frame Transmitted (s) */ 127e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXNS (0x000001E4/4) /* PTP Event Frame Transmitted (ns) */ 128e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS (0x000001E8/4) /* PTP Event Frame Received (s) */ 129e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS (0x000001EC/4) /* PTP Event Frame Received (ns) */ 130e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS (0x000001E0/4) /* PTP Peer Frame Transmitted (s) */ 131e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS (0x000001E4/4) /* PTP Peer Frame Transmitted (ns) */ 132e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS (0x000001E8/4) /* PTP Peer Frame Received (s) */ 133e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS (0x000001EC/4) /* PTP Peer Frame Received (ns) */ 134e9f186e5SPeter A. G. Crosthwaite 135e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 136e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF (0x00000280/4) 137e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2 (0x00000284/4) 138e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3 (0x00000288/4) 139e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4 (0x0000028C/4) 140e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5 (0x00000290/4) 141e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6 (0x00000294/4) 142e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7 (0x00000298/4) 143e9f186e5SPeter A. G. Crosthwaite 144e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 145e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART 0x00000200 /* Transmit Enable */ 146e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA 0x00000008 /* Transmit Enable */ 147e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA 0x00000004 /* Receive Enable */ 148e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP 0x00000002 /* Local Loopback */ 149e9f186e5SPeter A. G. Crosthwaite 150e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS 0x00020000 /* Strip FCS field */ 1513048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC 0x00010000 /* Discard RX frames with len err */ 152e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M 0x0000C000 /* Receive buffer offset mask */ 153e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S 14 /* Receive buffer offset shift */ 154e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH 0x00000080 /* accept unicast if hash match */ 155e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH 0x00000040 /* accept multicast if hash match */ 156e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ 157e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ 158e9f186e5SPeter A. G. Crosthwaite 1592801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ 160e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ 161e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 162e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */ 163e9f186e5SPeter A. G. Crosthwaite 164e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 165e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 166e9f186e5SPeter A. G. Crosthwaite 167e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 168e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 169e9f186e5SPeter A. G. Crosthwaite 170e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 171e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 172e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 173e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 174e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 175e9f186e5SPeter A. G. Crosthwaite 176e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 177e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 178e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 179e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 180e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 181e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 182e9f186e5SPeter A. G. Crosthwaite 183e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 184e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS 23 /* PHY address we will emulate a device at */ 185e9f186e5SPeter A. G. Crosthwaite 186e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 187e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 188e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 189e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 190e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 191e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 192e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 193e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 194e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 195e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 196e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 197e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 198e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 199e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 200e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 201e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 202e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 203e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 204e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 205e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 206e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 207e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 208e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 209e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 210e9f186e5SPeter A. G. Crosthwaite 211e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 212e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 213e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 214e9f186e5SPeter A. G. Crosthwaite 215e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 216e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 217e9f186e5SPeter A. G. Crosthwaite 218e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 219e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 220e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 221e9f186e5SPeter A. G. Crosthwaite 222e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 22363af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 22463af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 22563af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 22663af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 22763af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 22863af1e0cSPeter Crosthwaite 22963af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 230e9f186e5SPeter A. G. Crosthwaite 231e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 232e9f186e5SPeter A. G. Crosthwaite 233e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 234e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 235e9f186e5SPeter A. G. Crosthwaite 236e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 237e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 238e9f186e5SPeter A. G. Crosthwaite 239e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 240e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 241e9f186e5SPeter A. G. Crosthwaite 24263af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 24363af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 244a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 24563af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 24663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 24763af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 24863af1e0cSPeter Crosthwaite 249e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 250e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 251e9f186e5SPeter A. G. Crosthwaite 252e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_buffer(unsigned *desc) 253e9f186e5SPeter A. G. Crosthwaite { 254e9f186e5SPeter A. G. Crosthwaite return desc[0]; 255e9f186e5SPeter A. G. Crosthwaite } 256e9f186e5SPeter A. G. Crosthwaite 257e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_used(unsigned *desc) 258e9f186e5SPeter A. G. Crosthwaite { 259e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 260e9f186e5SPeter A. G. Crosthwaite } 261e9f186e5SPeter A. G. Crosthwaite 262e9f186e5SPeter A. G. Crosthwaite static inline void tx_desc_set_used(unsigned *desc) 263e9f186e5SPeter A. G. Crosthwaite { 264e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 265e9f186e5SPeter A. G. Crosthwaite } 266e9f186e5SPeter A. G. Crosthwaite 267e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_wrap(unsigned *desc) 268e9f186e5SPeter A. G. Crosthwaite { 269e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 270e9f186e5SPeter A. G. Crosthwaite } 271e9f186e5SPeter A. G. Crosthwaite 272e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_last(unsigned *desc) 273e9f186e5SPeter A. G. Crosthwaite { 274e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 275e9f186e5SPeter A. G. Crosthwaite } 276e9f186e5SPeter A. G. Crosthwaite 277cbdab58dSAlistair Francis static inline void tx_desc_set_last(unsigned *desc) 278cbdab58dSAlistair Francis { 279cbdab58dSAlistair Francis desc[1] |= DESC_1_TX_LAST; 280cbdab58dSAlistair Francis } 281cbdab58dSAlistair Francis 282e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_length(unsigned *desc) 283e9f186e5SPeter A. G. Crosthwaite { 284e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 285e9f186e5SPeter A. G. Crosthwaite } 286e9f186e5SPeter A. G. Crosthwaite 287e9f186e5SPeter A. G. Crosthwaite static inline void print_gem_tx_desc(unsigned *desc) 288e9f186e5SPeter A. G. Crosthwaite { 289e9f186e5SPeter A. G. Crosthwaite DB_PRINT("TXDESC:\n"); 290e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 291e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 292e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 293e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 294e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 295e9f186e5SPeter A. G. Crosthwaite } 296e9f186e5SPeter A. G. Crosthwaite 297e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_buffer(unsigned *desc) 298e9f186e5SPeter A. G. Crosthwaite { 299e9f186e5SPeter A. G. Crosthwaite return desc[0] & ~0x3UL; 300e9f186e5SPeter A. G. Crosthwaite } 301e9f186e5SPeter A. G. Crosthwaite 302e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_wrap(unsigned *desc) 303e9f186e5SPeter A. G. Crosthwaite { 304e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 305e9f186e5SPeter A. G. Crosthwaite } 306e9f186e5SPeter A. G. Crosthwaite 307e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_ownership(unsigned *desc) 308e9f186e5SPeter A. G. Crosthwaite { 309e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 310e9f186e5SPeter A. G. Crosthwaite } 311e9f186e5SPeter A. G. Crosthwaite 312e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_ownership(unsigned *desc) 313e9f186e5SPeter A. G. Crosthwaite { 314e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 315e9f186e5SPeter A. G. Crosthwaite } 316e9f186e5SPeter A. G. Crosthwaite 317e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_sof(unsigned *desc) 318e9f186e5SPeter A. G. Crosthwaite { 319e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 320e9f186e5SPeter A. G. Crosthwaite } 321e9f186e5SPeter A. G. Crosthwaite 322e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_eof(unsigned *desc) 323e9f186e5SPeter A. G. Crosthwaite { 324e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 325e9f186e5SPeter A. G. Crosthwaite } 326e9f186e5SPeter A. G. Crosthwaite 327e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_length(unsigned *desc, unsigned len) 328e9f186e5SPeter A. G. Crosthwaite { 329e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 330e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 331e9f186e5SPeter A. G. Crosthwaite } 332e9f186e5SPeter A. G. Crosthwaite 33363af1e0cSPeter Crosthwaite static inline void rx_desc_set_broadcast(unsigned *desc) 33463af1e0cSPeter Crosthwaite { 33563af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 33663af1e0cSPeter Crosthwaite } 33763af1e0cSPeter Crosthwaite 33863af1e0cSPeter Crosthwaite static inline void rx_desc_set_unicast_hash(unsigned *desc) 33963af1e0cSPeter Crosthwaite { 34063af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 34163af1e0cSPeter Crosthwaite } 34263af1e0cSPeter Crosthwaite 34363af1e0cSPeter Crosthwaite static inline void rx_desc_set_multicast_hash(unsigned *desc) 34463af1e0cSPeter Crosthwaite { 34563af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 34663af1e0cSPeter Crosthwaite } 34763af1e0cSPeter Crosthwaite 34863af1e0cSPeter Crosthwaite static inline void rx_desc_set_sar(unsigned *desc, int sar_idx) 34963af1e0cSPeter Crosthwaite { 35063af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 35163af1e0cSPeter Crosthwaite sar_idx); 352a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 35363af1e0cSPeter Crosthwaite } 35463af1e0cSPeter Crosthwaite 355e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 3566a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 357e9f186e5SPeter A. G. Crosthwaite 358e9f186e5SPeter A. G. Crosthwaite /* 359e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 360e9f186e5SPeter A. G. Crosthwaite * One time initialization. 361e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 362e9f186e5SPeter A. G. Crosthwaite */ 363448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 364e9f186e5SPeter A. G. Crosthwaite { 365e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 366e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 367e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWCTRL] = 0xFFF80000; 368e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; 369e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_DMACFG] = 0xFE00F000; 370e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; 371e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXQBASE] = 0x00000003; 372e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXQBASE] = 0x00000003; 373e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0; 374e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_ISR] = 0xFFFFFFFF; 375e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_IMR] = 0xFFFFFFFF; 376e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_MODID] = 0xFFFFFFFF; 377e9f186e5SPeter A. G. Crosthwaite 378e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 379e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 380e9f186e5SPeter A. G. Crosthwaite s->regs_rtc[GEM_ISR] = 0xFFFFFFFF; 381e9f186e5SPeter A. G. Crosthwaite 382e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 383e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 384e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_TXSTATUS] = 0x000001F7; 385e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_RXSTATUS] = 0x0000000F; 386e9f186e5SPeter A. G. Crosthwaite 387e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 388e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 389e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_NWCTRL] = 0x00073E60; 390e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IER] = 0x07FFFFFF; 391e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IDR] = 0x07FFFFFF; 392e9f186e5SPeter A. G. Crosthwaite } 393e9f186e5SPeter A. G. Crosthwaite 394e9f186e5SPeter A. G. Crosthwaite /* 395e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 396e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 397e9f186e5SPeter A. G. Crosthwaite */ 398448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 399e9f186e5SPeter A. G. Crosthwaite { 400b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 401e9f186e5SPeter A. G. Crosthwaite 402e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 403b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 404e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 405e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 406e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 407e9f186e5SPeter A. G. Crosthwaite } else { 408e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 409e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 410e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 411e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 412e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 413e9f186e5SPeter A. G. Crosthwaite } 414e9f186e5SPeter A. G. Crosthwaite } 415e9f186e5SPeter A. G. Crosthwaite 4164e68f7a0SStefan Hajnoczi static int gem_can_receive(NetClientState *nc) 417e9f186e5SPeter A. G. Crosthwaite { 418448f19e2SPeter Crosthwaite CadenceGEMState *s; 419e9f186e5SPeter A. G. Crosthwaite 420cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 421e9f186e5SPeter A. G. Crosthwaite 422e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 423e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) { 4243ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 4253ae5725fSPeter Crosthwaite s->can_rx_state = 1; 4263ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 4273ae5725fSPeter Crosthwaite } 428e9f186e5SPeter A. G. Crosthwaite return 0; 429e9f186e5SPeter A. G. Crosthwaite } 430e9f186e5SPeter A. G. Crosthwaite 4318202aa53SPeter Crosthwaite if (rx_desc_get_ownership(s->rx_desc) == 1) { 4328202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 4338202aa53SPeter Crosthwaite s->can_rx_state = 2; 4348202aa53SPeter Crosthwaite DB_PRINT("can't receive - busy buffer descriptor 0x%x\n", 4358202aa53SPeter Crosthwaite s->rx_desc_addr); 4368202aa53SPeter Crosthwaite } 4378202aa53SPeter Crosthwaite return 0; 4388202aa53SPeter Crosthwaite } 4398202aa53SPeter Crosthwaite 4403ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 4413ae5725fSPeter Crosthwaite s->can_rx_state = 0; 4423ae5725fSPeter Crosthwaite DB_PRINT("can receive 0x%x\n", s->rx_desc_addr); 4433ae5725fSPeter Crosthwaite } 444e9f186e5SPeter A. G. Crosthwaite return 1; 445e9f186e5SPeter A. G. Crosthwaite } 446e9f186e5SPeter A. G. Crosthwaite 447e9f186e5SPeter A. G. Crosthwaite /* 448e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 449e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 450e9f186e5SPeter A. G. Crosthwaite */ 451448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 452e9f186e5SPeter A. G. Crosthwaite { 453e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_ISR]) { 454e9f186e5SPeter A. G. Crosthwaite DB_PRINT("asserting int. (0x%08x)\n", s->regs[GEM_ISR]); 455e9f186e5SPeter A. G. Crosthwaite qemu_set_irq(s->irq, 1); 456e9f186e5SPeter A. G. Crosthwaite } 457e9f186e5SPeter A. G. Crosthwaite } 458e9f186e5SPeter A. G. Crosthwaite 459e9f186e5SPeter A. G. Crosthwaite /* 460e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 461e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 462e9f186e5SPeter A. G. Crosthwaite */ 463448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 464e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 465e9f186e5SPeter A. G. Crosthwaite { 466e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 467e9f186e5SPeter A. G. Crosthwaite 468e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 469e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) | 470e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI]; 471e9f186e5SPeter A. G. Crosthwaite octets += bytes; 472e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXLO] = octets >> 32; 473e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI] = octets; 474e9f186e5SPeter A. G. Crosthwaite 475e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 476e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXCNT]++; 477e9f186e5SPeter A. G. Crosthwaite 478e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 479e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 480e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXBROADCNT]++; 481e9f186e5SPeter A. G. Crosthwaite } 482e9f186e5SPeter A. G. Crosthwaite 483e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 484e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 485e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXMULTICNT]++; 486e9f186e5SPeter A. G. Crosthwaite } 487e9f186e5SPeter A. G. Crosthwaite 488e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 489e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX64CNT]++; 490e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 491e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX65CNT]++; 492e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 493e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX128CNT]++; 494e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 495e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX256CNT]++; 496e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 497e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX512CNT]++; 498e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 499e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1024CNT]++; 500e9f186e5SPeter A. G. Crosthwaite } else { 501e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1519CNT]++; 502e9f186e5SPeter A. G. Crosthwaite } 503e9f186e5SPeter A. G. Crosthwaite } 504e9f186e5SPeter A. G. Crosthwaite 505e9f186e5SPeter A. G. Crosthwaite /* 506e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 507e9f186e5SPeter A. G. Crosthwaite */ 508e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 509e9f186e5SPeter A. G. Crosthwaite { 510e9f186e5SPeter A. G. Crosthwaite unsigned byte; 511e9f186e5SPeter A. G. Crosthwaite 512e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 513e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 514e9f186e5SPeter A. G. Crosthwaite byte &= 1; 515e9f186e5SPeter A. G. Crosthwaite 516e9f186e5SPeter A. G. Crosthwaite return byte; 517e9f186e5SPeter A. G. Crosthwaite } 518e9f186e5SPeter A. G. Crosthwaite 519e9f186e5SPeter A. G. Crosthwaite /* 520e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 521e9f186e5SPeter A. G. Crosthwaite */ 522e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 523e9f186e5SPeter A. G. Crosthwaite { 524e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 525e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 526e9f186e5SPeter A. G. Crosthwaite 527e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 528e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 529e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 530e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 531e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 532e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 533e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 534e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 535e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 536e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 537e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 538e9f186e5SPeter A. G. Crosthwaite mac_bit--; 539e9f186e5SPeter A. G. Crosthwaite } 540e9f186e5SPeter A. G. Crosthwaite 541e9f186e5SPeter A. G. Crosthwaite return hash_index; 542e9f186e5SPeter A. G. Crosthwaite } 543e9f186e5SPeter A. G. Crosthwaite 544e9f186e5SPeter A. G. Crosthwaite /* 545e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 546e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 547e9f186e5SPeter A. G. Crosthwaite * Returns: 548e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 54963af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 55063af1e0cSPeter Crosthwaite * others for various other modes of accept: 55163af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 55263af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 553e9f186e5SPeter A. G. Crosthwaite */ 554448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 555e9f186e5SPeter A. G. Crosthwaite { 556e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 557e9f186e5SPeter A. G. Crosthwaite int i; 558e9f186e5SPeter A. G. Crosthwaite 559e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 560e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) { 56163af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 562e9f186e5SPeter A. G. Crosthwaite } 563e9f186e5SPeter A. G. Crosthwaite 564e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 565e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 566e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) { 567e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 568e9f186e5SPeter A. G. Crosthwaite } 56963af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 570e9f186e5SPeter A. G. Crosthwaite } 571e9f186e5SPeter A. G. Crosthwaite 572e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 573e9f186e5SPeter A. G. Crosthwaite if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) || 574e9f186e5SPeter A. G. Crosthwaite (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) { 575e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 576e9f186e5SPeter A. G. Crosthwaite 577e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 578e9f186e5SPeter A. G. Crosthwaite if (hash_index < 32) { 579e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHLO] & (1<<hash_index)) { 58063af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 58163af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 582e9f186e5SPeter A. G. Crosthwaite } 583e9f186e5SPeter A. G. Crosthwaite } else { 584e9f186e5SPeter A. G. Crosthwaite hash_index -= 32; 585e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHHI] & (1<<hash_index)) { 58663af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 58763af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 588e9f186e5SPeter A. G. Crosthwaite } 589e9f186e5SPeter A. G. Crosthwaite } 590e9f186e5SPeter A. G. Crosthwaite } 591e9f186e5SPeter A. G. Crosthwaite 592e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 593e9f186e5SPeter A. G. Crosthwaite gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]); 59463af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 59564eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 59663af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 597e9f186e5SPeter A. G. Crosthwaite } 598e9f186e5SPeter A. G. Crosthwaite } 599e9f186e5SPeter A. G. Crosthwaite 600e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 601e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 602e9f186e5SPeter A. G. Crosthwaite } 603e9f186e5SPeter A. G. Crosthwaite 604448f19e2SPeter Crosthwaite static void gem_get_rx_desc(CadenceGEMState *s) 60506c2fe95SPeter Crosthwaite { 60606c2fe95SPeter Crosthwaite DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr); 60706c2fe95SPeter Crosthwaite /* read current descriptor */ 60806c2fe95SPeter Crosthwaite cpu_physical_memory_read(s->rx_desc_addr, 60906c2fe95SPeter Crosthwaite (uint8_t *)s->rx_desc, sizeof(s->rx_desc)); 61006c2fe95SPeter Crosthwaite 61106c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 61206c2fe95SPeter Crosthwaite if (rx_desc_get_ownership(s->rx_desc) == 1) { 61306c2fe95SPeter Crosthwaite DB_PRINT("descriptor 0x%x owned by sw.\n", 61406c2fe95SPeter Crosthwaite (unsigned)s->rx_desc_addr); 61506c2fe95SPeter Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 61606c2fe95SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]); 61706c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 61806c2fe95SPeter Crosthwaite gem_update_int_status(s); 61906c2fe95SPeter Crosthwaite } 62006c2fe95SPeter Crosthwaite } 62106c2fe95SPeter Crosthwaite 622e9f186e5SPeter A. G. Crosthwaite /* 623e9f186e5SPeter A. G. Crosthwaite * gem_receive: 624e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 625e9f186e5SPeter A. G. Crosthwaite */ 6264e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 627e9f186e5SPeter A. G. Crosthwaite { 628448f19e2SPeter Crosthwaite CadenceGEMState *s; 629e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 630e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 631e9f186e5SPeter A. G. Crosthwaite uint8_t rxbuf[2048]; 632e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 6333b2c97f9SEdgar E. Iglesias bool first_desc = true; 63463af1e0cSPeter Crosthwaite int maf; 635e9f186e5SPeter A. G. Crosthwaite 636cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 637e9f186e5SPeter A. G. Crosthwaite 638e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 63963af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 64063af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 641e9f186e5SPeter A. G. Crosthwaite return -1; 642e9f186e5SPeter A. G. Crosthwaite } 643e9f186e5SPeter A. G. Crosthwaite 644e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 645e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) { 646e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 647e9f186e5SPeter A. G. Crosthwaite 648e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 649e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 650e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 651e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 652e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 653e9f186e5SPeter A. G. Crosthwaite /* discard */ 654e9f186e5SPeter A. G. Crosthwaite return -1; 655e9f186e5SPeter A. G. Crosthwaite } 656e9f186e5SPeter A. G. Crosthwaite } 657e9f186e5SPeter A. G. Crosthwaite } 658e9f186e5SPeter A. G. Crosthwaite 659e9f186e5SPeter A. G. Crosthwaite /* 660e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 661e9f186e5SPeter A. G. Crosthwaite */ 662e9f186e5SPeter A. G. Crosthwaite rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >> 663e9f186e5SPeter A. G. Crosthwaite GEM_NWCFG_BUFF_OFST_S; 664e9f186e5SPeter A. G. Crosthwaite 665e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 666e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 667e9f186e5SPeter A. G. Crosthwaite */ 668e9f186e5SPeter A. G. Crosthwaite rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >> 669e9f186e5SPeter A. G. Crosthwaite GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL; 670e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 671e9f186e5SPeter A. G. Crosthwaite 672f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 673f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 674f265ae8cSAlistair Francis */ 675f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 676f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 677f265ae8cSAlistair Francis } 678f265ae8cSAlistair Francis 679191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 680191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 681191946c5SPeter Crosthwaite * not FCS stripping 682191946c5SPeter Crosthwaite */ 683191946c5SPeter Crosthwaite if (size < 60) { 684191946c5SPeter Crosthwaite size = 60; 685191946c5SPeter Crosthwaite } 686191946c5SPeter Crosthwaite 687e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 688e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) { 689e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 690e9f186e5SPeter A. G. Crosthwaite } else { 691e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 692e9f186e5SPeter A. G. Crosthwaite 693244381ecSPrasad J Pandit if (size > sizeof(rxbuf) - sizeof(crc_val)) { 694244381ecSPrasad J Pandit size = sizeof(rxbuf) - sizeof(crc_val); 695244381ecSPrasad J Pandit } 696244381ecSPrasad J Pandit bytes_to_copy = size; 697e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 6983048ed6aSPeter Crosthwaite * We must try and calculate one. 699e9f186e5SPeter A. G. Crosthwaite */ 700e9f186e5SPeter A. G. Crosthwaite 701e9f186e5SPeter A. G. Crosthwaite memcpy(rxbuf, buf, size); 7025fbe02e8SJim Meyering memset(rxbuf + size, 0, sizeof(rxbuf) - size); 703e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = rxbuf; 704e9f186e5SPeter A. G. Crosthwaite crc_val = cpu_to_le32(crc32(0, rxbuf, MAX(size, 60))); 705c94239feSPeter Maydell memcpy(rxbuf + size, &crc_val, sizeof(crc_val)); 706e9f186e5SPeter A. G. Crosthwaite 707e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 708e9f186e5SPeter A. G. Crosthwaite size += 4; 709e9f186e5SPeter A. G. Crosthwaite } 710e9f186e5SPeter A. G. Crosthwaite 711e9f186e5SPeter A. G. Crosthwaite DB_PRINT("config bufsize: %d packet size: %ld\n", rxbufsize, size); 712e9f186e5SPeter A. G. Crosthwaite 7137cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 71406c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 71506c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 71606c2fe95SPeter Crosthwaite assert(!first_desc); 717e9f186e5SPeter A. G. Crosthwaite return -1; 718e9f186e5SPeter A. G. Crosthwaite } 719e9f186e5SPeter A. G. Crosthwaite 720e9f186e5SPeter A. G. Crosthwaite DB_PRINT("copy %d bytes to 0x%x\n", MIN(bytes_to_copy, rxbufsize), 72106c2fe95SPeter Crosthwaite rx_desc_get_buffer(s->rx_desc)); 722e9f186e5SPeter A. G. Crosthwaite 723e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 72406c2fe95SPeter Crosthwaite cpu_physical_memory_write(rx_desc_get_buffer(s->rx_desc) + rxbuf_offset, 725e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr, MIN(bytes_to_copy, rxbufsize)); 726e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 72730570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 7283b2c97f9SEdgar E. Iglesias 7293b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 7303b2c97f9SEdgar E. Iglesias if (first_desc) { 73106c2fe95SPeter Crosthwaite rx_desc_set_sof(s->rx_desc); 7323b2c97f9SEdgar E. Iglesias first_desc = false; 7333b2c97f9SEdgar E. Iglesias } 7343b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 73506c2fe95SPeter Crosthwaite rx_desc_set_eof(s->rx_desc); 73606c2fe95SPeter Crosthwaite rx_desc_set_length(s->rx_desc, size); 7373b2c97f9SEdgar E. Iglesias } 73806c2fe95SPeter Crosthwaite rx_desc_set_ownership(s->rx_desc); 73963af1e0cSPeter Crosthwaite 74063af1e0cSPeter Crosthwaite switch (maf) { 74163af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 74263af1e0cSPeter Crosthwaite break; 74363af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 74463af1e0cSPeter Crosthwaite rx_desc_set_broadcast(s->rx_desc); 74563af1e0cSPeter Crosthwaite break; 74663af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 74763af1e0cSPeter Crosthwaite rx_desc_set_unicast_hash(s->rx_desc); 74863af1e0cSPeter Crosthwaite break; 74963af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 75063af1e0cSPeter Crosthwaite rx_desc_set_multicast_hash(s->rx_desc); 75163af1e0cSPeter Crosthwaite break; 75263af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 75363af1e0cSPeter Crosthwaite abort(); 75463af1e0cSPeter Crosthwaite default: /* SAR */ 75563af1e0cSPeter Crosthwaite rx_desc_set_sar(s->rx_desc, maf); 75663af1e0cSPeter Crosthwaite } 75763af1e0cSPeter Crosthwaite 7583b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 7597cfd65e4SPeter Crosthwaite cpu_physical_memory_write(s->rx_desc_addr, 76006c2fe95SPeter Crosthwaite (uint8_t *)s->rx_desc, sizeof(s->rx_desc)); 7613b2c97f9SEdgar E. Iglesias 762e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 76306c2fe95SPeter Crosthwaite if (rx_desc_get_wrap(s->rx_desc)) { 764288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 7657cfd65e4SPeter Crosthwaite s->rx_desc_addr = s->regs[GEM_RXQBASE]; 766e9f186e5SPeter A. G. Crosthwaite } else { 767288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 768e9f186e5SPeter A. G. Crosthwaite s->rx_desc_addr += 8; 769e9f186e5SPeter A. G. Crosthwaite } 77006c2fe95SPeter Crosthwaite gem_get_rx_desc(s); 7717cfd65e4SPeter Crosthwaite } 772e9f186e5SPeter A. G. Crosthwaite 773e9f186e5SPeter A. G. Crosthwaite /* Count it */ 774e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 775e9f186e5SPeter A. G. Crosthwaite 776e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 777ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_RXCMPL & ~(s->regs[GEM_IMR]); 778e9f186e5SPeter A. G. Crosthwaite 779e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 780e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 781e9f186e5SPeter A. G. Crosthwaite 782e9f186e5SPeter A. G. Crosthwaite return size; 783e9f186e5SPeter A. G. Crosthwaite } 784e9f186e5SPeter A. G. Crosthwaite 785e9f186e5SPeter A. G. Crosthwaite /* 786e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 787e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 788e9f186e5SPeter A. G. Crosthwaite */ 789448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 790e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 791e9f186e5SPeter A. G. Crosthwaite { 792e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 793e9f186e5SPeter A. G. Crosthwaite 794e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 795e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) | 796e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI]; 797e9f186e5SPeter A. G. Crosthwaite octets += bytes; 798e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXLO] = octets >> 32; 799e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI] = octets; 800e9f186e5SPeter A. G. Crosthwaite 801e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 802e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXCNT]++; 803e9f186e5SPeter A. G. Crosthwaite 804e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 805e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 806e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXBCNT]++; 807e9f186e5SPeter A. G. Crosthwaite } 808e9f186e5SPeter A. G. Crosthwaite 809e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 810e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 811e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXMCNT]++; 812e9f186e5SPeter A. G. Crosthwaite } 813e9f186e5SPeter A. G. Crosthwaite 814e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 815e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX64CNT]++; 816e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 817e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX65CNT]++; 818e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 819e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX128CNT]++; 820e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 821e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX256CNT]++; 822e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 823e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX512CNT]++; 824e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 825e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1024CNT]++; 826e9f186e5SPeter A. G. Crosthwaite } else { 827e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1519CNT]++; 828e9f186e5SPeter A. G. Crosthwaite } 829e9f186e5SPeter A. G. Crosthwaite } 830e9f186e5SPeter A. G. Crosthwaite 831e9f186e5SPeter A. G. Crosthwaite /* 832e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 833e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 834e9f186e5SPeter A. G. Crosthwaite */ 835448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 836e9f186e5SPeter A. G. Crosthwaite { 837e9f186e5SPeter A. G. Crosthwaite unsigned desc[2]; 838a8170e5eSAvi Kivity hwaddr packet_desc_addr; 839e9f186e5SPeter A. G. Crosthwaite uint8_t tx_packet[2048]; 840e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 841e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 842e9f186e5SPeter A. G. Crosthwaite 843e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 844e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 845e9f186e5SPeter A. G. Crosthwaite return; 846e9f186e5SPeter A. G. Crosthwaite } 847e9f186e5SPeter A. G. Crosthwaite 848e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 849e9f186e5SPeter A. G. Crosthwaite 8503048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 851e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 852e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 853e9f186e5SPeter A. G. Crosthwaite */ 854e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 855e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 856e9f186e5SPeter A. G. Crosthwaite 857e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 858e9f186e5SPeter A. G. Crosthwaite packet_desc_addr = s->tx_desc_addr; 859fa15286aSPeter Crosthwaite 860fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 861e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(packet_desc_addr, 862ef18c2f5SPeter Crosthwaite (uint8_t *)desc, sizeof(desc)); 863e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 864e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 865e9f186e5SPeter A. G. Crosthwaite 866e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 867e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 868e9f186e5SPeter A. G. Crosthwaite return; 869e9f186e5SPeter A. G. Crosthwaite } 870e9f186e5SPeter A. G. Crosthwaite print_gem_tx_desc(desc); 871e9f186e5SPeter A. G. Crosthwaite 872e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 873e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 874e9f186e5SPeter A. G. Crosthwaite */ 875e9f186e5SPeter A. G. Crosthwaite if ((tx_desc_get_buffer(desc) == 0) || 876e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 877080251a4SPeter Crosthwaite DB_PRINT("Invalid TX descriptor @ 0x%x\n", 878080251a4SPeter Crosthwaite (unsigned)packet_desc_addr); 879e9f186e5SPeter A. G. Crosthwaite break; 880e9f186e5SPeter A. G. Crosthwaite } 881e9f186e5SPeter A. G. Crosthwaite 882d7f05365SMichael S. Tsirkin if (tx_desc_get_length(desc) > sizeof(tx_packet) - (p - tx_packet)) { 883d7f05365SMichael S. Tsirkin DB_PRINT("TX descriptor @ 0x%x too large: size 0x%x space 0x%x\n", 884d7f05365SMichael S. Tsirkin (unsigned)packet_desc_addr, 885d7f05365SMichael S. Tsirkin (unsigned)tx_desc_get_length(desc), 886d7f05365SMichael S. Tsirkin sizeof(tx_packet) - (p - tx_packet)); 887d7f05365SMichael S. Tsirkin break; 888d7f05365SMichael S. Tsirkin } 889d7f05365SMichael S. Tsirkin 890e9f186e5SPeter A. G. Crosthwaite /* Gather this fragment of the packet from "dma memory" to our contig. 891e9f186e5SPeter A. G. Crosthwaite * buffer. 892e9f186e5SPeter A. G. Crosthwaite */ 893e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(tx_desc_get_buffer(desc), p, 894e9f186e5SPeter A. G. Crosthwaite tx_desc_get_length(desc)); 895e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 896e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 897e9f186e5SPeter A. G. Crosthwaite 898e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 899e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 9006ab57a6bSPeter Crosthwaite unsigned desc_first[2]; 9016ab57a6bSPeter Crosthwaite 902e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 903e9f186e5SPeter A. G. Crosthwaite * the processor. 904e9f186e5SPeter A. G. Crosthwaite */ 9056ab57a6bSPeter Crosthwaite cpu_physical_memory_read(s->tx_desc_addr, (uint8_t *)desc_first, 9066ab57a6bSPeter Crosthwaite sizeof(desc_first)); 9076ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 9086ab57a6bSPeter Crosthwaite cpu_physical_memory_write(s->tx_desc_addr, (uint8_t *)desc_first, 9096ab57a6bSPeter Crosthwaite sizeof(desc_first)); 9103048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 911e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 912e9f186e5SPeter A. G. Crosthwaite s->tx_desc_addr = s->regs[GEM_TXQBASE]; 913e9f186e5SPeter A. G. Crosthwaite } else { 914e9f186e5SPeter A. G. Crosthwaite s->tx_desc_addr = packet_desc_addr + 8; 915e9f186e5SPeter A. G. Crosthwaite } 916e9f186e5SPeter A. G. Crosthwaite DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr); 917e9f186e5SPeter A. G. Crosthwaite 918e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 919ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_TXCMPL & ~(s->regs[GEM_IMR]); 920e9f186e5SPeter A. G. Crosthwaite 921e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 922e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 923e9f186e5SPeter A. G. Crosthwaite 924e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 925e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) { 926e9f186e5SPeter A. G. Crosthwaite net_checksum_calculate(tx_packet, total_bytes); 927e9f186e5SPeter A. G. Crosthwaite } 928e9f186e5SPeter A. G. Crosthwaite 929e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 930e9f186e5SPeter A. G. Crosthwaite gem_transmit_updatestats(s, tx_packet, total_bytes); 931e9f186e5SPeter A. G. Crosthwaite 932e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 93324e822eaSPeter Crosthwaite if (s->phy_loop || (s->regs[GEM_NWCTRL] & GEM_NWCTRL_LOCALLOOP)) { 934b356f76dSJason Wang gem_receive(qemu_get_queue(s->nic), tx_packet, total_bytes); 935e9f186e5SPeter A. G. Crosthwaite } else { 936b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), tx_packet, 937b356f76dSJason Wang total_bytes); 938e9f186e5SPeter A. G. Crosthwaite } 939e9f186e5SPeter A. G. Crosthwaite 940e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 941e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 942e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 943e9f186e5SPeter A. G. Crosthwaite } 944e9f186e5SPeter A. G. Crosthwaite 945e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 946e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 947cbdab58dSAlistair Francis tx_desc_set_last(desc); 948e9f186e5SPeter A. G. Crosthwaite packet_desc_addr = s->regs[GEM_TXQBASE]; 949e9f186e5SPeter A. G. Crosthwaite } else { 950e9f186e5SPeter A. G. Crosthwaite packet_desc_addr += 8; 951e9f186e5SPeter A. G. Crosthwaite } 952fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 953e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(packet_desc_addr, 954ef18c2f5SPeter Crosthwaite (uint8_t *)desc, sizeof(desc)); 955e9f186e5SPeter A. G. Crosthwaite } 956e9f186e5SPeter A. G. Crosthwaite 957e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 958e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED; 959ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_TXUSED & ~(s->regs[GEM_IMR]); 960e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 961e9f186e5SPeter A. G. Crosthwaite } 962e9f186e5SPeter A. G. Crosthwaite } 963e9f186e5SPeter A. G. Crosthwaite 964448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 965e9f186e5SPeter A. G. Crosthwaite { 966e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 967e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 968e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 969e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 970e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 971e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 972e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 973e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 974e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 975e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 976e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 977e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 978e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 979e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 9807777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 981e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 982e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 983e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 984e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 985e9f186e5SPeter A. G. Crosthwaite 986e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 987e9f186e5SPeter A. G. Crosthwaite } 988e9f186e5SPeter A. G. Crosthwaite 989e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 990e9f186e5SPeter A. G. Crosthwaite { 99164eb9301SPeter Crosthwaite int i; 992448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 993afb4c51fSSebastian Huber const uint8_t *a; 994e9f186e5SPeter A. G. Crosthwaite 995e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 996e9f186e5SPeter A. G. Crosthwaite 997e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 998e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 999e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWCFG] = 0x00080000; 1000e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWSTATUS] = 0x00000006; 1001e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DMACFG] = 0x00020784; 1002e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] = 0x07ffffff; 1003e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPAUSE] = 0x0000ffff; 1004e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPARTIALSF] = 0x000003ff; 1005e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXPARTIALSF] = 0x000003ff; 1006e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_MODID] = 0x00020118; 1007e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF] = 0x02500111; 1008e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF2] = 0x2ab13fff; 1009e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF5] = 0x002f2145; 1010e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF6] = 0x00000200; 1011e9f186e5SPeter A. G. Crosthwaite 1012afb4c51fSSebastian Huber /* Set MAC address */ 1013afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1014afb4c51fSSebastian Huber s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1015afb4c51fSSebastian Huber s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8); 1016afb4c51fSSebastian Huber 101764eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 101864eb9301SPeter Crosthwaite s->sar_active[i] = false; 101964eb9301SPeter Crosthwaite } 102064eb9301SPeter Crosthwaite 1021e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1022e9f186e5SPeter A. G. Crosthwaite 1023e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1024e9f186e5SPeter A. G. Crosthwaite } 1025e9f186e5SPeter A. G. Crosthwaite 1026448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1027e9f186e5SPeter A. G. Crosthwaite { 1028e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1029e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1030e9f186e5SPeter A. G. Crosthwaite } 1031e9f186e5SPeter A. G. Crosthwaite 1032448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1033e9f186e5SPeter A. G. Crosthwaite { 1034e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1035e9f186e5SPeter A. G. Crosthwaite 1036e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1037e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1038e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1039e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1040e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1041e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1042e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1043e9f186e5SPeter A. G. Crosthwaite } 1044e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1045e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 1046e9f186e5SPeter A. G. Crosthwaite val &= ~PHY_REG_CONTROL_ANEG; 1047e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1048e9f186e5SPeter A. G. Crosthwaite } 1049e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1050e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1051e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1052e9f186e5SPeter A. G. Crosthwaite } else { 1053e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1054e9f186e5SPeter A. G. Crosthwaite } 1055e9f186e5SPeter A. G. Crosthwaite break; 1056e9f186e5SPeter A. G. Crosthwaite } 1057e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1058e9f186e5SPeter A. G. Crosthwaite } 1059e9f186e5SPeter A. G. Crosthwaite 1060e9f186e5SPeter A. G. Crosthwaite /* 1061e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1062e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1063e9f186e5SPeter A. G. Crosthwaite */ 1064a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1065e9f186e5SPeter A. G. Crosthwaite { 1066448f19e2SPeter Crosthwaite CadenceGEMState *s; 1067e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 1068e9f186e5SPeter A. G. Crosthwaite 1069448f19e2SPeter Crosthwaite s = (CadenceGEMState *)opaque; 1070e9f186e5SPeter A. G. Crosthwaite 1071e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1072e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1073e9f186e5SPeter A. G. Crosthwaite 1074080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1075e9f186e5SPeter A. G. Crosthwaite 1076e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1077e9f186e5SPeter A. G. Crosthwaite case GEM_ISR: 1078080251a4SPeter Crosthwaite DB_PRINT("lowering irq on ISR read\n"); 1079e9f186e5SPeter A. G. Crosthwaite qemu_set_irq(s->irq, 0); 1080e9f186e5SPeter A. G. Crosthwaite break; 1081e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1082e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1083e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1084e9f186e5SPeter A. G. Crosthwaite 1085e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 108655389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1087e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1088e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1089e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1090e9f186e5SPeter A. G. Crosthwaite } else { 1091e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1092e9f186e5SPeter A. G. Crosthwaite } 1093e9f186e5SPeter A. G. Crosthwaite } 1094e9f186e5SPeter A. G. Crosthwaite break; 1095e9f186e5SPeter A. G. Crosthwaite } 1096e9f186e5SPeter A. G. Crosthwaite 1097e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1098e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1099e9f186e5SPeter A. G. Crosthwaite 1100e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1101e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1102e9f186e5SPeter A. G. Crosthwaite 1103e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 1104e9f186e5SPeter A. G. Crosthwaite return retval; 1105e9f186e5SPeter A. G. Crosthwaite } 1106e9f186e5SPeter A. G. Crosthwaite 1107e9f186e5SPeter A. G. Crosthwaite /* 1108e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1109e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1110e9f186e5SPeter A. G. Crosthwaite */ 1111a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1112e9f186e5SPeter A. G. Crosthwaite unsigned size) 1113e9f186e5SPeter A. G. Crosthwaite { 1114448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1115e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 1116e9f186e5SPeter A. G. Crosthwaite 1117080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1118e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1119e9f186e5SPeter A. G. Crosthwaite 1120e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1121e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1122e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1123e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1124e9f186e5SPeter A. G. Crosthwaite 1125e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1126e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1127e2314fdaSPeter Crosthwaite 1128e2314fdaSPeter Crosthwaite /* do w1c */ 1129e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1130e9f186e5SPeter A. G. Crosthwaite 1131e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1132e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1133e9f186e5SPeter A. G. Crosthwaite case GEM_NWCTRL: 113406c2fe95SPeter Crosthwaite if (val & GEM_NWCTRL_RXENA) { 113506c2fe95SPeter Crosthwaite gem_get_rx_desc(s); 113606c2fe95SPeter Crosthwaite } 1137e9f186e5SPeter A. G. Crosthwaite if (val & GEM_NWCTRL_TXSTART) { 1138e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1139e9f186e5SPeter A. G. Crosthwaite } 1140e9f186e5SPeter A. G. Crosthwaite if (!(val & GEM_NWCTRL_TXENA)) { 1141e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 1142e9f186e5SPeter A. G. Crosthwaite s->tx_desc_addr = s->regs[GEM_TXQBASE]; 1143e9f186e5SPeter A. G. Crosthwaite } 11448202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1145e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1146e3f9d31cSPeter Crosthwaite } 1147e9f186e5SPeter A. G. Crosthwaite break; 1148e9f186e5SPeter A. G. Crosthwaite 1149e9f186e5SPeter A. G. Crosthwaite case GEM_TXSTATUS: 1150e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1151e9f186e5SPeter A. G. Crosthwaite break; 1152e9f186e5SPeter A. G. Crosthwaite case GEM_RXQBASE: 1153e9f186e5SPeter A. G. Crosthwaite s->rx_desc_addr = val; 1154e9f186e5SPeter A. G. Crosthwaite break; 1155e9f186e5SPeter A. G. Crosthwaite case GEM_TXQBASE: 1156e9f186e5SPeter A. G. Crosthwaite s->tx_desc_addr = val; 1157e9f186e5SPeter A. G. Crosthwaite break; 1158e9f186e5SPeter A. G. Crosthwaite case GEM_RXSTATUS: 1159e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1160e9f186e5SPeter A. G. Crosthwaite break; 1161e9f186e5SPeter A. G. Crosthwaite case GEM_IER: 1162e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] &= ~val; 1163e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1164e9f186e5SPeter A. G. Crosthwaite break; 1165e9f186e5SPeter A. G. Crosthwaite case GEM_IDR: 1166e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] |= val; 1167e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1168e9f186e5SPeter A. G. Crosthwaite break; 116964eb9301SPeter Crosthwaite case GEM_SPADDR1LO: 117064eb9301SPeter Crosthwaite case GEM_SPADDR2LO: 117164eb9301SPeter Crosthwaite case GEM_SPADDR3LO: 117264eb9301SPeter Crosthwaite case GEM_SPADDR4LO: 117364eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false; 117464eb9301SPeter Crosthwaite break; 117564eb9301SPeter Crosthwaite case GEM_SPADDR1HI: 117664eb9301SPeter Crosthwaite case GEM_SPADDR2HI: 117764eb9301SPeter Crosthwaite case GEM_SPADDR3HI: 117864eb9301SPeter Crosthwaite case GEM_SPADDR4HI: 117964eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true; 118064eb9301SPeter Crosthwaite break; 1181e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1182e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1183e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1184e9f186e5SPeter A. G. Crosthwaite 1185e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 118655389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1187e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1188e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1189e9f186e5SPeter A. G. Crosthwaite } 1190e9f186e5SPeter A. G. Crosthwaite } 1191e9f186e5SPeter A. G. Crosthwaite break; 1192e9f186e5SPeter A. G. Crosthwaite } 1193e9f186e5SPeter A. G. Crosthwaite 1194e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1195e9f186e5SPeter A. G. Crosthwaite } 1196e9f186e5SPeter A. G. Crosthwaite 1197e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1198e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1199e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1200e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1201e9f186e5SPeter A. G. Crosthwaite }; 1202e9f186e5SPeter A. G. Crosthwaite 12034e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1204e9f186e5SPeter A. G. Crosthwaite { 1205e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1206cc1f0f45SJason Wang phy_update_link(qemu_get_nic_opaque(nc)); 1207e9f186e5SPeter A. G. Crosthwaite } 1208e9f186e5SPeter A. G. Crosthwaite 1209e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1210*f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1211e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1212e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1213e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1214e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1215e9f186e5SPeter A. G. Crosthwaite }; 1216e9f186e5SPeter A. G. Crosthwaite 1217318643beSAndreas Färber static int gem_init(SysBusDevice *sbd) 1218e9f186e5SPeter A. G. Crosthwaite { 1219318643beSAndreas Färber DeviceState *dev = DEVICE(sbd); 1220448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 1221e9f186e5SPeter A. G. Crosthwaite 1222e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1223e9f186e5SPeter A. G. Crosthwaite 1224e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1225eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1226eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1227318643beSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 1228318643beSAndreas Färber sysbus_init_irq(sbd, &s->irq); 1229e9f186e5SPeter A. G. Crosthwaite qemu_macaddr_default_if_unset(&s->conf.macaddr); 1230e9f186e5SPeter A. G. Crosthwaite 1231e9f186e5SPeter A. G. Crosthwaite s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1232318643beSAndreas Färber object_get_typename(OBJECT(dev)), dev->id, s); 1233e9f186e5SPeter A. G. Crosthwaite 1234e9f186e5SPeter A. G. Crosthwaite return 0; 1235e9f186e5SPeter A. G. Crosthwaite } 1236e9f186e5SPeter A. G. Crosthwaite 1237e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1238e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 123964eb9301SPeter Crosthwaite .version_id = 2, 124064eb9301SPeter Crosthwaite .minimum_version_id = 2, 1241e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1242448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1243448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1244448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 1245448f19e2SPeter Crosthwaite VMSTATE_UINT32(rx_desc_addr, CadenceGEMState), 1246448f19e2SPeter Crosthwaite VMSTATE_UINT32(tx_desc_addr, CadenceGEMState), 1247448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 124817cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1249e9f186e5SPeter A. G. Crosthwaite } 1250e9f186e5SPeter A. G. Crosthwaite }; 1251e9f186e5SPeter A. G. Crosthwaite 1252e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1253448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 1254e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1255e9f186e5SPeter A. G. Crosthwaite }; 1256e9f186e5SPeter A. G. Crosthwaite 1257e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1258e9f186e5SPeter A. G. Crosthwaite { 1259e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1260e9f186e5SPeter A. G. Crosthwaite SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 1261e9f186e5SPeter A. G. Crosthwaite 1262e9f186e5SPeter A. G. Crosthwaite sdc->init = gem_init; 1263e9f186e5SPeter A. G. Crosthwaite dc->props = gem_properties; 1264e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1265e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1266e9f186e5SPeter A. G. Crosthwaite } 1267e9f186e5SPeter A. G. Crosthwaite 12688c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1269318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1270e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1271448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1272318643beSAndreas Färber .class_init = gem_class_init, 1273e9f186e5SPeter A. G. Crosthwaite }; 1274e9f186e5SPeter A. G. Crosthwaite 1275e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1276e9f186e5SPeter A. G. Crosthwaite { 1277e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1278e9f186e5SPeter A. G. Crosthwaite } 1279e9f186e5SPeter A. G. Crosthwaite 1280e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1281