1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 28f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 292bf57f73SAlistair Francis #include "qapi/error.h" 30*e8e49943SAlistair Francis #include "qemu/log.h" 31e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 32e9f186e5SPeter A. G. Crosthwaite 33e9f186e5SPeter A. G. Crosthwaite #ifdef CADENCE_GEM_ERR_DEBUG 34e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 35e9f186e5SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 36e9f186e5SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 37e9f186e5SPeter A. G. Crosthwaite } while (0); 38e9f186e5SPeter A. G. Crosthwaite #else 39e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) 40e9f186e5SPeter A. G. Crosthwaite #endif 41e9f186e5SPeter A. G. Crosthwaite 42e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL (0x00000000/4) /* Network Control reg */ 43e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG (0x00000004/4) /* Network Config reg */ 44e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS (0x00000008/4) /* Network Status reg */ 45e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO (0x0000000C/4) /* User IO reg */ 46e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG (0x00000010/4) /* DMA Control reg */ 47e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS (0x00000014/4) /* TX Status reg */ 48e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE (0x00000018/4) /* RX Q Base address reg */ 49e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE (0x0000001C/4) /* TX Q Base address reg */ 50e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS (0x00000020/4) /* RX Status reg */ 51e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR (0x00000024/4) /* Interrupt Status reg */ 52e9f186e5SPeter A. G. Crosthwaite #define GEM_IER (0x00000028/4) /* Interrupt Enable reg */ 53e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR (0x0000002C/4) /* Interrupt Disable reg */ 54e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR (0x00000030/4) /* Interrupt Mask reg */ 553048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC (0x00000034/4) /* Phy Maintenance reg */ 56e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE (0x00000038/4) /* RX Pause Time reg */ 57e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE (0x0000003C/4) /* TX Pause Time reg */ 58e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF (0x00000040/4) /* TX Partial Store and Forward */ 59e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF (0x00000044/4) /* RX Partial Store and Forward */ 60e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO (0x00000080/4) /* Hash Low address reg */ 61e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI (0x00000084/4) /* Hash High address reg */ 62e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO (0x00000088/4) /* Specific addr 1 low reg */ 63e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI (0x0000008C/4) /* Specific addr 1 high reg */ 64e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO (0x00000090/4) /* Specific addr 2 low reg */ 65e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI (0x00000094/4) /* Specific addr 2 high reg */ 66e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO (0x00000098/4) /* Specific addr 3 low reg */ 67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI (0x0000009C/4) /* Specific addr 3 high reg */ 68e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO (0x000000A0/4) /* Specific addr 4 low reg */ 69e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI (0x000000A4/4) /* Specific addr 4 high reg */ 70e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1 (0x000000A8/4) /* Type ID1 Match reg */ 71e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2 (0x000000AC/4) /* Type ID2 Match reg */ 72e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3 (0x000000B0/4) /* Type ID3 Match reg */ 73e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4 (0x000000B4/4) /* Type ID4 Match reg */ 74e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN (0x000000B8/4) /* Wake on LAN reg */ 75e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH (0x000000BC/4) /* IPG Stretch reg */ 76e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN (0x000000C0/4) /* Stacked VLAN reg */ 77e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID (0x000000FC/4) /* Module ID reg */ 78e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO (0x00000100/4) /* Octects transmitted Low reg */ 79e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI (0x00000104/4) /* Octects transmitted High reg */ 80e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT (0x00000108/4) /* Error-free Frames transmitted */ 81e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT (0x0000010C/4) /* Error-free Broadcast Frames */ 82e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT (0x00000110/4) /* Error-free Multicast Frame */ 83e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT (0x00000114/4) /* Pause Frames Transmitted */ 84e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT (0x00000118/4) /* Error-free 64 TX */ 85e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT (0x0000011C/4) /* Error-free 65-127 TX */ 86e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT (0x00000120/4) /* Error-free 128-255 TX */ 87e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT (0x00000124/4) /* Error-free 256-511 */ 88e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT (0x00000128/4) /* Error-free 512-1023 TX */ 89e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT (0x0000012C/4) /* Error-free 1024-1518 TX */ 90e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT (0x00000130/4) /* Error-free larger than 1519 TX */ 91e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT (0x00000134/4) /* TX under run error counter */ 92e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138/4) /* Single Collision Frames */ 93e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT (0x0000013C/4) /* Multiple Collision Frames */ 94e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140/4) /* Excessive Collision Frames */ 95e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT (0x00000144/4) /* Late Collision Frames */ 96e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT (0x00000148/4) /* Deferred Transmission Frames */ 97e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT (0x0000014C/4) /* Carrier Sense Error Counter */ 98e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO (0x00000150/4) /* Octects Received register Low */ 99e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI (0x00000154/4) /* Octects Received register High */ 100e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT (0x00000158/4) /* Error-free Frames Received */ 101e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT (0x0000015C/4) /* Error-free Broadcast Frames RX */ 102e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT (0x00000160/4) /* Error-free Multicast Frames RX */ 103e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT (0x00000164/4) /* Pause Frames Received Counter */ 104e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT (0x00000168/4) /* Error-free 64 byte Frames RX */ 105e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT (0x0000016C/4) /* Error-free 65-127B Frames RX */ 106e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT (0x00000170/4) /* Error-free 128-255B Frames RX */ 107e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT (0x00000174/4) /* Error-free 256-512B Frames RX */ 108e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT (0x00000178/4) /* Error-free 512-1023B Frames RX */ 109e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT (0x0000017C/4) /* Error-free 1024-1518B Frames RX */ 110e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT (0x00000180/4) /* Error-free 1519-max Frames RX */ 111e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT (0x00000184/4) /* Undersize Frames Received */ 112e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT (0x00000188/4) /* Oversize Frames Received */ 113e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT (0x0000018C/4) /* Jabbers Received Counter */ 114e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT (0x00000190/4) /* Frame Check seq. Error Counter */ 115e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT (0x00000194/4) /* Length Field Error Counter */ 116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT (0x00000198/4) /* Symbol Error Counter */ 117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C/4) /* Alignment Error Counter */ 118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT (0x000001A0/4) /* Receive Resource Error Counter */ 119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT (0x000001A4/4) /* Receive Overrun Counter */ 120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXIPCSERRCNT (0x000001A8/4) /* IP header Checksum Error Counter */ 121e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT (0x000001AC/4) /* TCP Checksum Error Counter */ 122e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT (0x000001B0/4) /* UDP Checksum Error Counter */ 123e9f186e5SPeter A. G. Crosthwaite 124e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S (0x000001D0/4) /* 1588 Timer Seconds */ 125e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS (0x000001D4/4) /* 1588 Timer Nanoseconds */ 126e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ (0x000001D8/4) /* 1588 Timer Adjust */ 127e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC (0x000001DC/4) /* 1588 Timer Increment */ 128e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS (0x000001E0/4) /* PTP Event Frame Transmitted (s) */ 129e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXNS (0x000001E4/4) /* PTP Event Frame Transmitted (ns) */ 130e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS (0x000001E8/4) /* PTP Event Frame Received (s) */ 131e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS (0x000001EC/4) /* PTP Event Frame Received (ns) */ 132e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS (0x000001E0/4) /* PTP Peer Frame Transmitted (s) */ 133e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS (0x000001E4/4) /* PTP Peer Frame Transmitted (ns) */ 134e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS (0x000001E8/4) /* PTP Peer Frame Received (s) */ 135e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS (0x000001EC/4) /* PTP Peer Frame Received (ns) */ 136e9f186e5SPeter A. G. Crosthwaite 137e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 138e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF (0x00000280/4) 139e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2 (0x00000284/4) 140e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3 (0x00000288/4) 141e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4 (0x0000028C/4) 142e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5 (0x00000290/4) 143e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6 (0x00000294/4) 144e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7 (0x00000298/4) 145e9f186e5SPeter A. G. Crosthwaite 146*e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0 (0x00000500 / 4) 147*e8e49943SAlistair Francis 148*e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE (1 << 29) 149*e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE (1 << 28) 150*e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT (12) 151*e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1) 152*e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT (4) 153*e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1) 154*e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT (0) 155*e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH (3 - GEM_ST1R_QUEUE_SHIFT + 1) 156*e8e49943SAlistair Francis 157*e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0 (0x00000540 / 4) 158*e8e49943SAlistair Francis 159*e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE (1 << 18) 160*e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT (13) 161*e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH (17 - GEM_ST2R_COMPARE_A_SHIFT + 1) 162*e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE (1 << 12) 163*e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT (9) 164*e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \ 165*e8e49943SAlistair Francis + 1) 166*e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT (0) 167*e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH (3 - GEM_ST2R_QUEUE_SHIFT + 1) 168*e8e49943SAlistair Francis 169*e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 (0x000006e0 / 4) 170*e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0 (0x00000700 / 4) 171*e8e49943SAlistair Francis 172*e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT (7) 173*e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1) 174*e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT (0) 175*e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1) 176*e8e49943SAlistair Francis 177e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 178e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART 0x00000200 /* Transmit Enable */ 179e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA 0x00000008 /* Transmit Enable */ 180e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA 0x00000004 /* Receive Enable */ 181e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP 0x00000002 /* Local Loopback */ 182e9f186e5SPeter A. G. Crosthwaite 183e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS 0x00020000 /* Strip FCS field */ 1843048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC 0x00010000 /* Discard RX frames with len err */ 185e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M 0x0000C000 /* Receive buffer offset mask */ 186e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S 14 /* Receive buffer offset shift */ 187e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH 0x00000080 /* accept unicast if hash match */ 188e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH 0x00000040 /* accept multicast if hash match */ 189e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ 190e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ 191e9f186e5SPeter A. G. Crosthwaite 1922801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ 193e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ 194e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 195e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */ 196e9f186e5SPeter A. G. Crosthwaite 197e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 198e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 199e9f186e5SPeter A. G. Crosthwaite 200e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 201e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 202e9f186e5SPeter A. G. Crosthwaite 203e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 204e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 205e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 206e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 207e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 208e9f186e5SPeter A. G. Crosthwaite 209e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 210e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 211e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 212e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 213e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 214e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 215e9f186e5SPeter A. G. Crosthwaite 216e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 217e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS 23 /* PHY address we will emulate a device at */ 218e9f186e5SPeter A. G. Crosthwaite 219e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 220e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 221e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 222e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 223e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 224e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 225e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 226e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 227e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 228e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 229e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 230e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 231e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 232e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 233e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 234e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 235e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 236e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 237e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 238e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 239e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 240e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 241e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 242e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 243e9f186e5SPeter A. G. Crosthwaite 244e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 245e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 246e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 247e9f186e5SPeter A. G. Crosthwaite 248e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 249e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 250e9f186e5SPeter A. G. Crosthwaite 251e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 252e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 253e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 254e9f186e5SPeter A. G. Crosthwaite 255e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 25663af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 25763af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 25863af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 25963af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 26063af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 26163af1e0cSPeter Crosthwaite 26263af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 263e9f186e5SPeter A. G. Crosthwaite 264e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 265e9f186e5SPeter A. G. Crosthwaite 266e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 267e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 268e9f186e5SPeter A. G. Crosthwaite 269e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 270e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 271e9f186e5SPeter A. G. Crosthwaite 272e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 273e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 274e9f186e5SPeter A. G. Crosthwaite 27563af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 27663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 277a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 27863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 27963af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 28063af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 28163af1e0cSPeter Crosthwaite 282e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 283e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 284e9f186e5SPeter A. G. Crosthwaite 285e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_buffer(unsigned *desc) 286e9f186e5SPeter A. G. Crosthwaite { 287e9f186e5SPeter A. G. Crosthwaite return desc[0]; 288e9f186e5SPeter A. G. Crosthwaite } 289e9f186e5SPeter A. G. Crosthwaite 290e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_used(unsigned *desc) 291e9f186e5SPeter A. G. Crosthwaite { 292e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 293e9f186e5SPeter A. G. Crosthwaite } 294e9f186e5SPeter A. G. Crosthwaite 295e9f186e5SPeter A. G. Crosthwaite static inline void tx_desc_set_used(unsigned *desc) 296e9f186e5SPeter A. G. Crosthwaite { 297e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 298e9f186e5SPeter A. G. Crosthwaite } 299e9f186e5SPeter A. G. Crosthwaite 300e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_wrap(unsigned *desc) 301e9f186e5SPeter A. G. Crosthwaite { 302e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 303e9f186e5SPeter A. G. Crosthwaite } 304e9f186e5SPeter A. G. Crosthwaite 305e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_last(unsigned *desc) 306e9f186e5SPeter A. G. Crosthwaite { 307e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 308e9f186e5SPeter A. G. Crosthwaite } 309e9f186e5SPeter A. G. Crosthwaite 310cbdab58dSAlistair Francis static inline void tx_desc_set_last(unsigned *desc) 311cbdab58dSAlistair Francis { 312cbdab58dSAlistair Francis desc[1] |= DESC_1_TX_LAST; 313cbdab58dSAlistair Francis } 314cbdab58dSAlistair Francis 315e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_length(unsigned *desc) 316e9f186e5SPeter A. G. Crosthwaite { 317e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 318e9f186e5SPeter A. G. Crosthwaite } 319e9f186e5SPeter A. G. Crosthwaite 320e9f186e5SPeter A. G. Crosthwaite static inline void print_gem_tx_desc(unsigned *desc) 321e9f186e5SPeter A. G. Crosthwaite { 322e9f186e5SPeter A. G. Crosthwaite DB_PRINT("TXDESC:\n"); 323e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 324e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 325e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 326e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 327e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 328e9f186e5SPeter A. G. Crosthwaite } 329e9f186e5SPeter A. G. Crosthwaite 330e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_buffer(unsigned *desc) 331e9f186e5SPeter A. G. Crosthwaite { 332e9f186e5SPeter A. G. Crosthwaite return desc[0] & ~0x3UL; 333e9f186e5SPeter A. G. Crosthwaite } 334e9f186e5SPeter A. G. Crosthwaite 335e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_wrap(unsigned *desc) 336e9f186e5SPeter A. G. Crosthwaite { 337e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 338e9f186e5SPeter A. G. Crosthwaite } 339e9f186e5SPeter A. G. Crosthwaite 340e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_ownership(unsigned *desc) 341e9f186e5SPeter A. G. Crosthwaite { 342e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 343e9f186e5SPeter A. G. Crosthwaite } 344e9f186e5SPeter A. G. Crosthwaite 345e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_ownership(unsigned *desc) 346e9f186e5SPeter A. G. Crosthwaite { 347e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 348e9f186e5SPeter A. G. Crosthwaite } 349e9f186e5SPeter A. G. Crosthwaite 350e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_sof(unsigned *desc) 351e9f186e5SPeter A. G. Crosthwaite { 352e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 353e9f186e5SPeter A. G. Crosthwaite } 354e9f186e5SPeter A. G. Crosthwaite 355e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_eof(unsigned *desc) 356e9f186e5SPeter A. G. Crosthwaite { 357e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 358e9f186e5SPeter A. G. Crosthwaite } 359e9f186e5SPeter A. G. Crosthwaite 360e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_length(unsigned *desc, unsigned len) 361e9f186e5SPeter A. G. Crosthwaite { 362e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 363e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 364e9f186e5SPeter A. G. Crosthwaite } 365e9f186e5SPeter A. G. Crosthwaite 36663af1e0cSPeter Crosthwaite static inline void rx_desc_set_broadcast(unsigned *desc) 36763af1e0cSPeter Crosthwaite { 36863af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 36963af1e0cSPeter Crosthwaite } 37063af1e0cSPeter Crosthwaite 37163af1e0cSPeter Crosthwaite static inline void rx_desc_set_unicast_hash(unsigned *desc) 37263af1e0cSPeter Crosthwaite { 37363af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 37463af1e0cSPeter Crosthwaite } 37563af1e0cSPeter Crosthwaite 37663af1e0cSPeter Crosthwaite static inline void rx_desc_set_multicast_hash(unsigned *desc) 37763af1e0cSPeter Crosthwaite { 37863af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 37963af1e0cSPeter Crosthwaite } 38063af1e0cSPeter Crosthwaite 38163af1e0cSPeter Crosthwaite static inline void rx_desc_set_sar(unsigned *desc, int sar_idx) 38263af1e0cSPeter Crosthwaite { 38363af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 38463af1e0cSPeter Crosthwaite sar_idx); 385a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 38663af1e0cSPeter Crosthwaite } 38763af1e0cSPeter Crosthwaite 388e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 3896a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 390e9f186e5SPeter A. G. Crosthwaite 391e9f186e5SPeter A. G. Crosthwaite /* 392e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 393e9f186e5SPeter A. G. Crosthwaite * One time initialization. 394e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 395e9f186e5SPeter A. G. Crosthwaite */ 396448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 397e9f186e5SPeter A. G. Crosthwaite { 398e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 399e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 400e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWCTRL] = 0xFFF80000; 401e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; 402e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_DMACFG] = 0xFE00F000; 403e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; 404e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXQBASE] = 0x00000003; 405e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXQBASE] = 0x00000003; 406e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0; 407e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_ISR] = 0xFFFFFFFF; 408e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_IMR] = 0xFFFFFFFF; 409e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_MODID] = 0xFFFFFFFF; 410e9f186e5SPeter A. G. Crosthwaite 411e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 412e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 413e9f186e5SPeter A. G. Crosthwaite s->regs_rtc[GEM_ISR] = 0xFFFFFFFF; 414e9f186e5SPeter A. G. Crosthwaite 415e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 416e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 417e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_TXSTATUS] = 0x000001F7; 418e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_RXSTATUS] = 0x0000000F; 419e9f186e5SPeter A. G. Crosthwaite 420e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 421e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 422e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_NWCTRL] = 0x00073E60; 423e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IER] = 0x07FFFFFF; 424e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IDR] = 0x07FFFFFF; 425e9f186e5SPeter A. G. Crosthwaite } 426e9f186e5SPeter A. G. Crosthwaite 427e9f186e5SPeter A. G. Crosthwaite /* 428e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 429e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 430e9f186e5SPeter A. G. Crosthwaite */ 431448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 432e9f186e5SPeter A. G. Crosthwaite { 433b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 434e9f186e5SPeter A. G. Crosthwaite 435e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 436b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 437e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 438e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 439e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 440e9f186e5SPeter A. G. Crosthwaite } else { 441e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 442e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 443e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 444e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 445e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 446e9f186e5SPeter A. G. Crosthwaite } 447e9f186e5SPeter A. G. Crosthwaite } 448e9f186e5SPeter A. G. Crosthwaite 4494e68f7a0SStefan Hajnoczi static int gem_can_receive(NetClientState *nc) 450e9f186e5SPeter A. G. Crosthwaite { 451448f19e2SPeter Crosthwaite CadenceGEMState *s; 452e9f186e5SPeter A. G. Crosthwaite 453cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 454e9f186e5SPeter A. G. Crosthwaite 455e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 456e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) { 4573ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 4583ae5725fSPeter Crosthwaite s->can_rx_state = 1; 4593ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 4603ae5725fSPeter Crosthwaite } 461e9f186e5SPeter A. G. Crosthwaite return 0; 462e9f186e5SPeter A. G. Crosthwaite } 463e9f186e5SPeter A. G. Crosthwaite 4642bf57f73SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[0]) == 1) { 4658202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 4668202aa53SPeter Crosthwaite s->can_rx_state = 2; 4678202aa53SPeter Crosthwaite DB_PRINT("can't receive - busy buffer descriptor 0x%x\n", 4682bf57f73SAlistair Francis s->rx_desc_addr[0]); 4698202aa53SPeter Crosthwaite } 4708202aa53SPeter Crosthwaite return 0; 4718202aa53SPeter Crosthwaite } 4728202aa53SPeter Crosthwaite 4733ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 4743ae5725fSPeter Crosthwaite s->can_rx_state = 0; 4752bf57f73SAlistair Francis DB_PRINT("can receive 0x%x\n", s->rx_desc_addr[0]); 4763ae5725fSPeter Crosthwaite } 477e9f186e5SPeter A. G. Crosthwaite return 1; 478e9f186e5SPeter A. G. Crosthwaite } 479e9f186e5SPeter A. G. Crosthwaite 480e9f186e5SPeter A. G. Crosthwaite /* 481e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 482e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 483e9f186e5SPeter A. G. Crosthwaite */ 484448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 485e9f186e5SPeter A. G. Crosthwaite { 486e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_ISR]) { 487e9f186e5SPeter A. G. Crosthwaite DB_PRINT("asserting int. (0x%08x)\n", s->regs[GEM_ISR]); 4882bf57f73SAlistair Francis qemu_set_irq(s->irq[0], 1); 489e9f186e5SPeter A. G. Crosthwaite } 490e9f186e5SPeter A. G. Crosthwaite } 491e9f186e5SPeter A. G. Crosthwaite 492e9f186e5SPeter A. G. Crosthwaite /* 493e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 494e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 495e9f186e5SPeter A. G. Crosthwaite */ 496448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 497e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 498e9f186e5SPeter A. G. Crosthwaite { 499e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 500e9f186e5SPeter A. G. Crosthwaite 501e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 502e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) | 503e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI]; 504e9f186e5SPeter A. G. Crosthwaite octets += bytes; 505e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXLO] = octets >> 32; 506e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI] = octets; 507e9f186e5SPeter A. G. Crosthwaite 508e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 509e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXCNT]++; 510e9f186e5SPeter A. G. Crosthwaite 511e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 512e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 513e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXBROADCNT]++; 514e9f186e5SPeter A. G. Crosthwaite } 515e9f186e5SPeter A. G. Crosthwaite 516e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 517e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 518e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXMULTICNT]++; 519e9f186e5SPeter A. G. Crosthwaite } 520e9f186e5SPeter A. G. Crosthwaite 521e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 522e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX64CNT]++; 523e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 524e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX65CNT]++; 525e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 526e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX128CNT]++; 527e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 528e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX256CNT]++; 529e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 530e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX512CNT]++; 531e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 532e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1024CNT]++; 533e9f186e5SPeter A. G. Crosthwaite } else { 534e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1519CNT]++; 535e9f186e5SPeter A. G. Crosthwaite } 536e9f186e5SPeter A. G. Crosthwaite } 537e9f186e5SPeter A. G. Crosthwaite 538e9f186e5SPeter A. G. Crosthwaite /* 539e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 540e9f186e5SPeter A. G. Crosthwaite */ 541e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 542e9f186e5SPeter A. G. Crosthwaite { 543e9f186e5SPeter A. G. Crosthwaite unsigned byte; 544e9f186e5SPeter A. G. Crosthwaite 545e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 546e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 547e9f186e5SPeter A. G. Crosthwaite byte &= 1; 548e9f186e5SPeter A. G. Crosthwaite 549e9f186e5SPeter A. G. Crosthwaite return byte; 550e9f186e5SPeter A. G. Crosthwaite } 551e9f186e5SPeter A. G. Crosthwaite 552e9f186e5SPeter A. G. Crosthwaite /* 553e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 554e9f186e5SPeter A. G. Crosthwaite */ 555e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 556e9f186e5SPeter A. G. Crosthwaite { 557e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 558e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 559e9f186e5SPeter A. G. Crosthwaite 560e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 561e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 562e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 563e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 564e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 565e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 566e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 567e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 568e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 569e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 570e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 571e9f186e5SPeter A. G. Crosthwaite mac_bit--; 572e9f186e5SPeter A. G. Crosthwaite } 573e9f186e5SPeter A. G. Crosthwaite 574e9f186e5SPeter A. G. Crosthwaite return hash_index; 575e9f186e5SPeter A. G. Crosthwaite } 576e9f186e5SPeter A. G. Crosthwaite 577e9f186e5SPeter A. G. Crosthwaite /* 578e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 579e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 580e9f186e5SPeter A. G. Crosthwaite * Returns: 581e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 58263af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 58363af1e0cSPeter Crosthwaite * others for various other modes of accept: 58463af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 58563af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 586e9f186e5SPeter A. G. Crosthwaite */ 587448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 588e9f186e5SPeter A. G. Crosthwaite { 589e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 590e9f186e5SPeter A. G. Crosthwaite int i; 591e9f186e5SPeter A. G. Crosthwaite 592e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 593e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) { 59463af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 595e9f186e5SPeter A. G. Crosthwaite } 596e9f186e5SPeter A. G. Crosthwaite 597e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 598e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 599e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) { 600e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 601e9f186e5SPeter A. G. Crosthwaite } 60263af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 603e9f186e5SPeter A. G. Crosthwaite } 604e9f186e5SPeter A. G. Crosthwaite 605e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 606e9f186e5SPeter A. G. Crosthwaite if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) || 607e9f186e5SPeter A. G. Crosthwaite (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) { 608e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 609e9f186e5SPeter A. G. Crosthwaite 610e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 611e9f186e5SPeter A. G. Crosthwaite if (hash_index < 32) { 612e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHLO] & (1<<hash_index)) { 61363af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 61463af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 615e9f186e5SPeter A. G. Crosthwaite } 616e9f186e5SPeter A. G. Crosthwaite } else { 617e9f186e5SPeter A. G. Crosthwaite hash_index -= 32; 618e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHHI] & (1<<hash_index)) { 61963af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 62063af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 621e9f186e5SPeter A. G. Crosthwaite } 622e9f186e5SPeter A. G. Crosthwaite } 623e9f186e5SPeter A. G. Crosthwaite } 624e9f186e5SPeter A. G. Crosthwaite 625e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 626e9f186e5SPeter A. G. Crosthwaite gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]); 62763af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 62864eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 62963af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 630e9f186e5SPeter A. G. Crosthwaite } 631e9f186e5SPeter A. G. Crosthwaite } 632e9f186e5SPeter A. G. Crosthwaite 633e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 634e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 635e9f186e5SPeter A. G. Crosthwaite } 636e9f186e5SPeter A. G. Crosthwaite 637*e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 638*e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 639*e8e49943SAlistair Francis unsigned rxbufsize) 640*e8e49943SAlistair Francis { 641*e8e49943SAlistair Francis uint32_t reg; 642*e8e49943SAlistair Francis bool matched, mismatched; 643*e8e49943SAlistair Francis int i, j; 644*e8e49943SAlistair Francis 645*e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 646*e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i]; 647*e8e49943SAlistair Francis matched = false; 648*e8e49943SAlistair Francis mismatched = false; 649*e8e49943SAlistair Francis 650*e8e49943SAlistair Francis /* Screening is based on UDP Port */ 651*e8e49943SAlistair Francis if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) { 652*e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 653*e8e49943SAlistair Francis if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT, 654*e8e49943SAlistair Francis GEM_ST1R_UDP_PORT_MATCH_WIDTH)) { 655*e8e49943SAlistair Francis matched = true; 656*e8e49943SAlistair Francis } else { 657*e8e49943SAlistair Francis mismatched = true; 658*e8e49943SAlistair Francis } 659*e8e49943SAlistair Francis } 660*e8e49943SAlistair Francis 661*e8e49943SAlistair Francis /* Screening is based on DS/TC */ 662*e8e49943SAlistair Francis if (reg & GEM_ST1R_DSTC_ENABLE) { 663*e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 664*e8e49943SAlistair Francis if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT, 665*e8e49943SAlistair Francis GEM_ST1R_DSTC_MATCH_WIDTH)) { 666*e8e49943SAlistair Francis matched = true; 667*e8e49943SAlistair Francis } else { 668*e8e49943SAlistair Francis mismatched = true; 669*e8e49943SAlistair Francis } 670*e8e49943SAlistair Francis } 671*e8e49943SAlistair Francis 672*e8e49943SAlistair Francis if (matched && !mismatched) { 673*e8e49943SAlistair Francis return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH); 674*e8e49943SAlistair Francis } 675*e8e49943SAlistair Francis } 676*e8e49943SAlistair Francis 677*e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 678*e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i]; 679*e8e49943SAlistair Francis matched = false; 680*e8e49943SAlistair Francis mismatched = false; 681*e8e49943SAlistair Francis 682*e8e49943SAlistair Francis if (reg & GEM_ST2R_ETHERTYPE_ENABLE) { 683*e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 684*e8e49943SAlistair Francis int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT, 685*e8e49943SAlistair Francis GEM_ST2R_ETHERTYPE_INDEX_WIDTH); 686*e8e49943SAlistair Francis 687*e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 688*e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 689*e8e49943SAlistair Francis "register index: %d\n", et_idx); 690*e8e49943SAlistair Francis } 691*e8e49943SAlistair Francis if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 + 692*e8e49943SAlistair Francis et_idx]) { 693*e8e49943SAlistair Francis matched = true; 694*e8e49943SAlistair Francis } else { 695*e8e49943SAlistair Francis mismatched = true; 696*e8e49943SAlistair Francis } 697*e8e49943SAlistair Francis } 698*e8e49943SAlistair Francis 699*e8e49943SAlistair Francis /* Compare A, B, C */ 700*e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 701*e8e49943SAlistair Francis uint32_t cr0, cr1, mask; 702*e8e49943SAlistair Francis uint16_t rx_cmp; 703*e8e49943SAlistair Francis int offset; 704*e8e49943SAlistair Francis int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6, 705*e8e49943SAlistair Francis GEM_ST2R_COMPARE_WIDTH); 706*e8e49943SAlistair Francis 707*e8e49943SAlistair Francis if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) { 708*e8e49943SAlistair Francis continue; 709*e8e49943SAlistair Francis } 710*e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 711*e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 712*e8e49943SAlistair Francis "register index: %d\n", cr_idx); 713*e8e49943SAlistair Francis } 714*e8e49943SAlistair Francis 715*e8e49943SAlistair Francis cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 716*e8e49943SAlistair Francis cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1]; 717*e8e49943SAlistair Francis offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT, 718*e8e49943SAlistair Francis GEM_T2CW1_OFFSET_VALUE_WIDTH); 719*e8e49943SAlistair Francis 720*e8e49943SAlistair Francis switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT, 721*e8e49943SAlistair Francis GEM_T2CW1_COMPARE_OFFSET_WIDTH)) { 722*e8e49943SAlistair Francis case 3: /* Skip UDP header */ 723*e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 724*e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 725*e8e49943SAlistair Francis offset += 8; 726*e8e49943SAlistair Francis /* Fallthrough */ 727*e8e49943SAlistair Francis case 2: /* skip the IP header */ 728*e8e49943SAlistair Francis offset += 20; 729*e8e49943SAlistair Francis /* Fallthrough */ 730*e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 731*e8e49943SAlistair Francis offset += 14; 732*e8e49943SAlistair Francis break; 733*e8e49943SAlistair Francis case 0: 734*e8e49943SAlistair Francis /* Offset from start of frame */ 735*e8e49943SAlistair Francis break; 736*e8e49943SAlistair Francis } 737*e8e49943SAlistair Francis 738*e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 739*e8e49943SAlistair Francis mask = extract32(cr0, 0, 16); 740*e8e49943SAlistair Francis 741*e8e49943SAlistair Francis if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) { 742*e8e49943SAlistair Francis matched = true; 743*e8e49943SAlistair Francis } else { 744*e8e49943SAlistair Francis mismatched = true; 745*e8e49943SAlistair Francis } 746*e8e49943SAlistair Francis } 747*e8e49943SAlistair Francis 748*e8e49943SAlistair Francis if (matched && !mismatched) { 749*e8e49943SAlistair Francis return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH); 750*e8e49943SAlistair Francis } 751*e8e49943SAlistair Francis } 752*e8e49943SAlistair Francis 753*e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 754*e8e49943SAlistair Francis return 0; 755*e8e49943SAlistair Francis } 756*e8e49943SAlistair Francis 757448f19e2SPeter Crosthwaite static void gem_get_rx_desc(CadenceGEMState *s) 75806c2fe95SPeter Crosthwaite { 7592bf57f73SAlistair Francis DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[0]); 76006c2fe95SPeter Crosthwaite /* read current descriptor */ 7612bf57f73SAlistair Francis cpu_physical_memory_read(s->rx_desc_addr[0], 7622bf57f73SAlistair Francis (uint8_t *)s->rx_desc[0], sizeof(s->rx_desc[0])); 76306c2fe95SPeter Crosthwaite 76406c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 7652bf57f73SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[0]) == 1) { 76606c2fe95SPeter Crosthwaite DB_PRINT("descriptor 0x%x owned by sw.\n", 7672bf57f73SAlistair Francis (unsigned)s->rx_desc_addr[0]); 76806c2fe95SPeter Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 76906c2fe95SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]); 77006c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 77106c2fe95SPeter Crosthwaite gem_update_int_status(s); 77206c2fe95SPeter Crosthwaite } 77306c2fe95SPeter Crosthwaite } 77406c2fe95SPeter Crosthwaite 775e9f186e5SPeter A. G. Crosthwaite /* 776e9f186e5SPeter A. G. Crosthwaite * gem_receive: 777e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 778e9f186e5SPeter A. G. Crosthwaite */ 7794e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 780e9f186e5SPeter A. G. Crosthwaite { 781448f19e2SPeter Crosthwaite CadenceGEMState *s; 782e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 783e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 784e9f186e5SPeter A. G. Crosthwaite uint8_t rxbuf[2048]; 785e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 7863b2c97f9SEdgar E. Iglesias bool first_desc = true; 78763af1e0cSPeter Crosthwaite int maf; 7882bf57f73SAlistair Francis int q = 0; 789e9f186e5SPeter A. G. Crosthwaite 790cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 791e9f186e5SPeter A. G. Crosthwaite 792e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 79363af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 79463af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 795e9f186e5SPeter A. G. Crosthwaite return -1; 796e9f186e5SPeter A. G. Crosthwaite } 797e9f186e5SPeter A. G. Crosthwaite 798e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 799e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) { 800e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 801e9f186e5SPeter A. G. Crosthwaite 802e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 803e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 804e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 805e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 806e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 807e9f186e5SPeter A. G. Crosthwaite /* discard */ 808e9f186e5SPeter A. G. Crosthwaite return -1; 809e9f186e5SPeter A. G. Crosthwaite } 810e9f186e5SPeter A. G. Crosthwaite } 811e9f186e5SPeter A. G. Crosthwaite } 812e9f186e5SPeter A. G. Crosthwaite 813e9f186e5SPeter A. G. Crosthwaite /* 814e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 815e9f186e5SPeter A. G. Crosthwaite */ 816e9f186e5SPeter A. G. Crosthwaite rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >> 817e9f186e5SPeter A. G. Crosthwaite GEM_NWCFG_BUFF_OFST_S; 818e9f186e5SPeter A. G. Crosthwaite 819e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 820e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 821e9f186e5SPeter A. G. Crosthwaite */ 822e9f186e5SPeter A. G. Crosthwaite rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >> 823e9f186e5SPeter A. G. Crosthwaite GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL; 824e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 825e9f186e5SPeter A. G. Crosthwaite 826f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 827f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 828f265ae8cSAlistair Francis */ 829f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 830f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 831f265ae8cSAlistair Francis } 832f265ae8cSAlistair Francis 833191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 834191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 835191946c5SPeter Crosthwaite * not FCS stripping 836191946c5SPeter Crosthwaite */ 837191946c5SPeter Crosthwaite if (size < 60) { 838191946c5SPeter Crosthwaite size = 60; 839191946c5SPeter Crosthwaite } 840191946c5SPeter Crosthwaite 841e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 842e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) { 843e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 844e9f186e5SPeter A. G. Crosthwaite } else { 845e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 846e9f186e5SPeter A. G. Crosthwaite 847244381ecSPrasad J Pandit if (size > sizeof(rxbuf) - sizeof(crc_val)) { 848244381ecSPrasad J Pandit size = sizeof(rxbuf) - sizeof(crc_val); 849244381ecSPrasad J Pandit } 850244381ecSPrasad J Pandit bytes_to_copy = size; 851e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 8523048ed6aSPeter Crosthwaite * We must try and calculate one. 853e9f186e5SPeter A. G. Crosthwaite */ 854e9f186e5SPeter A. G. Crosthwaite 855e9f186e5SPeter A. G. Crosthwaite memcpy(rxbuf, buf, size); 8565fbe02e8SJim Meyering memset(rxbuf + size, 0, sizeof(rxbuf) - size); 857e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = rxbuf; 858e9f186e5SPeter A. G. Crosthwaite crc_val = cpu_to_le32(crc32(0, rxbuf, MAX(size, 60))); 859c94239feSPeter Maydell memcpy(rxbuf + size, &crc_val, sizeof(crc_val)); 860e9f186e5SPeter A. G. Crosthwaite 861e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 862e9f186e5SPeter A. G. Crosthwaite size += 4; 863e9f186e5SPeter A. G. Crosthwaite } 864e9f186e5SPeter A. G. Crosthwaite 865e9f186e5SPeter A. G. Crosthwaite DB_PRINT("config bufsize: %d packet size: %ld\n", rxbufsize, size); 866e9f186e5SPeter A. G. Crosthwaite 867*e8e49943SAlistair Francis /* Find which queue we are targetting */ 868*e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 869*e8e49943SAlistair Francis 8707cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 87106c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 87206c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 87306c2fe95SPeter Crosthwaite assert(!first_desc); 874e9f186e5SPeter A. G. Crosthwaite return -1; 875e9f186e5SPeter A. G. Crosthwaite } 876e9f186e5SPeter A. G. Crosthwaite 877e9f186e5SPeter A. G. Crosthwaite DB_PRINT("copy %d bytes to 0x%x\n", MIN(bytes_to_copy, rxbufsize), 8782bf57f73SAlistair Francis rx_desc_get_buffer(s->rx_desc[q])); 879e9f186e5SPeter A. G. Crosthwaite 880e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 8812bf57f73SAlistair Francis cpu_physical_memory_write(rx_desc_get_buffer(s->rx_desc[q]) + 8822bf57f73SAlistair Francis rxbuf_offset, 883e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr, MIN(bytes_to_copy, rxbufsize)); 884e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 88530570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 8863b2c97f9SEdgar E. Iglesias 8873b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 8883b2c97f9SEdgar E. Iglesias if (first_desc) { 8892bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 8903b2c97f9SEdgar E. Iglesias first_desc = false; 8913b2c97f9SEdgar E. Iglesias } 8923b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 8932bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 8942bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 8953b2c97f9SEdgar E. Iglesias } 8962bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 89763af1e0cSPeter Crosthwaite 89863af1e0cSPeter Crosthwaite switch (maf) { 89963af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 90063af1e0cSPeter Crosthwaite break; 90163af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 9022bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 90363af1e0cSPeter Crosthwaite break; 90463af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 9052bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 90663af1e0cSPeter Crosthwaite break; 90763af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 9082bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 90963af1e0cSPeter Crosthwaite break; 91063af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 91163af1e0cSPeter Crosthwaite abort(); 91263af1e0cSPeter Crosthwaite default: /* SAR */ 9132bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 91463af1e0cSPeter Crosthwaite } 91563af1e0cSPeter Crosthwaite 9163b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 9172bf57f73SAlistair Francis cpu_physical_memory_write(s->rx_desc_addr[q], 9182bf57f73SAlistair Francis (uint8_t *)s->rx_desc[q], 9192bf57f73SAlistair Francis sizeof(s->rx_desc[q])); 9203b2c97f9SEdgar E. Iglesias 921e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 9222bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 923288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 9242bf57f73SAlistair Francis s->rx_desc_addr[q] = s->regs[GEM_RXQBASE]; 925e9f186e5SPeter A. G. Crosthwaite } else { 926288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 9272bf57f73SAlistair Francis s->rx_desc_addr[q] += 8; 928e9f186e5SPeter A. G. Crosthwaite } 92906c2fe95SPeter Crosthwaite gem_get_rx_desc(s); 9307cfd65e4SPeter Crosthwaite } 931e9f186e5SPeter A. G. Crosthwaite 932e9f186e5SPeter A. G. Crosthwaite /* Count it */ 933e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 934e9f186e5SPeter A. G. Crosthwaite 935e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 936ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_RXCMPL & ~(s->regs[GEM_IMR]); 937e9f186e5SPeter A. G. Crosthwaite 938e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 939e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 940e9f186e5SPeter A. G. Crosthwaite 941e9f186e5SPeter A. G. Crosthwaite return size; 942e9f186e5SPeter A. G. Crosthwaite } 943e9f186e5SPeter A. G. Crosthwaite 944e9f186e5SPeter A. G. Crosthwaite /* 945e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 946e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 947e9f186e5SPeter A. G. Crosthwaite */ 948448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 949e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 950e9f186e5SPeter A. G. Crosthwaite { 951e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 952e9f186e5SPeter A. G. Crosthwaite 953e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 954e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) | 955e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI]; 956e9f186e5SPeter A. G. Crosthwaite octets += bytes; 957e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXLO] = octets >> 32; 958e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI] = octets; 959e9f186e5SPeter A. G. Crosthwaite 960e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 961e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXCNT]++; 962e9f186e5SPeter A. G. Crosthwaite 963e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 964e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 965e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXBCNT]++; 966e9f186e5SPeter A. G. Crosthwaite } 967e9f186e5SPeter A. G. Crosthwaite 968e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 969e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 970e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXMCNT]++; 971e9f186e5SPeter A. G. Crosthwaite } 972e9f186e5SPeter A. G. Crosthwaite 973e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 974e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX64CNT]++; 975e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 976e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX65CNT]++; 977e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 978e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX128CNT]++; 979e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 980e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX256CNT]++; 981e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 982e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX512CNT]++; 983e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 984e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1024CNT]++; 985e9f186e5SPeter A. G. Crosthwaite } else { 986e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1519CNT]++; 987e9f186e5SPeter A. G. Crosthwaite } 988e9f186e5SPeter A. G. Crosthwaite } 989e9f186e5SPeter A. G. Crosthwaite 990e9f186e5SPeter A. G. Crosthwaite /* 991e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 992e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 993e9f186e5SPeter A. G. Crosthwaite */ 994448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 995e9f186e5SPeter A. G. Crosthwaite { 996e9f186e5SPeter A. G. Crosthwaite unsigned desc[2]; 997a8170e5eSAvi Kivity hwaddr packet_desc_addr; 998e9f186e5SPeter A. G. Crosthwaite uint8_t tx_packet[2048]; 999e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1000e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 10012bf57f73SAlistair Francis int q = 0; 1002e9f186e5SPeter A. G. Crosthwaite 1003e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1004e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1005e9f186e5SPeter A. G. Crosthwaite return; 1006e9f186e5SPeter A. G. Crosthwaite } 1007e9f186e5SPeter A. G. Crosthwaite 1008e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1009e9f186e5SPeter A. G. Crosthwaite 10103048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1011e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1012e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1013e9f186e5SPeter A. G. Crosthwaite */ 1014e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 1015e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1016e9f186e5SPeter A. G. Crosthwaite 1017e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 10182bf57f73SAlistair Francis packet_desc_addr = s->tx_desc_addr[q]; 1019fa15286aSPeter Crosthwaite 1020fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 1021e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(packet_desc_addr, 1022ef18c2f5SPeter Crosthwaite (uint8_t *)desc, sizeof(desc)); 1023e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1024e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1025e9f186e5SPeter A. G. Crosthwaite 1026e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1027e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1028e9f186e5SPeter A. G. Crosthwaite return; 1029e9f186e5SPeter A. G. Crosthwaite } 1030e9f186e5SPeter A. G. Crosthwaite print_gem_tx_desc(desc); 1031e9f186e5SPeter A. G. Crosthwaite 1032e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1033e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1034e9f186e5SPeter A. G. Crosthwaite */ 1035e9f186e5SPeter A. G. Crosthwaite if ((tx_desc_get_buffer(desc) == 0) || 1036e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 1037080251a4SPeter Crosthwaite DB_PRINT("Invalid TX descriptor @ 0x%x\n", 1038080251a4SPeter Crosthwaite (unsigned)packet_desc_addr); 1039e9f186e5SPeter A. G. Crosthwaite break; 1040e9f186e5SPeter A. G. Crosthwaite } 1041e9f186e5SPeter A. G. Crosthwaite 1042d7f05365SMichael S. Tsirkin if (tx_desc_get_length(desc) > sizeof(tx_packet) - (p - tx_packet)) { 1043d7f05365SMichael S. Tsirkin DB_PRINT("TX descriptor @ 0x%x too large: size 0x%x space 0x%x\n", 1044d7f05365SMichael S. Tsirkin (unsigned)packet_desc_addr, 1045d7f05365SMichael S. Tsirkin (unsigned)tx_desc_get_length(desc), 1046d7f05365SMichael S. Tsirkin sizeof(tx_packet) - (p - tx_packet)); 1047d7f05365SMichael S. Tsirkin break; 1048d7f05365SMichael S. Tsirkin } 1049d7f05365SMichael S. Tsirkin 1050e9f186e5SPeter A. G. Crosthwaite /* Gather this fragment of the packet from "dma memory" to our contig. 1051e9f186e5SPeter A. G. Crosthwaite * buffer. 1052e9f186e5SPeter A. G. Crosthwaite */ 1053e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(tx_desc_get_buffer(desc), p, 1054e9f186e5SPeter A. G. Crosthwaite tx_desc_get_length(desc)); 1055e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1056e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1057e9f186e5SPeter A. G. Crosthwaite 1058e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1059e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 10606ab57a6bSPeter Crosthwaite unsigned desc_first[2]; 10616ab57a6bSPeter Crosthwaite 1062e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1063e9f186e5SPeter A. G. Crosthwaite * the processor. 1064e9f186e5SPeter A. G. Crosthwaite */ 10652bf57f73SAlistair Francis cpu_physical_memory_read(s->tx_desc_addr[q], (uint8_t *)desc_first, 10666ab57a6bSPeter Crosthwaite sizeof(desc_first)); 10676ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 10682bf57f73SAlistair Francis cpu_physical_memory_write(s->tx_desc_addr[q], (uint8_t *)desc_first, 10696ab57a6bSPeter Crosthwaite sizeof(desc_first)); 10703048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1071e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 10722bf57f73SAlistair Francis s->tx_desc_addr[q] = s->regs[GEM_TXQBASE]; 1073e9f186e5SPeter A. G. Crosthwaite } else { 10742bf57f73SAlistair Francis s->tx_desc_addr[q] = packet_desc_addr + 8; 1075e9f186e5SPeter A. G. Crosthwaite } 10762bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1077e9f186e5SPeter A. G. Crosthwaite 1078e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 1079ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_TXCMPL & ~(s->regs[GEM_IMR]); 1080e9f186e5SPeter A. G. Crosthwaite 1081e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1082e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1083e9f186e5SPeter A. G. Crosthwaite 1084e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 1085e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) { 1086e9f186e5SPeter A. G. Crosthwaite net_checksum_calculate(tx_packet, total_bytes); 1087e9f186e5SPeter A. G. Crosthwaite } 1088e9f186e5SPeter A. G. Crosthwaite 1089e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 1090e9f186e5SPeter A. G. Crosthwaite gem_transmit_updatestats(s, tx_packet, total_bytes); 1091e9f186e5SPeter A. G. Crosthwaite 1092e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 109324e822eaSPeter Crosthwaite if (s->phy_loop || (s->regs[GEM_NWCTRL] & GEM_NWCTRL_LOCALLOOP)) { 1094b356f76dSJason Wang gem_receive(qemu_get_queue(s->nic), tx_packet, total_bytes); 1095e9f186e5SPeter A. G. Crosthwaite } else { 1096b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), tx_packet, 1097b356f76dSJason Wang total_bytes); 1098e9f186e5SPeter A. G. Crosthwaite } 1099e9f186e5SPeter A. G. Crosthwaite 1100e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 1101e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 1102e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1103e9f186e5SPeter A. G. Crosthwaite } 1104e9f186e5SPeter A. G. Crosthwaite 1105e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1106e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 1107cbdab58dSAlistair Francis tx_desc_set_last(desc); 1108e9f186e5SPeter A. G. Crosthwaite packet_desc_addr = s->regs[GEM_TXQBASE]; 1109e9f186e5SPeter A. G. Crosthwaite } else { 1110e9f186e5SPeter A. G. Crosthwaite packet_desc_addr += 8; 1111e9f186e5SPeter A. G. Crosthwaite } 1112fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 1113e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(packet_desc_addr, 1114ef18c2f5SPeter Crosthwaite (uint8_t *)desc, sizeof(desc)); 1115e9f186e5SPeter A. G. Crosthwaite } 1116e9f186e5SPeter A. G. Crosthwaite 1117e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1118e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED; 1119ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_TXUSED & ~(s->regs[GEM_IMR]); 1120e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1121e9f186e5SPeter A. G. Crosthwaite } 1122e9f186e5SPeter A. G. Crosthwaite } 1123e9f186e5SPeter A. G. Crosthwaite 1124448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1125e9f186e5SPeter A. G. Crosthwaite { 1126e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1127e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1128e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1129e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1130e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1131e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1132e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1133e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1134e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1135e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1136e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1137e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1138e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1139e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 11407777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1141e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1142e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1143e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1144e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1145e9f186e5SPeter A. G. Crosthwaite 1146e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1147e9f186e5SPeter A. G. Crosthwaite } 1148e9f186e5SPeter A. G. Crosthwaite 1149e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1150e9f186e5SPeter A. G. Crosthwaite { 115164eb9301SPeter Crosthwaite int i; 1152448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1153afb4c51fSSebastian Huber const uint8_t *a; 1154e9f186e5SPeter A. G. Crosthwaite 1155e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1156e9f186e5SPeter A. G. Crosthwaite 1157e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1158e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1159e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWCFG] = 0x00080000; 1160e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWSTATUS] = 0x00000006; 1161e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DMACFG] = 0x00020784; 1162e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] = 0x07ffffff; 1163e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPAUSE] = 0x0000ffff; 1164e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPARTIALSF] = 0x000003ff; 1165e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXPARTIALSF] = 0x000003ff; 1166e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_MODID] = 0x00020118; 1167e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF] = 0x02500111; 1168e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF2] = 0x2ab13fff; 1169e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF5] = 0x002f2145; 1170e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF6] = 0x00000200; 1171e9f186e5SPeter A. G. Crosthwaite 1172afb4c51fSSebastian Huber /* Set MAC address */ 1173afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1174afb4c51fSSebastian Huber s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1175afb4c51fSSebastian Huber s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8); 1176afb4c51fSSebastian Huber 117764eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 117864eb9301SPeter Crosthwaite s->sar_active[i] = false; 117964eb9301SPeter Crosthwaite } 118064eb9301SPeter Crosthwaite 1181e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1182e9f186e5SPeter A. G. Crosthwaite 1183e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1184e9f186e5SPeter A. G. Crosthwaite } 1185e9f186e5SPeter A. G. Crosthwaite 1186448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1187e9f186e5SPeter A. G. Crosthwaite { 1188e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1189e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1190e9f186e5SPeter A. G. Crosthwaite } 1191e9f186e5SPeter A. G. Crosthwaite 1192448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1193e9f186e5SPeter A. G. Crosthwaite { 1194e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1195e9f186e5SPeter A. G. Crosthwaite 1196e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1197e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1198e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1199e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1200e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1201e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1202e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1203e9f186e5SPeter A. G. Crosthwaite } 1204e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1205e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 1206e9f186e5SPeter A. G. Crosthwaite val &= ~PHY_REG_CONTROL_ANEG; 1207e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1208e9f186e5SPeter A. G. Crosthwaite } 1209e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1210e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1211e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1212e9f186e5SPeter A. G. Crosthwaite } else { 1213e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1214e9f186e5SPeter A. G. Crosthwaite } 1215e9f186e5SPeter A. G. Crosthwaite break; 1216e9f186e5SPeter A. G. Crosthwaite } 1217e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1218e9f186e5SPeter A. G. Crosthwaite } 1219e9f186e5SPeter A. G. Crosthwaite 1220e9f186e5SPeter A. G. Crosthwaite /* 1221e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1222e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1223e9f186e5SPeter A. G. Crosthwaite */ 1224a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1225e9f186e5SPeter A. G. Crosthwaite { 1226448f19e2SPeter Crosthwaite CadenceGEMState *s; 1227e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 1228e9f186e5SPeter A. G. Crosthwaite 1229448f19e2SPeter Crosthwaite s = (CadenceGEMState *)opaque; 1230e9f186e5SPeter A. G. Crosthwaite 1231e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1232e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1233e9f186e5SPeter A. G. Crosthwaite 1234080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1235e9f186e5SPeter A. G. Crosthwaite 1236e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1237e9f186e5SPeter A. G. Crosthwaite case GEM_ISR: 1238080251a4SPeter Crosthwaite DB_PRINT("lowering irq on ISR read\n"); 12392bf57f73SAlistair Francis qemu_set_irq(s->irq[0], 0); 1240e9f186e5SPeter A. G. Crosthwaite break; 1241e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1242e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1243e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1244e9f186e5SPeter A. G. Crosthwaite 1245e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 124655389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1247e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1248e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1249e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1250e9f186e5SPeter A. G. Crosthwaite } else { 1251e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1252e9f186e5SPeter A. G. Crosthwaite } 1253e9f186e5SPeter A. G. Crosthwaite } 1254e9f186e5SPeter A. G. Crosthwaite break; 1255e9f186e5SPeter A. G. Crosthwaite } 1256e9f186e5SPeter A. G. Crosthwaite 1257e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1258e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1259e9f186e5SPeter A. G. Crosthwaite 1260e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1261e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1262e9f186e5SPeter A. G. Crosthwaite 1263e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 1264e9f186e5SPeter A. G. Crosthwaite return retval; 1265e9f186e5SPeter A. G. Crosthwaite } 1266e9f186e5SPeter A. G. Crosthwaite 1267e9f186e5SPeter A. G. Crosthwaite /* 1268e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1269e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1270e9f186e5SPeter A. G. Crosthwaite */ 1271a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1272e9f186e5SPeter A. G. Crosthwaite unsigned size) 1273e9f186e5SPeter A. G. Crosthwaite { 1274448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1275e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 1276e9f186e5SPeter A. G. Crosthwaite 1277080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1278e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1279e9f186e5SPeter A. G. Crosthwaite 1280e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1281e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1282e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1283e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1284e9f186e5SPeter A. G. Crosthwaite 1285e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1286e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1287e2314fdaSPeter Crosthwaite 1288e2314fdaSPeter Crosthwaite /* do w1c */ 1289e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1290e9f186e5SPeter A. G. Crosthwaite 1291e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1292e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1293e9f186e5SPeter A. G. Crosthwaite case GEM_NWCTRL: 129406c2fe95SPeter Crosthwaite if (val & GEM_NWCTRL_RXENA) { 129506c2fe95SPeter Crosthwaite gem_get_rx_desc(s); 129606c2fe95SPeter Crosthwaite } 1297e9f186e5SPeter A. G. Crosthwaite if (val & GEM_NWCTRL_TXSTART) { 1298e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1299e9f186e5SPeter A. G. Crosthwaite } 1300e9f186e5SPeter A. G. Crosthwaite if (!(val & GEM_NWCTRL_TXENA)) { 1301e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 13022bf57f73SAlistair Francis s->tx_desc_addr[0] = s->regs[GEM_TXQBASE]; 1303e9f186e5SPeter A. G. Crosthwaite } 13048202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1305e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1306e3f9d31cSPeter Crosthwaite } 1307e9f186e5SPeter A. G. Crosthwaite break; 1308e9f186e5SPeter A. G. Crosthwaite 1309e9f186e5SPeter A. G. Crosthwaite case GEM_TXSTATUS: 1310e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1311e9f186e5SPeter A. G. Crosthwaite break; 1312e9f186e5SPeter A. G. Crosthwaite case GEM_RXQBASE: 13132bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1314e9f186e5SPeter A. G. Crosthwaite break; 1315e9f186e5SPeter A. G. Crosthwaite case GEM_TXQBASE: 13162bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1317e9f186e5SPeter A. G. Crosthwaite break; 1318e9f186e5SPeter A. G. Crosthwaite case GEM_RXSTATUS: 1319e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1320e9f186e5SPeter A. G. Crosthwaite break; 1321e9f186e5SPeter A. G. Crosthwaite case GEM_IER: 1322e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] &= ~val; 1323e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1324e9f186e5SPeter A. G. Crosthwaite break; 1325e9f186e5SPeter A. G. Crosthwaite case GEM_IDR: 1326e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] |= val; 1327e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1328e9f186e5SPeter A. G. Crosthwaite break; 132964eb9301SPeter Crosthwaite case GEM_SPADDR1LO: 133064eb9301SPeter Crosthwaite case GEM_SPADDR2LO: 133164eb9301SPeter Crosthwaite case GEM_SPADDR3LO: 133264eb9301SPeter Crosthwaite case GEM_SPADDR4LO: 133364eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false; 133464eb9301SPeter Crosthwaite break; 133564eb9301SPeter Crosthwaite case GEM_SPADDR1HI: 133664eb9301SPeter Crosthwaite case GEM_SPADDR2HI: 133764eb9301SPeter Crosthwaite case GEM_SPADDR3HI: 133864eb9301SPeter Crosthwaite case GEM_SPADDR4HI: 133964eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true; 134064eb9301SPeter Crosthwaite break; 1341e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1342e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1343e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1344e9f186e5SPeter A. G. Crosthwaite 1345e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 134655389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1347e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1348e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1349e9f186e5SPeter A. G. Crosthwaite } 1350e9f186e5SPeter A. G. Crosthwaite } 1351e9f186e5SPeter A. G. Crosthwaite break; 1352e9f186e5SPeter A. G. Crosthwaite } 1353e9f186e5SPeter A. G. Crosthwaite 1354e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1355e9f186e5SPeter A. G. Crosthwaite } 1356e9f186e5SPeter A. G. Crosthwaite 1357e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1358e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1359e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1360e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1361e9f186e5SPeter A. G. Crosthwaite }; 1362e9f186e5SPeter A. G. Crosthwaite 13634e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1364e9f186e5SPeter A. G. Crosthwaite { 1365e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1366cc1f0f45SJason Wang phy_update_link(qemu_get_nic_opaque(nc)); 1367e9f186e5SPeter A. G. Crosthwaite } 1368e9f186e5SPeter A. G. Crosthwaite 1369e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1370f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1371e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1372e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1373e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1374e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1375e9f186e5SPeter A. G. Crosthwaite }; 1376e9f186e5SPeter A. G. Crosthwaite 1377bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1378e9f186e5SPeter A. G. Crosthwaite { 1379448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 1380e9f186e5SPeter A. G. Crosthwaite 13812bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 13822bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 13832bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 13842bf57f73SAlistair Francis s->num_priority_queues); 13852bf57f73SAlistair Francis return; 1386*e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1387*e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1388*e8e49943SAlistair Francis s->num_type1_screeners); 1389*e8e49943SAlistair Francis return; 1390*e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1391*e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1392*e8e49943SAlistair Francis s->num_type2_screeners); 1393*e8e49943SAlistair Francis return; 13942bf57f73SAlistair Francis } 13952bf57f73SAlistair Francis 13962bf57f73SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[0]); 1397bcb39a65SAlistair Francis 1398bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1399bcb39a65SAlistair Francis 1400bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1401bcb39a65SAlistair Francis object_get_typename(OBJECT(dev)), dev->id, s); 1402bcb39a65SAlistair Francis } 1403bcb39a65SAlistair Francis 1404bcb39a65SAlistair Francis static void gem_init(Object *obj) 1405bcb39a65SAlistair Francis { 1406bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1407bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1408bcb39a65SAlistair Francis 1409e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1410e9f186e5SPeter A. G. Crosthwaite 1411e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1412eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1413eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1414e9f186e5SPeter A. G. Crosthwaite 1415bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 1416e9f186e5SPeter A. G. Crosthwaite } 1417e9f186e5SPeter A. G. Crosthwaite 1418e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1419e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1420*e8e49943SAlistair Francis .version_id = 4, 1421*e8e49943SAlistair Francis .minimum_version_id = 4, 1422e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1423448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1424448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1425448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 14262bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 14272bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 14282bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 14292bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1430448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 143117cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1432e9f186e5SPeter A. G. Crosthwaite } 1433e9f186e5SPeter A. G. Crosthwaite }; 1434e9f186e5SPeter A. G. Crosthwaite 1435e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1436448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 14372bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 14382bf57f73SAlistair Francis num_priority_queues, 1), 1439*e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1440*e8e49943SAlistair Francis num_type1_screeners, 4), 1441*e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1442*e8e49943SAlistair Francis num_type2_screeners, 4), 1443e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1444e9f186e5SPeter A. G. Crosthwaite }; 1445e9f186e5SPeter A. G. Crosthwaite 1446e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1447e9f186e5SPeter A. G. Crosthwaite { 1448e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1449e9f186e5SPeter A. G. Crosthwaite 1450bcb39a65SAlistair Francis dc->realize = gem_realize; 1451e9f186e5SPeter A. G. Crosthwaite dc->props = gem_properties; 1452e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1453e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1454e9f186e5SPeter A. G. Crosthwaite } 1455e9f186e5SPeter A. G. Crosthwaite 14568c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1457318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1458e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1459448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1460bcb39a65SAlistair Francis .instance_init = gem_init, 1461318643beSAndreas Färber .class_init = gem_class_init, 1462e9f186e5SPeter A. G. Crosthwaite }; 1463e9f186e5SPeter A. G. Crosthwaite 1464e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1465e9f186e5SPeter A. G. Crosthwaite { 1466e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1467e9f186e5SPeter A. G. Crosthwaite } 1468e9f186e5SPeter A. G. Crosthwaite 1469e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1470