xref: /qemu/hw/net/cadence_gem.c (revision d6454270575da1f16a8923c7cb240e46ef243f72)
1e9f186e5SPeter A. G. Crosthwaite /*
2116d5546SPeter Crosthwaite  * QEMU Cadence GEM emulation
3e9f186e5SPeter A. G. Crosthwaite  *
4e9f186e5SPeter A. G. Crosthwaite  * Copyright (c) 2011 Xilinx, Inc.
5e9f186e5SPeter A. G. Crosthwaite  *
6e9f186e5SPeter A. G. Crosthwaite  * Permission is hereby granted, free of charge, to any person obtaining a copy
7e9f186e5SPeter A. G. Crosthwaite  * of this software and associated documentation files (the "Software"), to deal
8e9f186e5SPeter A. G. Crosthwaite  * in the Software without restriction, including without limitation the rights
9e9f186e5SPeter A. G. Crosthwaite  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10e9f186e5SPeter A. G. Crosthwaite  * copies of the Software, and to permit persons to whom the Software is
11e9f186e5SPeter A. G. Crosthwaite  * furnished to do so, subject to the following conditions:
12e9f186e5SPeter A. G. Crosthwaite  *
13e9f186e5SPeter A. G. Crosthwaite  * The above copyright notice and this permission notice shall be included in
14e9f186e5SPeter A. G. Crosthwaite  * all copies or substantial portions of the Software.
15e9f186e5SPeter A. G. Crosthwaite  *
16e9f186e5SPeter A. G. Crosthwaite  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17e9f186e5SPeter A. G. Crosthwaite  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18e9f186e5SPeter A. G. Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19e9f186e5SPeter A. G. Crosthwaite  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20e9f186e5SPeter A. G. Crosthwaite  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21e9f186e5SPeter A. G. Crosthwaite  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22e9f186e5SPeter A. G. Crosthwaite  * THE SOFTWARE.
23e9f186e5SPeter A. G. Crosthwaite  */
24e9f186e5SPeter A. G. Crosthwaite 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */
27e9f186e5SPeter A. G. Crosthwaite 
2864552b6bSMarkus Armbruster #include "hw/irq.h"
29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h"
30*d6454270SMarkus Armbruster #include "migration/vmstate.h"
312bf57f73SAlistair Francis #include "qapi/error.h"
32e8e49943SAlistair Francis #include "qemu/log.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
3484aec8efSEdgar E. Iglesias #include "sysemu/dma.h"
35e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h"
36e9f186e5SPeter A. G. Crosthwaite 
37e9f186e5SPeter A. G. Crosthwaite #ifdef CADENCE_GEM_ERR_DEBUG
38e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \
39e9f186e5SPeter A. G. Crosthwaite     fprintf(stderr,  ": %s: ", __func__); \
40e9f186e5SPeter A. G. Crosthwaite     fprintf(stderr, ## __VA_ARGS__); \
412562755eSEric Blake     } while (0)
42e9f186e5SPeter A. G. Crosthwaite #else
43e9f186e5SPeter A. G. Crosthwaite     #define DB_PRINT(...)
44e9f186e5SPeter A. G. Crosthwaite #endif
45e9f186e5SPeter A. G. Crosthwaite 
46e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL        (0x00000000/4) /* Network Control reg */
47e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG         (0x00000004/4) /* Network Config reg */
48e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS      (0x00000008/4) /* Network Status reg */
49e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO        (0x0000000C/4) /* User IO reg */
50e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG        (0x00000010/4) /* DMA Control reg */
51e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS      (0x00000014/4) /* TX Status reg */
52e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE       (0x00000018/4) /* RX Q Base address reg */
53e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE       (0x0000001C/4) /* TX Q Base address reg */
54e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS      (0x00000020/4) /* RX Status reg */
55e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR           (0x00000024/4) /* Interrupt Status reg */
56e9f186e5SPeter A. G. Crosthwaite #define GEM_IER           (0x00000028/4) /* Interrupt Enable reg */
57e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR           (0x0000002C/4) /* Interrupt Disable reg */
58e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR           (0x00000030/4) /* Interrupt Mask reg */
593048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC      (0x00000034/4) /* Phy Maintenance reg */
60e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE       (0x00000038/4) /* RX Pause Time reg */
61e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE       (0x0000003C/4) /* TX Pause Time reg */
62e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF   (0x00000040/4) /* TX Partial Store and Forward */
63e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF   (0x00000044/4) /* RX Partial Store and Forward */
64e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO        (0x00000080/4) /* Hash Low address reg */
65e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI        (0x00000084/4) /* Hash High address reg */
66e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO     (0x00000088/4) /* Specific addr 1 low reg */
67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI     (0x0000008C/4) /* Specific addr 1 high reg */
68e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO     (0x00000090/4) /* Specific addr 2 low reg */
69e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI     (0x00000094/4) /* Specific addr 2 high reg */
70e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO     (0x00000098/4) /* Specific addr 3 low reg */
71e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI     (0x0000009C/4) /* Specific addr 3 high reg */
72e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO     (0x000000A0/4) /* Specific addr 4 low reg */
73e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI     (0x000000A4/4) /* Specific addr 4 high reg */
74e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1     (0x000000A8/4) /* Type ID1 Match reg */
75e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2     (0x000000AC/4) /* Type ID2 Match reg */
76e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3     (0x000000B0/4) /* Type ID3 Match reg */
77e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4     (0x000000B4/4) /* Type ID4 Match reg */
78e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN         (0x000000B8/4) /* Wake on LAN reg */
79e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH    (0x000000BC/4) /* IPG Stretch reg */
80e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN         (0x000000C0/4) /* Stacked VLAN reg */
81e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID         (0x000000FC/4) /* Module ID reg */
82e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO       (0x00000100/4) /* Octects transmitted Low reg */
83e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI       (0x00000104/4) /* Octects transmitted High reg */
84e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT         (0x00000108/4) /* Error-free Frames transmitted */
85e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT        (0x0000010C/4) /* Error-free Broadcast Frames */
86e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT        (0x00000110/4) /* Error-free Multicast Frame */
87e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT    (0x00000114/4) /* Pause Frames Transmitted */
88e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT       (0x00000118/4) /* Error-free 64 TX */
89e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT       (0x0000011C/4) /* Error-free 65-127 TX */
90e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT      (0x00000120/4) /* Error-free 128-255 TX */
91e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT      (0x00000124/4) /* Error-free 256-511 */
92e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT      (0x00000128/4) /* Error-free 512-1023 TX */
93e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT     (0x0000012C/4) /* Error-free 1024-1518 TX */
94e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT     (0x00000130/4) /* Error-free larger than 1519 TX */
95e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT     (0x00000134/4) /* TX under run error counter */
96e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138/4) /* Single Collision Frames */
97e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT   (0x0000013C/4) /* Multiple Collision Frames */
98e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140/4) /* Excessive Collision Frames */
99e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT   (0x00000144/4) /* Late Collision Frames */
100e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT    (0x00000148/4) /* Deferred Transmission Frames */
101e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT     (0x0000014C/4) /* Carrier Sense Error Counter */
102e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO       (0x00000150/4) /* Octects Received register Low */
103e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI       (0x00000154/4) /* Octects Received register High */
104e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT         (0x00000158/4) /* Error-free Frames Received */
105e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT    (0x0000015C/4) /* Error-free Broadcast Frames RX */
106e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT    (0x00000160/4) /* Error-free Multicast Frames RX */
107e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT    (0x00000164/4) /* Pause Frames Received Counter */
108e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT       (0x00000168/4) /* Error-free 64 byte Frames RX */
109e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT       (0x0000016C/4) /* Error-free 65-127B Frames RX */
110e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT      (0x00000170/4) /* Error-free 128-255B Frames RX */
111e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT      (0x00000174/4) /* Error-free 256-512B Frames RX */
112e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT      (0x00000178/4) /* Error-free 512-1023B Frames RX */
113e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT     (0x0000017C/4) /* Error-free 1024-1518B Frames RX */
114e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT     (0x00000180/4) /* Error-free 1519-max Frames RX */
115e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT    (0x00000184/4) /* Undersize Frames Received */
116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT     (0x00000188/4) /* Oversize Frames Received */
117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT      (0x0000018C/4) /* Jabbers Received Counter */
118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT      (0x00000190/4) /* Frame Check seq. Error Counter */
119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT   (0x00000194/4) /* Length Field Error Counter */
120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT   (0x00000198/4) /* Symbol Error Counter */
121e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C/4) /* Alignment Error Counter */
122e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT   (0x000001A0/4) /* Receive Resource Error Counter */
123e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT     (0x000001A4/4) /* Receive Overrun Counter */
124e9f186e5SPeter A. G. Crosthwaite #define GEM_RXIPCSERRCNT  (0x000001A8/4) /* IP header Checksum Error Counter */
125e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT     (0x000001AC/4) /* TCP Checksum Error Counter */
126e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT     (0x000001B0/4) /* UDP Checksum Error Counter */
127e9f186e5SPeter A. G. Crosthwaite 
128e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S         (0x000001D0/4) /* 1588 Timer Seconds */
129e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS        (0x000001D4/4) /* 1588 Timer Nanoseconds */
130e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ       (0x000001D8/4) /* 1588 Timer Adjust */
131e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC       (0x000001DC/4) /* 1588 Timer Increment */
132e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS       (0x000001E0/4) /* PTP Event Frame Transmitted (s) */
133e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXNS      (0x000001E4/4) /* PTP Event Frame Transmitted (ns) */
134e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS       (0x000001E8/4) /* PTP Event Frame Received (s) */
135e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS      (0x000001EC/4) /* PTP Event Frame Received (ns) */
136e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS       (0x000001E0/4) /* PTP Peer Frame Transmitted (s) */
137e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS      (0x000001E4/4) /* PTP Peer Frame Transmitted (ns) */
138e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS       (0x000001E8/4) /* PTP Peer Frame Received (s) */
139e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS      (0x000001EC/4) /* PTP Peer Frame Received (ns) */
140e9f186e5SPeter A. G. Crosthwaite 
141e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */
142e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF       (0x00000280/4)
143e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2      (0x00000284/4)
144e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3      (0x00000288/4)
145e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4      (0x0000028C/4)
146e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5      (0x00000290/4)
147e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6      (0x00000294/4)
148e2c0c4eeSEdgar E. Iglesias #define GEM_DESCONF6_64B_MASK (1U << 23)
149e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7      (0x00000298/4)
150e9f186e5SPeter A. G. Crosthwaite 
15167101725SAlistair Francis #define GEM_INT_Q1_STATUS               (0x00000400 / 4)
15267101725SAlistair Francis #define GEM_INT_Q1_MASK                 (0x00000640 / 4)
15367101725SAlistair Francis 
15467101725SAlistair Francis #define GEM_TRANSMIT_Q1_PTR             (0x00000440 / 4)
15579b2ac8fSAlistair Francis #define GEM_TRANSMIT_Q7_PTR             (GEM_TRANSMIT_Q1_PTR + 6)
15667101725SAlistair Francis 
15767101725SAlistair Francis #define GEM_RECEIVE_Q1_PTR              (0x00000480 / 4)
15879b2ac8fSAlistair Francis #define GEM_RECEIVE_Q7_PTR              (GEM_RECEIVE_Q1_PTR + 6)
15967101725SAlistair Francis 
160357aa013SEdgar E. Iglesias #define GEM_TBQPH                       (0x000004C8 / 4)
161357aa013SEdgar E. Iglesias #define GEM_RBQPH                       (0x000004D4 / 4)
162357aa013SEdgar E. Iglesias 
16367101725SAlistair Francis #define GEM_INT_Q1_ENABLE               (0x00000600 / 4)
16467101725SAlistair Francis #define GEM_INT_Q7_ENABLE               (GEM_INT_Q1_ENABLE + 6)
16567101725SAlistair Francis 
16667101725SAlistair Francis #define GEM_INT_Q1_DISABLE              (0x00000620 / 4)
16767101725SAlistair Francis #define GEM_INT_Q7_DISABLE              (GEM_INT_Q1_DISABLE + 6)
16867101725SAlistair Francis 
16967101725SAlistair Francis #define GEM_INT_Q1_MASK                 (0x00000640 / 4)
17067101725SAlistair Francis #define GEM_INT_Q7_MASK                 (GEM_INT_Q1_MASK + 6)
17167101725SAlistair Francis 
172e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0  (0x00000500 / 4)
173e8e49943SAlistair Francis 
174e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE  (1 << 29)
175e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE            (1 << 28)
176e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT   (12)
177e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH   (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1)
178e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT       (4)
179e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH       (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1)
180e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT            (0)
181e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH            (3 - GEM_ST1R_QUEUE_SHIFT + 1)
182e8e49943SAlistair Francis 
183e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0  (0x00000540 / 4)
184e8e49943SAlistair Francis 
185e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE       (1 << 18)
186e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT        (13)
187e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH          (17 - GEM_ST2R_COMPARE_A_SHIFT + 1)
188e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE       (1 << 12)
189e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT  (9)
190e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH  (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \
191e8e49943SAlistair Francis                                             + 1)
192e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT            (0)
193e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH            (3 - GEM_ST2R_QUEUE_SHIFT + 1)
194e8e49943SAlistair Francis 
195e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0     (0x000006e0 / 4)
196e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0              (0x00000700 / 4)
197e8e49943SAlistair Francis 
198e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT  (7)
199e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH  (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1)
200e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT    (0)
201e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH    (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1)
202e8e49943SAlistair Francis 
203e9f186e5SPeter A. G. Crosthwaite /*****************************************/
204e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART     0x00000200 /* Transmit Enable */
205e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA       0x00000008 /* Transmit Enable */
206e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA       0x00000004 /* Receive Enable */
207e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP   0x00000002 /* Local Loopback */
208e9f186e5SPeter A. G. Crosthwaite 
209e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS    0x00020000 /* Strip FCS field */
2103048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC    0x00010000 /* Discard RX frames with len err */
211e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M  0x0000C000 /* Receive buffer offset mask */
212e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S  14         /* Receive buffer offset shift */
213e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH   0x00000080 /* accept unicast if hash match */
214e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH   0x00000040 /* accept multicast if hash match */
215e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ    0x00000020 /* Reject broadcast packets */
216e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC      0x00000010 /* Accept all packets */
217e9f186e5SPeter A. G. Crosthwaite 
218e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_ADDR_64B    (1U << 30)
219e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_TX_BD_EXT   (1U << 29)
220e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_RX_BD_EXT   (1U << 28)
2212801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M    0x00FF0000 /* DMA RX Buffer Size mask */
222e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S    16         /* DMA RX Buffer Size shift */
223e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL  64         /* DMA RX Buffer Size multiplier */
224e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */
225e9f186e5SPeter A. G. Crosthwaite 
226e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL    0x00000020 /* Transmit Complete */
227e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED      0x00000001 /* sw owned descriptor encountered */
228e9f186e5SPeter A. G. Crosthwaite 
229e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD   0x00000002 /* Frame received */
230e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF     0x00000001 /* Buffer unavailable */
231e9f186e5SPeter A. G. Crosthwaite 
232e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */
233e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL        0x00000080 /* Transmit Complete */
234e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED         0x00000008
235e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED         0x00000004
236e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL        0x00000002
237e9f186e5SPeter A. G. Crosthwaite 
238e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R      0x20000000 /* read operation */
239e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W      0x10000000 /* write operation */
240e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR      0x0F800000 /* Address bits */
241e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23
242e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG       0x007C0000 /* register bits */
243e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18
244e9f186e5SPeter A. G. Crosthwaite 
245e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */
246e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS    23 /* PHY address we will emulate a device at */
247e9f186e5SPeter A. G. Crosthwaite 
248e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL      0
249e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS       1
250e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1       2
251e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2       3
252e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV      4
253e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL    5
254e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP      6
255e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP        7
256e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP   8
257e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL    9
258e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT   10
259e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT      15
260e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16
261e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST  17
262e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN       18
263e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST       19
264e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL  20
265e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR        21
266e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD         22
267e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED          24
268e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD     25
269e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26
270e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST   27
271e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG   28
272e9f186e5SPeter A. G. Crosthwaite 
273e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST  0x8000
274e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000
275e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000
276e9f186e5SPeter A. G. Crosthwaite 
277e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK     0x0004
278e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020
279e9f186e5SPeter A. G. Crosthwaite 
280e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800
281e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC    0x0400
282e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY   0x0010
283e9f186e5SPeter A. G. Crosthwaite 
284e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/
28563af1e0cSPeter Crosthwaite #define GEM_RX_REJECT                   (-1)
28663af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT       (-2)
28763af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT         (-3)
28863af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT    (-4)
28963af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT      (-5)
29063af1e0cSPeter Crosthwaite 
29163af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT               0
292e9f186e5SPeter A. G. Crosthwaite 
293e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/
294e9f186e5SPeter A. G. Crosthwaite 
295e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000
296e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF
297e9f186e5SPeter A. G. Crosthwaite 
298e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000
299e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000
300e9f186e5SPeter A. G. Crosthwaite 
301e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002
302e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001
303e9f186e5SPeter A. G. Crosthwaite 
30463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT           25
30563af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH          2
306a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH           (1 << 27)
30763af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH        (1 << 29)
30863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH      (1 << 30)
30963af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST           (1 << 31)
31063af1e0cSPeter Crosthwaite 
311e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000
312e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000
313e9f186e5SPeter A. G. Crosthwaite 
314a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118
315a5517666SAlistair Francis 
316e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
317e9f186e5SPeter A. G. Crosthwaite {
318e48fdd9dSEdgar E. Iglesias     uint64_t ret = desc[0];
319e48fdd9dSEdgar E. Iglesias 
320e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
321e48fdd9dSEdgar E. Iglesias         ret |= (uint64_t)desc[2] << 32;
322e48fdd9dSEdgar E. Iglesias     }
323e48fdd9dSEdgar E. Iglesias     return ret;
324e9f186e5SPeter A. G. Crosthwaite }
325e9f186e5SPeter A. G. Crosthwaite 
326f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc)
327e9f186e5SPeter A. G. Crosthwaite {
328e9f186e5SPeter A. G. Crosthwaite     return (desc[1] & DESC_1_USED) ? 1 : 0;
329e9f186e5SPeter A. G. Crosthwaite }
330e9f186e5SPeter A. G. Crosthwaite 
331f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc)
332e9f186e5SPeter A. G. Crosthwaite {
333e9f186e5SPeter A. G. Crosthwaite     desc[1] |= DESC_1_USED;
334e9f186e5SPeter A. G. Crosthwaite }
335e9f186e5SPeter A. G. Crosthwaite 
336f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc)
337e9f186e5SPeter A. G. Crosthwaite {
338e9f186e5SPeter A. G. Crosthwaite     return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0;
339e9f186e5SPeter A. G. Crosthwaite }
340e9f186e5SPeter A. G. Crosthwaite 
341f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc)
342e9f186e5SPeter A. G. Crosthwaite {
343e9f186e5SPeter A. G. Crosthwaite     return (desc[1] & DESC_1_TX_LAST) ? 1 : 0;
344e9f186e5SPeter A. G. Crosthwaite }
345e9f186e5SPeter A. G. Crosthwaite 
346f0236182SEdgar E. Iglesias static inline void tx_desc_set_last(uint32_t *desc)
347cbdab58dSAlistair Francis {
348cbdab58dSAlistair Francis     desc[1] |= DESC_1_TX_LAST;
349cbdab58dSAlistair Francis }
350cbdab58dSAlistair Francis 
351f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc)
352e9f186e5SPeter A. G. Crosthwaite {
353e9f186e5SPeter A. G. Crosthwaite     return desc[1] & DESC_1_LENGTH;
354e9f186e5SPeter A. G. Crosthwaite }
355e9f186e5SPeter A. G. Crosthwaite 
356f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue)
357e9f186e5SPeter A. G. Crosthwaite {
35867101725SAlistair Francis     DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue);
359e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("bufaddr: 0x%08x\n", *desc);
360e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc));
361e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("wrap:    %d\n", tx_desc_get_wrap(desc));
362e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("last:    %d\n", tx_desc_get_last(desc));
363e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("length:  %d\n", tx_desc_get_length(desc));
364e9f186e5SPeter A. G. Crosthwaite }
365e9f186e5SPeter A. G. Crosthwaite 
366e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc)
367e9f186e5SPeter A. G. Crosthwaite {
368e48fdd9dSEdgar E. Iglesias     uint64_t ret = desc[0] & ~0x3UL;
369e48fdd9dSEdgar E. Iglesias 
370e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
371e48fdd9dSEdgar E. Iglesias         ret |= (uint64_t)desc[2] << 32;
372e48fdd9dSEdgar E. Iglesias     }
373e48fdd9dSEdgar E. Iglesias     return ret;
374e48fdd9dSEdgar E. Iglesias }
375e48fdd9dSEdgar E. Iglesias 
376e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx)
377e48fdd9dSEdgar E. Iglesias {
378e48fdd9dSEdgar E. Iglesias     int ret = 2;
379e48fdd9dSEdgar E. Iglesias 
380e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
381e48fdd9dSEdgar E. Iglesias         ret += 2;
382e48fdd9dSEdgar E. Iglesias     }
383e48fdd9dSEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT
384e48fdd9dSEdgar E. Iglesias                                        : GEM_DMACFG_TX_BD_EXT)) {
385e48fdd9dSEdgar E. Iglesias         ret += 2;
386e48fdd9dSEdgar E. Iglesias     }
387e48fdd9dSEdgar E. Iglesias 
388e48fdd9dSEdgar E. Iglesias     assert(ret <= DESC_MAX_NUM_WORDS);
389e48fdd9dSEdgar E. Iglesias     return ret;
390e9f186e5SPeter A. G. Crosthwaite }
391e9f186e5SPeter A. G. Crosthwaite 
392f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc)
393e9f186e5SPeter A. G. Crosthwaite {
394e9f186e5SPeter A. G. Crosthwaite     return desc[0] & DESC_0_RX_WRAP ? 1 : 0;
395e9f186e5SPeter A. G. Crosthwaite }
396e9f186e5SPeter A. G. Crosthwaite 
397f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc)
398e9f186e5SPeter A. G. Crosthwaite {
399e9f186e5SPeter A. G. Crosthwaite     return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0;
400e9f186e5SPeter A. G. Crosthwaite }
401e9f186e5SPeter A. G. Crosthwaite 
402f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc)
403e9f186e5SPeter A. G. Crosthwaite {
404e9f186e5SPeter A. G. Crosthwaite     desc[0] |= DESC_0_RX_OWNERSHIP;
405e9f186e5SPeter A. G. Crosthwaite }
406e9f186e5SPeter A. G. Crosthwaite 
407f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc)
408e9f186e5SPeter A. G. Crosthwaite {
409e9f186e5SPeter A. G. Crosthwaite     desc[1] |= DESC_1_RX_SOF;
410e9f186e5SPeter A. G. Crosthwaite }
411e9f186e5SPeter A. G. Crosthwaite 
412f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc)
413e9f186e5SPeter A. G. Crosthwaite {
414e9f186e5SPeter A. G. Crosthwaite     desc[1] |= DESC_1_RX_EOF;
415e9f186e5SPeter A. G. Crosthwaite }
416e9f186e5SPeter A. G. Crosthwaite 
417f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len)
418e9f186e5SPeter A. G. Crosthwaite {
419e9f186e5SPeter A. G. Crosthwaite     desc[1] &= ~DESC_1_LENGTH;
420e9f186e5SPeter A. G. Crosthwaite     desc[1] |= len;
421e9f186e5SPeter A. G. Crosthwaite }
422e9f186e5SPeter A. G. Crosthwaite 
423f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc)
42463af1e0cSPeter Crosthwaite {
42563af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_BROADCAST;
42663af1e0cSPeter Crosthwaite }
42763af1e0cSPeter Crosthwaite 
428f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc)
42963af1e0cSPeter Crosthwaite {
43063af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_UNICAST_HASH;
43163af1e0cSPeter Crosthwaite }
43263af1e0cSPeter Crosthwaite 
433f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc)
43463af1e0cSPeter Crosthwaite {
43563af1e0cSPeter Crosthwaite     desc[1] |= R_DESC_1_RX_MULTICAST_HASH;
43663af1e0cSPeter Crosthwaite }
43763af1e0cSPeter Crosthwaite 
438f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx)
43963af1e0cSPeter Crosthwaite {
44063af1e0cSPeter Crosthwaite     desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH,
44163af1e0cSPeter Crosthwaite                         sar_idx);
442a03f7429SPeter Crosthwaite     desc[1] |= R_DESC_1_RX_SAR_MATCH;
44363af1e0cSPeter Crosthwaite }
44463af1e0cSPeter Crosthwaite 
445e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */
4466a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
447e9f186e5SPeter A. G. Crosthwaite 
448e9f186e5SPeter A. G. Crosthwaite /*
449e9f186e5SPeter A. G. Crosthwaite  * gem_init_register_masks:
450e9f186e5SPeter A. G. Crosthwaite  * One time initialization.
451e9f186e5SPeter A. G. Crosthwaite  * Set masks to identify which register bits have magical clear properties
452e9f186e5SPeter A. G. Crosthwaite  */
453448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s)
454e9f186e5SPeter A. G. Crosthwaite {
455e9f186e5SPeter A. G. Crosthwaite     /* Mask of register bits which are read only */
456e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs_ro[0], 0, sizeof(s->regs_ro));
457e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_NWCTRL]   = 0xFFF80000;
458e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF;
459e48fdd9dSEdgar E. Iglesias     s->regs_ro[GEM_DMACFG]   = 0x8E00F000;
460e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08;
461e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_RXQBASE]  = 0x00000003;
462e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_TXQBASE]  = 0x00000003;
463e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0;
464e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_ISR]      = 0xFFFFFFFF;
465e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_IMR]      = 0xFFFFFFFF;
466e9f186e5SPeter A. G. Crosthwaite     s->regs_ro[GEM_MODID]    = 0xFFFFFFFF;
467e9f186e5SPeter A. G. Crosthwaite 
468e9f186e5SPeter A. G. Crosthwaite     /* Mask of register bits which are clear on read */
469e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc));
470e9f186e5SPeter A. G. Crosthwaite     s->regs_rtc[GEM_ISR]      = 0xFFFFFFFF;
471e9f186e5SPeter A. G. Crosthwaite 
472e9f186e5SPeter A. G. Crosthwaite     /* Mask of register bits which are write 1 to clear */
473e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c));
474e9f186e5SPeter A. G. Crosthwaite     s->regs_w1c[GEM_TXSTATUS] = 0x000001F7;
475e9f186e5SPeter A. G. Crosthwaite     s->regs_w1c[GEM_RXSTATUS] = 0x0000000F;
476e9f186e5SPeter A. G. Crosthwaite 
477e9f186e5SPeter A. G. Crosthwaite     /* Mask of register bits which are write only */
478e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs_wo[0], 0, sizeof(s->regs_wo));
479e9f186e5SPeter A. G. Crosthwaite     s->regs_wo[GEM_NWCTRL]   = 0x00073E60;
480e9f186e5SPeter A. G. Crosthwaite     s->regs_wo[GEM_IER]      = 0x07FFFFFF;
481e9f186e5SPeter A. G. Crosthwaite     s->regs_wo[GEM_IDR]      = 0x07FFFFFF;
482e9f186e5SPeter A. G. Crosthwaite }
483e9f186e5SPeter A. G. Crosthwaite 
484e9f186e5SPeter A. G. Crosthwaite /*
485e9f186e5SPeter A. G. Crosthwaite  * phy_update_link:
486e9f186e5SPeter A. G. Crosthwaite  * Make the emulated PHY link state match the QEMU "interface" state.
487e9f186e5SPeter A. G. Crosthwaite  */
488448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s)
489e9f186e5SPeter A. G. Crosthwaite {
490b356f76dSJason Wang     DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down);
491e9f186e5SPeter A. G. Crosthwaite 
492e9f186e5SPeter A. G. Crosthwaite     /* Autonegotiation status mirrors link status.  */
493b356f76dSJason Wang     if (qemu_get_queue(s->nic)->link_down) {
494e9f186e5SPeter A. G. Crosthwaite         s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL |
495e9f186e5SPeter A. G. Crosthwaite                                          PHY_REG_STATUS_LINK);
496e9f186e5SPeter A. G. Crosthwaite         s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC;
497e9f186e5SPeter A. G. Crosthwaite     } else {
498e9f186e5SPeter A. G. Crosthwaite         s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL |
499e9f186e5SPeter A. G. Crosthwaite                                          PHY_REG_STATUS_LINK);
500e9f186e5SPeter A. G. Crosthwaite         s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC |
501e9f186e5SPeter A. G. Crosthwaite                                         PHY_REG_INT_ST_ANEGCMPL |
502e9f186e5SPeter A. G. Crosthwaite                                         PHY_REG_INT_ST_ENERGY);
503e9f186e5SPeter A. G. Crosthwaite     }
504e9f186e5SPeter A. G. Crosthwaite }
505e9f186e5SPeter A. G. Crosthwaite 
5064e68f7a0SStefan Hajnoczi static int gem_can_receive(NetClientState *nc)
507e9f186e5SPeter A. G. Crosthwaite {
508448f19e2SPeter Crosthwaite     CadenceGEMState *s;
50967101725SAlistair Francis     int i;
510e9f186e5SPeter A. G. Crosthwaite 
511cc1f0f45SJason Wang     s = qemu_get_nic_opaque(nc);
512e9f186e5SPeter A. G. Crosthwaite 
513e9f186e5SPeter A. G. Crosthwaite     /* Do nothing if receive is not enabled. */
514e9f186e5SPeter A. G. Crosthwaite     if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) {
5153ae5725fSPeter Crosthwaite         if (s->can_rx_state != 1) {
5163ae5725fSPeter Crosthwaite             s->can_rx_state = 1;
5173ae5725fSPeter Crosthwaite             DB_PRINT("can't receive - no enable\n");
5183ae5725fSPeter Crosthwaite         }
519e9f186e5SPeter A. G. Crosthwaite         return 0;
520e9f186e5SPeter A. G. Crosthwaite     }
521e9f186e5SPeter A. G. Crosthwaite 
52267101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; i++) {
523dacc0566SAlistair Francis         if (rx_desc_get_ownership(s->rx_desc[i]) != 1) {
524dacc0566SAlistair Francis             break;
525dacc0566SAlistair Francis         }
526dacc0566SAlistair Francis     };
527dacc0566SAlistair Francis 
528dacc0566SAlistair Francis     if (i == s->num_priority_queues) {
5298202aa53SPeter Crosthwaite         if (s->can_rx_state != 2) {
5308202aa53SPeter Crosthwaite             s->can_rx_state = 2;
531dacc0566SAlistair Francis             DB_PRINT("can't receive - all the buffer descriptors are busy\n");
5328202aa53SPeter Crosthwaite         }
5338202aa53SPeter Crosthwaite         return 0;
5348202aa53SPeter Crosthwaite     }
5358202aa53SPeter Crosthwaite 
5363ae5725fSPeter Crosthwaite     if (s->can_rx_state != 0) {
5373ae5725fSPeter Crosthwaite         s->can_rx_state = 0;
53867101725SAlistair Francis         DB_PRINT("can receive\n");
5393ae5725fSPeter Crosthwaite     }
540e9f186e5SPeter A. G. Crosthwaite     return 1;
541e9f186e5SPeter A. G. Crosthwaite }
542e9f186e5SPeter A. G. Crosthwaite 
543e9f186e5SPeter A. G. Crosthwaite /*
544e9f186e5SPeter A. G. Crosthwaite  * gem_update_int_status:
545e9f186e5SPeter A. G. Crosthwaite  * Raise or lower interrupt based on current status.
546e9f186e5SPeter A. G. Crosthwaite  */
547448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s)
548e9f186e5SPeter A. G. Crosthwaite {
54967101725SAlistair Francis     int i;
55067101725SAlistair Francis 
551596b6f51SAlistair Francis     if (!s->regs[GEM_ISR]) {
552596b6f51SAlistair Francis         /* ISR isn't set, clear all the interrupts */
553596b6f51SAlistair Francis         for (i = 0; i < s->num_priority_queues; ++i) {
554596b6f51SAlistair Francis             qemu_set_irq(s->irq[i], 0);
555596b6f51SAlistair Francis         }
556596b6f51SAlistair Francis         return;
557596b6f51SAlistair Francis     }
558596b6f51SAlistair Francis 
559596b6f51SAlistair Francis     /* If we get here we know s->regs[GEM_ISR] is set, so we don't need to
560596b6f51SAlistair Francis      * check it again.
561596b6f51SAlistair Francis      */
562596b6f51SAlistair Francis     if (s->num_priority_queues == 1) {
56367101725SAlistair Francis         /* No priority queues, just trigger the interrupt */
5648ea1d056SFam Zheng         DB_PRINT("asserting int.\n");
5652bf57f73SAlistair Francis         qemu_set_irq(s->irq[0], 1);
56667101725SAlistair Francis         return;
56767101725SAlistair Francis     }
56867101725SAlistair Francis 
56967101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; ++i) {
57067101725SAlistair Francis         if (s->regs[GEM_INT_Q1_STATUS + i]) {
57167101725SAlistair Francis             DB_PRINT("asserting int. (q=%d)\n", i);
57267101725SAlistair Francis             qemu_set_irq(s->irq[i], 1);
57367101725SAlistair Francis         }
574e9f186e5SPeter A. G. Crosthwaite     }
575e9f186e5SPeter A. G. Crosthwaite }
576e9f186e5SPeter A. G. Crosthwaite 
577e9f186e5SPeter A. G. Crosthwaite /*
578e9f186e5SPeter A. G. Crosthwaite  * gem_receive_updatestats:
579e9f186e5SPeter A. G. Crosthwaite  * Increment receive statistics.
580e9f186e5SPeter A. G. Crosthwaite  */
581448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet,
582e9f186e5SPeter A. G. Crosthwaite                                     unsigned bytes)
583e9f186e5SPeter A. G. Crosthwaite {
584e9f186e5SPeter A. G. Crosthwaite     uint64_t octets;
585e9f186e5SPeter A. G. Crosthwaite 
586e9f186e5SPeter A. G. Crosthwaite     /* Total octets (bytes) received */
587e9f186e5SPeter A. G. Crosthwaite     octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) |
588e9f186e5SPeter A. G. Crosthwaite              s->regs[GEM_OCTRXHI];
589e9f186e5SPeter A. G. Crosthwaite     octets += bytes;
590e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_OCTRXLO] = octets >> 32;
591e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_OCTRXHI] = octets;
592e9f186e5SPeter A. G. Crosthwaite 
593e9f186e5SPeter A. G. Crosthwaite     /* Error-free Frames received */
594e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_RXCNT]++;
595e9f186e5SPeter A. G. Crosthwaite 
596e9f186e5SPeter A. G. Crosthwaite     /* Error-free Broadcast Frames counter */
597e9f186e5SPeter A. G. Crosthwaite     if (!memcmp(packet, broadcast_addr, 6)) {
598e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RXBROADCNT]++;
599e9f186e5SPeter A. G. Crosthwaite     }
600e9f186e5SPeter A. G. Crosthwaite 
601e9f186e5SPeter A. G. Crosthwaite     /* Error-free Multicast Frames counter */
602e9f186e5SPeter A. G. Crosthwaite     if (packet[0] == 0x01) {
603e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RXMULTICNT]++;
604e9f186e5SPeter A. G. Crosthwaite     }
605e9f186e5SPeter A. G. Crosthwaite 
606e9f186e5SPeter A. G. Crosthwaite     if (bytes <= 64) {
607e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX64CNT]++;
608e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 127) {
609e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX65CNT]++;
610e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 255) {
611e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX128CNT]++;
612e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 511) {
613e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX256CNT]++;
614e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 1023) {
615e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX512CNT]++;
616e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 1518) {
617e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX1024CNT]++;
618e9f186e5SPeter A. G. Crosthwaite     } else {
619e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_RX1519CNT]++;
620e9f186e5SPeter A. G. Crosthwaite     }
621e9f186e5SPeter A. G. Crosthwaite }
622e9f186e5SPeter A. G. Crosthwaite 
623e9f186e5SPeter A. G. Crosthwaite /*
624e9f186e5SPeter A. G. Crosthwaite  * Get the MAC Address bit from the specified position
625e9f186e5SPeter A. G. Crosthwaite  */
626e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit)
627e9f186e5SPeter A. G. Crosthwaite {
628e9f186e5SPeter A. G. Crosthwaite     unsigned byte;
629e9f186e5SPeter A. G. Crosthwaite 
630e9f186e5SPeter A. G. Crosthwaite     byte = mac[bit / 8];
631e9f186e5SPeter A. G. Crosthwaite     byte >>= (bit & 0x7);
632e9f186e5SPeter A. G. Crosthwaite     byte &= 1;
633e9f186e5SPeter A. G. Crosthwaite 
634e9f186e5SPeter A. G. Crosthwaite     return byte;
635e9f186e5SPeter A. G. Crosthwaite }
636e9f186e5SPeter A. G. Crosthwaite 
637e9f186e5SPeter A. G. Crosthwaite /*
638e9f186e5SPeter A. G. Crosthwaite  * Calculate a GEM MAC Address hash index
639e9f186e5SPeter A. G. Crosthwaite  */
640e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac)
641e9f186e5SPeter A. G. Crosthwaite {
642e9f186e5SPeter A. G. Crosthwaite     int index_bit, mac_bit;
643e9f186e5SPeter A. G. Crosthwaite     unsigned hash_index;
644e9f186e5SPeter A. G. Crosthwaite 
645e9f186e5SPeter A. G. Crosthwaite     hash_index = 0;
646e9f186e5SPeter A. G. Crosthwaite     mac_bit = 5;
647e9f186e5SPeter A. G. Crosthwaite     for (index_bit = 5; index_bit >= 0; index_bit--) {
648e9f186e5SPeter A. G. Crosthwaite         hash_index |= (get_bit(mac,  mac_bit) ^
649e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 6) ^
650e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 12) ^
651e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 18) ^
652e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 24) ^
653e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 30) ^
654e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 36) ^
655e9f186e5SPeter A. G. Crosthwaite                                get_bit(mac, mac_bit + 42)) << index_bit;
656e9f186e5SPeter A. G. Crosthwaite         mac_bit--;
657e9f186e5SPeter A. G. Crosthwaite     }
658e9f186e5SPeter A. G. Crosthwaite 
659e9f186e5SPeter A. G. Crosthwaite     return hash_index;
660e9f186e5SPeter A. G. Crosthwaite }
661e9f186e5SPeter A. G. Crosthwaite 
662e9f186e5SPeter A. G. Crosthwaite /*
663e9f186e5SPeter A. G. Crosthwaite  * gem_mac_address_filter:
664e9f186e5SPeter A. G. Crosthwaite  * Accept or reject this destination address?
665e9f186e5SPeter A. G. Crosthwaite  * Returns:
666e9f186e5SPeter A. G. Crosthwaite  * GEM_RX_REJECT: reject
66763af1e0cSPeter Crosthwaite  * >= 0: Specific address accept (which matched SAR is returned)
66863af1e0cSPeter Crosthwaite  * others for various other modes of accept:
66963af1e0cSPeter Crosthwaite  * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT,
67063af1e0cSPeter Crosthwaite  * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT
671e9f186e5SPeter A. G. Crosthwaite  */
672448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet)
673e9f186e5SPeter A. G. Crosthwaite {
674e9f186e5SPeter A. G. Crosthwaite     uint8_t *gem_spaddr;
675e9f186e5SPeter A. G. Crosthwaite     int i;
676e9f186e5SPeter A. G. Crosthwaite 
677e9f186e5SPeter A. G. Crosthwaite     /* Promiscuous mode? */
678e9f186e5SPeter A. G. Crosthwaite     if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) {
67963af1e0cSPeter Crosthwaite         return GEM_RX_PROMISCUOUS_ACCEPT;
680e9f186e5SPeter A. G. Crosthwaite     }
681e9f186e5SPeter A. G. Crosthwaite 
682e9f186e5SPeter A. G. Crosthwaite     if (!memcmp(packet, broadcast_addr, 6)) {
683e9f186e5SPeter A. G. Crosthwaite         /* Reject broadcast packets? */
684e9f186e5SPeter A. G. Crosthwaite         if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) {
685e9f186e5SPeter A. G. Crosthwaite             return GEM_RX_REJECT;
686e9f186e5SPeter A. G. Crosthwaite         }
68763af1e0cSPeter Crosthwaite         return GEM_RX_BROADCAST_ACCEPT;
688e9f186e5SPeter A. G. Crosthwaite     }
689e9f186e5SPeter A. G. Crosthwaite 
690e9f186e5SPeter A. G. Crosthwaite     /* Accept packets -w- hash match? */
691e9f186e5SPeter A. G. Crosthwaite     if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) ||
692e9f186e5SPeter A. G. Crosthwaite         (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) {
693e9f186e5SPeter A. G. Crosthwaite         unsigned hash_index;
694e9f186e5SPeter A. G. Crosthwaite 
695e9f186e5SPeter A. G. Crosthwaite         hash_index = calc_mac_hash(packet);
696e9f186e5SPeter A. G. Crosthwaite         if (hash_index < 32) {
697e9f186e5SPeter A. G. Crosthwaite             if (s->regs[GEM_HASHLO] & (1<<hash_index)) {
69863af1e0cSPeter Crosthwaite                 return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT :
69963af1e0cSPeter Crosthwaite                                            GEM_RX_UNICAST_HASH_ACCEPT;
700e9f186e5SPeter A. G. Crosthwaite             }
701e9f186e5SPeter A. G. Crosthwaite         } else {
702e9f186e5SPeter A. G. Crosthwaite             hash_index -= 32;
703e9f186e5SPeter A. G. Crosthwaite             if (s->regs[GEM_HASHHI] & (1<<hash_index)) {
70463af1e0cSPeter Crosthwaite                 return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT :
70563af1e0cSPeter Crosthwaite                                            GEM_RX_UNICAST_HASH_ACCEPT;
706e9f186e5SPeter A. G. Crosthwaite             }
707e9f186e5SPeter A. G. Crosthwaite         }
708e9f186e5SPeter A. G. Crosthwaite     }
709e9f186e5SPeter A. G. Crosthwaite 
710e9f186e5SPeter A. G. Crosthwaite     /* Check all 4 specific addresses */
711e9f186e5SPeter A. G. Crosthwaite     gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]);
71263af1e0cSPeter Crosthwaite     for (i = 3; i >= 0; i--) {
71364eb9301SPeter Crosthwaite         if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) {
71463af1e0cSPeter Crosthwaite             return GEM_RX_SAR_ACCEPT + i;
715e9f186e5SPeter A. G. Crosthwaite         }
716e9f186e5SPeter A. G. Crosthwaite     }
717e9f186e5SPeter A. G. Crosthwaite 
718e9f186e5SPeter A. G. Crosthwaite     /* No address match; reject the packet */
719e9f186e5SPeter A. G. Crosthwaite     return GEM_RX_REJECT;
720e9f186e5SPeter A. G. Crosthwaite }
721e9f186e5SPeter A. G. Crosthwaite 
722e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */
723e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr,
724e8e49943SAlistair Francis                                  unsigned rxbufsize)
725e8e49943SAlistair Francis {
726e8e49943SAlistair Francis     uint32_t reg;
727e8e49943SAlistair Francis     bool matched, mismatched;
728e8e49943SAlistair Francis     int i, j;
729e8e49943SAlistair Francis 
730e8e49943SAlistair Francis     for (i = 0; i < s->num_type1_screeners; i++) {
731e8e49943SAlistair Francis         reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i];
732e8e49943SAlistair Francis         matched = false;
733e8e49943SAlistair Francis         mismatched = false;
734e8e49943SAlistair Francis 
735e8e49943SAlistair Francis         /* Screening is based on UDP Port */
736e8e49943SAlistair Francis         if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) {
737e8e49943SAlistair Francis             uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23];
738e8e49943SAlistair Francis             if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT,
739e8e49943SAlistair Francis                                            GEM_ST1R_UDP_PORT_MATCH_WIDTH)) {
740e8e49943SAlistair Francis                 matched = true;
741e8e49943SAlistair Francis             } else {
742e8e49943SAlistair Francis                 mismatched = true;
743e8e49943SAlistair Francis             }
744e8e49943SAlistair Francis         }
745e8e49943SAlistair Francis 
746e8e49943SAlistair Francis         /* Screening is based on DS/TC */
747e8e49943SAlistair Francis         if (reg & GEM_ST1R_DSTC_ENABLE) {
748e8e49943SAlistair Francis             uint8_t dscp = rxbuf_ptr[14 + 1];
749e8e49943SAlistair Francis             if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT,
750e8e49943SAlistair Francis                                        GEM_ST1R_DSTC_MATCH_WIDTH)) {
751e8e49943SAlistair Francis                 matched = true;
752e8e49943SAlistair Francis             } else {
753e8e49943SAlistair Francis                 mismatched = true;
754e8e49943SAlistair Francis             }
755e8e49943SAlistair Francis         }
756e8e49943SAlistair Francis 
757e8e49943SAlistair Francis         if (matched && !mismatched) {
758e8e49943SAlistair Francis             return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH);
759e8e49943SAlistair Francis         }
760e8e49943SAlistair Francis     }
761e8e49943SAlistair Francis 
762e8e49943SAlistair Francis     for (i = 0; i < s->num_type2_screeners; i++) {
763e8e49943SAlistair Francis         reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i];
764e8e49943SAlistair Francis         matched = false;
765e8e49943SAlistair Francis         mismatched = false;
766e8e49943SAlistair Francis 
767e8e49943SAlistair Francis         if (reg & GEM_ST2R_ETHERTYPE_ENABLE) {
768e8e49943SAlistair Francis             uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13];
769e8e49943SAlistair Francis             int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT,
770e8e49943SAlistair Francis                                         GEM_ST2R_ETHERTYPE_INDEX_WIDTH);
771e8e49943SAlistair Francis 
772e8e49943SAlistair Francis             if (et_idx > s->num_type2_screeners) {
773e8e49943SAlistair Francis                 qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype "
774e8e49943SAlistair Francis                               "register index: %d\n", et_idx);
775e8e49943SAlistair Francis             }
776e8e49943SAlistair Francis             if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 +
777e8e49943SAlistair Francis                                 et_idx]) {
778e8e49943SAlistair Francis                 matched = true;
779e8e49943SAlistair Francis             } else {
780e8e49943SAlistair Francis                 mismatched = true;
781e8e49943SAlistair Francis             }
782e8e49943SAlistair Francis         }
783e8e49943SAlistair Francis 
784e8e49943SAlistair Francis         /* Compare A, B, C */
785e8e49943SAlistair Francis         for (j = 0; j < 3; j++) {
786e8e49943SAlistair Francis             uint32_t cr0, cr1, mask;
787e8e49943SAlistair Francis             uint16_t rx_cmp;
788e8e49943SAlistair Francis             int offset;
789e8e49943SAlistair Francis             int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6,
790e8e49943SAlistair Francis                                         GEM_ST2R_COMPARE_WIDTH);
791e8e49943SAlistair Francis 
792e8e49943SAlistair Francis             if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) {
793e8e49943SAlistair Francis                 continue;
794e8e49943SAlistair Francis             }
795e8e49943SAlistair Francis             if (cr_idx > s->num_type2_screeners) {
796e8e49943SAlistair Francis                 qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare "
797e8e49943SAlistair Francis                               "register index: %d\n", cr_idx);
798e8e49943SAlistair Francis             }
799e8e49943SAlistair Francis 
800e8e49943SAlistair Francis             cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2];
801e8e49943SAlistair Francis             cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1];
802e8e49943SAlistair Francis             offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT,
803e8e49943SAlistair Francis                                     GEM_T2CW1_OFFSET_VALUE_WIDTH);
804e8e49943SAlistair Francis 
805e8e49943SAlistair Francis             switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT,
806e8e49943SAlistair Francis                                    GEM_T2CW1_COMPARE_OFFSET_WIDTH)) {
807e8e49943SAlistair Francis             case 3: /* Skip UDP header */
808e8e49943SAlistair Francis                 qemu_log_mask(LOG_UNIMP, "TCP compare offsets"
809e8e49943SAlistair Francis                               "unimplemented - assuming UDP\n");
810e8e49943SAlistair Francis                 offset += 8;
811e8e49943SAlistair Francis                 /* Fallthrough */
812e8e49943SAlistair Francis             case 2: /* skip the IP header */
813e8e49943SAlistair Francis                 offset += 20;
814e8e49943SAlistair Francis                 /* Fallthrough */
815e8e49943SAlistair Francis             case 1: /* Count from after the ethertype */
816e8e49943SAlistair Francis                 offset += 14;
817e8e49943SAlistair Francis                 break;
818e8e49943SAlistair Francis             case 0:
819e8e49943SAlistair Francis                 /* Offset from start of frame */
820e8e49943SAlistair Francis                 break;
821e8e49943SAlistair Francis             }
822e8e49943SAlistair Francis 
823e8e49943SAlistair Francis             rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset];
824e8e49943SAlistair Francis             mask = extract32(cr0, 0, 16);
825e8e49943SAlistair Francis 
826e8e49943SAlistair Francis             if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) {
827e8e49943SAlistair Francis                 matched = true;
828e8e49943SAlistair Francis             } else {
829e8e49943SAlistair Francis                 mismatched = true;
830e8e49943SAlistair Francis             }
831e8e49943SAlistair Francis         }
832e8e49943SAlistair Francis 
833e8e49943SAlistair Francis         if (matched && !mismatched) {
834e8e49943SAlistair Francis             return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH);
835e8e49943SAlistair Francis         }
836e8e49943SAlistair Francis     }
837e8e49943SAlistair Francis 
838e8e49943SAlistair Francis     /* We made it here, assume it's queue 0 */
839e8e49943SAlistair Francis     return 0;
840e8e49943SAlistair Francis }
841e8e49943SAlistair Francis 
842357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q)
843357aa013SEdgar E. Iglesias {
844357aa013SEdgar E. Iglesias     hwaddr desc_addr = 0;
845357aa013SEdgar E. Iglesias 
846357aa013SEdgar E. Iglesias     if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) {
847357aa013SEdgar E. Iglesias         desc_addr = s->regs[tx ? GEM_TBQPH : GEM_RBQPH];
848357aa013SEdgar E. Iglesias     }
849357aa013SEdgar E. Iglesias     desc_addr <<= 32;
850357aa013SEdgar E. Iglesias     desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q];
851357aa013SEdgar E. Iglesias     return desc_addr;
852357aa013SEdgar E. Iglesias }
853357aa013SEdgar E. Iglesias 
854357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q)
855357aa013SEdgar E. Iglesias {
856357aa013SEdgar E. Iglesias     return gem_get_desc_addr(s, true, q);
857357aa013SEdgar E. Iglesias }
858357aa013SEdgar E. Iglesias 
859357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q)
860357aa013SEdgar E. Iglesias {
861357aa013SEdgar E. Iglesias     return gem_get_desc_addr(s, false, q);
862357aa013SEdgar E. Iglesias }
863357aa013SEdgar E. Iglesias 
86467101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q)
86506c2fe95SPeter Crosthwaite {
866357aa013SEdgar E. Iglesias     hwaddr desc_addr = gem_get_rx_desc_addr(s, q);
867357aa013SEdgar E. Iglesias 
868357aa013SEdgar E. Iglesias     DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr);
869357aa013SEdgar E. Iglesias 
87006c2fe95SPeter Crosthwaite     /* read current descriptor */
871357aa013SEdgar E. Iglesias     address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED,
872e48fdd9dSEdgar E. Iglesias                        (uint8_t *)s->rx_desc[q],
873e48fdd9dSEdgar E. Iglesias                        sizeof(uint32_t) * gem_get_desc_len(s, true));
87406c2fe95SPeter Crosthwaite 
87506c2fe95SPeter Crosthwaite     /* Descriptor owned by software ? */
87667101725SAlistair Francis     if (rx_desc_get_ownership(s->rx_desc[q]) == 1) {
877357aa013SEdgar E. Iglesias         DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr);
87806c2fe95SPeter Crosthwaite         s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF;
87906c2fe95SPeter Crosthwaite         s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]);
88006c2fe95SPeter Crosthwaite         /* Handle interrupt consequences */
88106c2fe95SPeter Crosthwaite         gem_update_int_status(s);
88206c2fe95SPeter Crosthwaite     }
88306c2fe95SPeter Crosthwaite }
88406c2fe95SPeter Crosthwaite 
885e9f186e5SPeter A. G. Crosthwaite /*
886e9f186e5SPeter A. G. Crosthwaite  * gem_receive:
887e9f186e5SPeter A. G. Crosthwaite  * Fit a packet handed to us by QEMU into the receive descriptor ring.
888e9f186e5SPeter A. G. Crosthwaite  */
8894e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size)
890e9f186e5SPeter A. G. Crosthwaite {
891448f19e2SPeter Crosthwaite     CadenceGEMState *s;
892e9f186e5SPeter A. G. Crosthwaite     unsigned   rxbufsize, bytes_to_copy;
893e9f186e5SPeter A. G. Crosthwaite     unsigned   rxbuf_offset;
894e9f186e5SPeter A. G. Crosthwaite     uint8_t    rxbuf[2048];
895e9f186e5SPeter A. G. Crosthwaite     uint8_t   *rxbuf_ptr;
8963b2c97f9SEdgar E. Iglesias     bool first_desc = true;
89763af1e0cSPeter Crosthwaite     int maf;
8982bf57f73SAlistair Francis     int q = 0;
899e9f186e5SPeter A. G. Crosthwaite 
900cc1f0f45SJason Wang     s = qemu_get_nic_opaque(nc);
901e9f186e5SPeter A. G. Crosthwaite 
902e9f186e5SPeter A. G. Crosthwaite     /* Is this destination MAC address "for us" ? */
90363af1e0cSPeter Crosthwaite     maf = gem_mac_address_filter(s, buf);
90463af1e0cSPeter Crosthwaite     if (maf == GEM_RX_REJECT) {
905e9f186e5SPeter A. G. Crosthwaite         return -1;
906e9f186e5SPeter A. G. Crosthwaite     }
907e9f186e5SPeter A. G. Crosthwaite 
908e9f186e5SPeter A. G. Crosthwaite     /* Discard packets with receive length error enabled ? */
909e9f186e5SPeter A. G. Crosthwaite     if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) {
910e9f186e5SPeter A. G. Crosthwaite         unsigned type_len;
911e9f186e5SPeter A. G. Crosthwaite 
912e9f186e5SPeter A. G. Crosthwaite         /* Fish the ethertype / length field out of the RX packet */
913e9f186e5SPeter A. G. Crosthwaite         type_len = buf[12] << 8 | buf[13];
914e9f186e5SPeter A. G. Crosthwaite         /* It is a length field, not an ethertype */
915e9f186e5SPeter A. G. Crosthwaite         if (type_len < 0x600) {
916e9f186e5SPeter A. G. Crosthwaite             if (size < type_len) {
917e9f186e5SPeter A. G. Crosthwaite                 /* discard */
918e9f186e5SPeter A. G. Crosthwaite                 return -1;
919e9f186e5SPeter A. G. Crosthwaite             }
920e9f186e5SPeter A. G. Crosthwaite         }
921e9f186e5SPeter A. G. Crosthwaite     }
922e9f186e5SPeter A. G. Crosthwaite 
923e9f186e5SPeter A. G. Crosthwaite     /*
924e9f186e5SPeter A. G. Crosthwaite      * Determine configured receive buffer offset (probably 0)
925e9f186e5SPeter A. G. Crosthwaite      */
926e9f186e5SPeter A. G. Crosthwaite     rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >>
927e9f186e5SPeter A. G. Crosthwaite                    GEM_NWCFG_BUFF_OFST_S;
928e9f186e5SPeter A. G. Crosthwaite 
929e9f186e5SPeter A. G. Crosthwaite     /* The configure size of each receive buffer.  Determines how many
930e9f186e5SPeter A. G. Crosthwaite      * buffers needed to hold this packet.
931e9f186e5SPeter A. G. Crosthwaite      */
932e9f186e5SPeter A. G. Crosthwaite     rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >>
933e9f186e5SPeter A. G. Crosthwaite                  GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL;
934e9f186e5SPeter A. G. Crosthwaite     bytes_to_copy = size;
935e9f186e5SPeter A. G. Crosthwaite 
936f265ae8cSAlistair Francis     /* Hardware allows a zero value here but warns against it. To avoid QEMU
937f265ae8cSAlistair Francis      * indefinite loops we enforce a minimum value here
938f265ae8cSAlistair Francis      */
939f265ae8cSAlistair Francis     if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) {
940f265ae8cSAlistair Francis         rxbufsize = GEM_DMACFG_RBUFSZ_MUL;
941f265ae8cSAlistair Francis     }
942f265ae8cSAlistair Francis 
943191946c5SPeter Crosthwaite     /* Pad to minimum length. Assume FCS field is stripped, logic
944191946c5SPeter Crosthwaite      * below will increment it to the real minimum of 64 when
945191946c5SPeter Crosthwaite      * not FCS stripping
946191946c5SPeter Crosthwaite      */
947191946c5SPeter Crosthwaite     if (size < 60) {
948191946c5SPeter Crosthwaite         size = 60;
949191946c5SPeter Crosthwaite     }
950191946c5SPeter Crosthwaite 
951e9f186e5SPeter A. G. Crosthwaite     /* Strip of FCS field ? (usually yes) */
952e9f186e5SPeter A. G. Crosthwaite     if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) {
953e9f186e5SPeter A. G. Crosthwaite         rxbuf_ptr = (void *)buf;
954e9f186e5SPeter A. G. Crosthwaite     } else {
955e9f186e5SPeter A. G. Crosthwaite         unsigned crc_val;
956e9f186e5SPeter A. G. Crosthwaite 
957244381ecSPrasad J Pandit         if (size > sizeof(rxbuf) - sizeof(crc_val)) {
958244381ecSPrasad J Pandit             size = sizeof(rxbuf) - sizeof(crc_val);
959244381ecSPrasad J Pandit         }
960244381ecSPrasad J Pandit         bytes_to_copy = size;
961e9f186e5SPeter A. G. Crosthwaite         /* The application wants the FCS field, which QEMU does not provide.
9623048ed6aSPeter Crosthwaite          * We must try and calculate one.
963e9f186e5SPeter A. G. Crosthwaite          */
964e9f186e5SPeter A. G. Crosthwaite 
965e9f186e5SPeter A. G. Crosthwaite         memcpy(rxbuf, buf, size);
9665fbe02e8SJim Meyering         memset(rxbuf + size, 0, sizeof(rxbuf) - size);
967e9f186e5SPeter A. G. Crosthwaite         rxbuf_ptr = rxbuf;
968e9f186e5SPeter A. G. Crosthwaite         crc_val = cpu_to_le32(crc32(0, rxbuf, MAX(size, 60)));
969c94239feSPeter Maydell         memcpy(rxbuf + size, &crc_val, sizeof(crc_val));
970e9f186e5SPeter A. G. Crosthwaite 
971e9f186e5SPeter A. G. Crosthwaite         bytes_to_copy += 4;
972e9f186e5SPeter A. G. Crosthwaite         size += 4;
973e9f186e5SPeter A. G. Crosthwaite     }
974e9f186e5SPeter A. G. Crosthwaite 
975e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("config bufsize: %d packet size: %ld\n", rxbufsize, size);
976e9f186e5SPeter A. G. Crosthwaite 
977b12227afSStefan Weil     /* Find which queue we are targeting */
978e8e49943SAlistair Francis     q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize);
979e8e49943SAlistair Francis 
9807cfd65e4SPeter Crosthwaite     while (bytes_to_copy) {
981357aa013SEdgar E. Iglesias         hwaddr desc_addr;
982357aa013SEdgar E. Iglesias 
98306c2fe95SPeter Crosthwaite         /* Do nothing if receive is not enabled. */
98406c2fe95SPeter Crosthwaite         if (!gem_can_receive(nc)) {
985e9f186e5SPeter A. G. Crosthwaite             return -1;
986e9f186e5SPeter A. G. Crosthwaite         }
987e9f186e5SPeter A. G. Crosthwaite 
988e9f186e5SPeter A. G. Crosthwaite         DB_PRINT("copy %d bytes to 0x%x\n", MIN(bytes_to_copy, rxbufsize),
9892bf57f73SAlistair Francis                 rx_desc_get_buffer(s->rx_desc[q]));
990e9f186e5SPeter A. G. Crosthwaite 
991e9f186e5SPeter A. G. Crosthwaite         /* Copy packet data to emulated DMA buffer */
99284aec8efSEdgar E. Iglesias         address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) +
9932bf57f73SAlistair Francis                                                                   rxbuf_offset,
99484aec8efSEdgar E. Iglesias                             MEMTXATTRS_UNSPECIFIED, rxbuf_ptr,
995e48fdd9dSEdgar E. Iglesias                             MIN(bytes_to_copy, rxbufsize));
996e9f186e5SPeter A. G. Crosthwaite         rxbuf_ptr += MIN(bytes_to_copy, rxbufsize);
99730570698SPeter Crosthwaite         bytes_to_copy -= MIN(bytes_to_copy, rxbufsize);
9983b2c97f9SEdgar E. Iglesias 
9993b2c97f9SEdgar E. Iglesias         /* Update the descriptor.  */
10003b2c97f9SEdgar E. Iglesias         if (first_desc) {
10012bf57f73SAlistair Francis             rx_desc_set_sof(s->rx_desc[q]);
10023b2c97f9SEdgar E. Iglesias             first_desc = false;
10033b2c97f9SEdgar E. Iglesias         }
10043b2c97f9SEdgar E. Iglesias         if (bytes_to_copy == 0) {
10052bf57f73SAlistair Francis             rx_desc_set_eof(s->rx_desc[q]);
10062bf57f73SAlistair Francis             rx_desc_set_length(s->rx_desc[q], size);
10073b2c97f9SEdgar E. Iglesias         }
10082bf57f73SAlistair Francis         rx_desc_set_ownership(s->rx_desc[q]);
100963af1e0cSPeter Crosthwaite 
101063af1e0cSPeter Crosthwaite         switch (maf) {
101163af1e0cSPeter Crosthwaite         case GEM_RX_PROMISCUOUS_ACCEPT:
101263af1e0cSPeter Crosthwaite             break;
101363af1e0cSPeter Crosthwaite         case GEM_RX_BROADCAST_ACCEPT:
10142bf57f73SAlistair Francis             rx_desc_set_broadcast(s->rx_desc[q]);
101563af1e0cSPeter Crosthwaite             break;
101663af1e0cSPeter Crosthwaite         case GEM_RX_UNICAST_HASH_ACCEPT:
10172bf57f73SAlistair Francis             rx_desc_set_unicast_hash(s->rx_desc[q]);
101863af1e0cSPeter Crosthwaite             break;
101963af1e0cSPeter Crosthwaite         case GEM_RX_MULTICAST_HASH_ACCEPT:
10202bf57f73SAlistair Francis             rx_desc_set_multicast_hash(s->rx_desc[q]);
102163af1e0cSPeter Crosthwaite             break;
102263af1e0cSPeter Crosthwaite         case GEM_RX_REJECT:
102363af1e0cSPeter Crosthwaite             abort();
102463af1e0cSPeter Crosthwaite         default: /* SAR */
10252bf57f73SAlistair Francis             rx_desc_set_sar(s->rx_desc[q], maf);
102663af1e0cSPeter Crosthwaite         }
102763af1e0cSPeter Crosthwaite 
10283b2c97f9SEdgar E. Iglesias         /* Descriptor write-back.  */
1029357aa013SEdgar E. Iglesias         desc_addr = gem_get_rx_desc_addr(s, q);
1030357aa013SEdgar E. Iglesias         address_space_write(&s->dma_as, desc_addr,
103184aec8efSEdgar E. Iglesias                             MEMTXATTRS_UNSPECIFIED,
10322bf57f73SAlistair Francis                             (uint8_t *)s->rx_desc[q],
1033e48fdd9dSEdgar E. Iglesias                             sizeof(uint32_t) * gem_get_desc_len(s, true));
10343b2c97f9SEdgar E. Iglesias 
1035e9f186e5SPeter A. G. Crosthwaite         /* Next descriptor */
10362bf57f73SAlistair Francis         if (rx_desc_get_wrap(s->rx_desc[q])) {
1037288f1e3fSPeter Crosthwaite             DB_PRINT("wrapping RX descriptor list\n");
10382bf57f73SAlistair Francis             s->rx_desc_addr[q] = s->regs[GEM_RXQBASE];
1039e9f186e5SPeter A. G. Crosthwaite         } else {
1040288f1e3fSPeter Crosthwaite             DB_PRINT("incrementing RX descriptor list\n");
1041e48fdd9dSEdgar E. Iglesias             s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true);
1042e9f186e5SPeter A. G. Crosthwaite         }
104367101725SAlistair Francis 
104467101725SAlistair Francis         gem_get_rx_desc(s, q);
10457cfd65e4SPeter Crosthwaite     }
1046e9f186e5SPeter A. G. Crosthwaite 
1047e9f186e5SPeter A. G. Crosthwaite     /* Count it */
1048e9f186e5SPeter A. G. Crosthwaite     gem_receive_updatestats(s, buf, size);
1049e9f186e5SPeter A. G. Crosthwaite 
1050e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD;
1051ae80a354SPeter Crosthwaite     s->regs[GEM_ISR] |= GEM_INT_RXCMPL & ~(s->regs[GEM_IMR]);
1052e9f186e5SPeter A. G. Crosthwaite 
1053e9f186e5SPeter A. G. Crosthwaite     /* Handle interrupt consequences */
1054e9f186e5SPeter A. G. Crosthwaite     gem_update_int_status(s);
1055e9f186e5SPeter A. G. Crosthwaite 
1056e9f186e5SPeter A. G. Crosthwaite     return size;
1057e9f186e5SPeter A. G. Crosthwaite }
1058e9f186e5SPeter A. G. Crosthwaite 
1059e9f186e5SPeter A. G. Crosthwaite /*
1060e9f186e5SPeter A. G. Crosthwaite  * gem_transmit_updatestats:
1061e9f186e5SPeter A. G. Crosthwaite  * Increment transmit statistics.
1062e9f186e5SPeter A. G. Crosthwaite  */
1063448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet,
1064e9f186e5SPeter A. G. Crosthwaite                                      unsigned bytes)
1065e9f186e5SPeter A. G. Crosthwaite {
1066e9f186e5SPeter A. G. Crosthwaite     uint64_t octets;
1067e9f186e5SPeter A. G. Crosthwaite 
1068e9f186e5SPeter A. G. Crosthwaite     /* Total octets (bytes) transmitted */
1069e9f186e5SPeter A. G. Crosthwaite     octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) |
1070e9f186e5SPeter A. G. Crosthwaite              s->regs[GEM_OCTTXHI];
1071e9f186e5SPeter A. G. Crosthwaite     octets += bytes;
1072e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_OCTTXLO] = octets >> 32;
1073e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_OCTTXHI] = octets;
1074e9f186e5SPeter A. G. Crosthwaite 
1075e9f186e5SPeter A. G. Crosthwaite     /* Error-free Frames transmitted */
1076e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_TXCNT]++;
1077e9f186e5SPeter A. G. Crosthwaite 
1078e9f186e5SPeter A. G. Crosthwaite     /* Error-free Broadcast Frames counter */
1079e9f186e5SPeter A. G. Crosthwaite     if (!memcmp(packet, broadcast_addr, 6)) {
1080e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TXBCNT]++;
1081e9f186e5SPeter A. G. Crosthwaite     }
1082e9f186e5SPeter A. G. Crosthwaite 
1083e9f186e5SPeter A. G. Crosthwaite     /* Error-free Multicast Frames counter */
1084e9f186e5SPeter A. G. Crosthwaite     if (packet[0] == 0x01) {
1085e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TXMCNT]++;
1086e9f186e5SPeter A. G. Crosthwaite     }
1087e9f186e5SPeter A. G. Crosthwaite 
1088e9f186e5SPeter A. G. Crosthwaite     if (bytes <= 64) {
1089e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX64CNT]++;
1090e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 127) {
1091e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX65CNT]++;
1092e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 255) {
1093e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX128CNT]++;
1094e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 511) {
1095e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX256CNT]++;
1096e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 1023) {
1097e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX512CNT]++;
1098e9f186e5SPeter A. G. Crosthwaite     } else if (bytes <= 1518) {
1099e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX1024CNT]++;
1100e9f186e5SPeter A. G. Crosthwaite     } else {
1101e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_TX1519CNT]++;
1102e9f186e5SPeter A. G. Crosthwaite     }
1103e9f186e5SPeter A. G. Crosthwaite }
1104e9f186e5SPeter A. G. Crosthwaite 
1105e9f186e5SPeter A. G. Crosthwaite /*
1106e9f186e5SPeter A. G. Crosthwaite  * gem_transmit:
1107e9f186e5SPeter A. G. Crosthwaite  * Fish packets out of the descriptor ring and feed them to QEMU
1108e9f186e5SPeter A. G. Crosthwaite  */
1109448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s)
1110e9f186e5SPeter A. G. Crosthwaite {
11118568313fSEdgar E. Iglesias     uint32_t desc[DESC_MAX_NUM_WORDS];
1112a8170e5eSAvi Kivity     hwaddr packet_desc_addr;
1113e9f186e5SPeter A. G. Crosthwaite     uint8_t     tx_packet[2048];
1114e9f186e5SPeter A. G. Crosthwaite     uint8_t     *p;
1115e9f186e5SPeter A. G. Crosthwaite     unsigned    total_bytes;
11162bf57f73SAlistair Francis     int q = 0;
1117e9f186e5SPeter A. G. Crosthwaite 
1118e9f186e5SPeter A. G. Crosthwaite     /* Do nothing if transmit is not enabled. */
1119e9f186e5SPeter A. G. Crosthwaite     if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) {
1120e9f186e5SPeter A. G. Crosthwaite         return;
1121e9f186e5SPeter A. G. Crosthwaite     }
1122e9f186e5SPeter A. G. Crosthwaite 
1123e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("\n");
1124e9f186e5SPeter A. G. Crosthwaite 
11253048ed6aSPeter Crosthwaite     /* The packet we will hand off to QEMU.
1126e9f186e5SPeter A. G. Crosthwaite      * Packets scattered across multiple descriptors are gathered to this
1127e9f186e5SPeter A. G. Crosthwaite      * one contiguous buffer first.
1128e9f186e5SPeter A. G. Crosthwaite      */
1129e9f186e5SPeter A. G. Crosthwaite     p = tx_packet;
1130e9f186e5SPeter A. G. Crosthwaite     total_bytes = 0;
1131e9f186e5SPeter A. G. Crosthwaite 
113267101725SAlistair Francis     for (q = s->num_priority_queues - 1; q >= 0; q--) {
1133e9f186e5SPeter A. G. Crosthwaite         /* read current descriptor */
1134357aa013SEdgar E. Iglesias         packet_desc_addr = gem_get_tx_desc_addr(s, q);
1135fa15286aSPeter Crosthwaite 
1136fa15286aSPeter Crosthwaite         DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
113784aec8efSEdgar E. Iglesias         address_space_read(&s->dma_as, packet_desc_addr,
113884aec8efSEdgar E. Iglesias                            MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc,
1139e48fdd9dSEdgar E. Iglesias                            sizeof(uint32_t) * gem_get_desc_len(s, false));
1140e9f186e5SPeter A. G. Crosthwaite         /* Handle all descriptors owned by hardware */
1141e9f186e5SPeter A. G. Crosthwaite         while (tx_desc_get_used(desc) == 0) {
1142e9f186e5SPeter A. G. Crosthwaite 
1143e9f186e5SPeter A. G. Crosthwaite             /* Do nothing if transmit is not enabled. */
1144e9f186e5SPeter A. G. Crosthwaite             if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) {
1145e9f186e5SPeter A. G. Crosthwaite                 return;
1146e9f186e5SPeter A. G. Crosthwaite             }
114767101725SAlistair Francis             print_gem_tx_desc(desc, q);
1148e9f186e5SPeter A. G. Crosthwaite 
1149e9f186e5SPeter A. G. Crosthwaite             /* The real hardware would eat this (and possibly crash).
1150e9f186e5SPeter A. G. Crosthwaite              * For QEMU let's lend a helping hand.
1151e9f186e5SPeter A. G. Crosthwaite              */
1152e48fdd9dSEdgar E. Iglesias             if ((tx_desc_get_buffer(s, desc) == 0) ||
1153e9f186e5SPeter A. G. Crosthwaite                 (tx_desc_get_length(desc) == 0)) {
1154080251a4SPeter Crosthwaite                 DB_PRINT("Invalid TX descriptor @ 0x%x\n",
1155080251a4SPeter Crosthwaite                          (unsigned)packet_desc_addr);
1156e9f186e5SPeter A. G. Crosthwaite                 break;
1157e9f186e5SPeter A. G. Crosthwaite             }
1158e9f186e5SPeter A. G. Crosthwaite 
115977524d11SAlistair Francis             if (tx_desc_get_length(desc) > sizeof(tx_packet) -
116077524d11SAlistair Francis                                                (p - tx_packet)) {
116177524d11SAlistair Francis                 DB_PRINT("TX descriptor @ 0x%x too large: size 0x%x space " \
116277524d11SAlistair Francis                          "0x%x\n", (unsigned)packet_desc_addr,
1163d7f05365SMichael S. Tsirkin                          (unsigned)tx_desc_get_length(desc),
1164d7f05365SMichael S. Tsirkin                          sizeof(tx_packet) - (p - tx_packet));
1165d7f05365SMichael S. Tsirkin                 break;
1166d7f05365SMichael S. Tsirkin             }
1167d7f05365SMichael S. Tsirkin 
116877524d11SAlistair Francis             /* Gather this fragment of the packet from "dma memory" to our
116977524d11SAlistair Francis              * contig buffer.
1170e9f186e5SPeter A. G. Crosthwaite              */
117184aec8efSEdgar E. Iglesias             address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc),
117284aec8efSEdgar E. Iglesias                                MEMTXATTRS_UNSPECIFIED,
117384aec8efSEdgar E. Iglesias                                p, tx_desc_get_length(desc));
1174e9f186e5SPeter A. G. Crosthwaite             p += tx_desc_get_length(desc);
1175e9f186e5SPeter A. G. Crosthwaite             total_bytes += tx_desc_get_length(desc);
1176e9f186e5SPeter A. G. Crosthwaite 
1177e9f186e5SPeter A. G. Crosthwaite             /* Last descriptor for this packet; hand the whole thing off */
1178e9f186e5SPeter A. G. Crosthwaite             if (tx_desc_get_last(desc)) {
11798568313fSEdgar E. Iglesias                 uint32_t desc_first[DESC_MAX_NUM_WORDS];
1180357aa013SEdgar E. Iglesias                 hwaddr desc_addr = gem_get_tx_desc_addr(s, q);
11816ab57a6bSPeter Crosthwaite 
1182e9f186e5SPeter A. G. Crosthwaite                 /* Modify the 1st descriptor of this packet to be owned by
1183e9f186e5SPeter A. G. Crosthwaite                  * the processor.
1184e9f186e5SPeter A. G. Crosthwaite                  */
1185357aa013SEdgar E. Iglesias                 address_space_read(&s->dma_as, desc_addr,
118684aec8efSEdgar E. Iglesias                                    MEMTXATTRS_UNSPECIFIED,
118777524d11SAlistair Francis                                    (uint8_t *)desc_first,
11886ab57a6bSPeter Crosthwaite                                    sizeof(desc_first));
11896ab57a6bSPeter Crosthwaite                 tx_desc_set_used(desc_first);
1190357aa013SEdgar E. Iglesias                 address_space_write(&s->dma_as, desc_addr,
119184aec8efSEdgar E. Iglesias                                   MEMTXATTRS_UNSPECIFIED,
119277524d11SAlistair Francis                                   (uint8_t *)desc_first,
11936ab57a6bSPeter Crosthwaite                                    sizeof(desc_first));
11943048ed6aSPeter Crosthwaite                 /* Advance the hardware current descriptor past this packet */
1195e9f186e5SPeter A. G. Crosthwaite                 if (tx_desc_get_wrap(desc)) {
11962bf57f73SAlistair Francis                     s->tx_desc_addr[q] = s->regs[GEM_TXQBASE];
1197e9f186e5SPeter A. G. Crosthwaite                 } else {
1198e48fdd9dSEdgar E. Iglesias                     s->tx_desc_addr[q] = packet_desc_addr +
1199e48fdd9dSEdgar E. Iglesias                                          4 * gem_get_desc_len(s, false);
1200e9f186e5SPeter A. G. Crosthwaite                 }
12012bf57f73SAlistair Francis                 DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]);
1202e9f186e5SPeter A. G. Crosthwaite 
1203e9f186e5SPeter A. G. Crosthwaite                 s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL;
1204ae80a354SPeter Crosthwaite                 s->regs[GEM_ISR] |= GEM_INT_TXCMPL & ~(s->regs[GEM_IMR]);
1205e9f186e5SPeter A. G. Crosthwaite 
120667101725SAlistair Francis                 /* Update queue interrupt status */
120767101725SAlistair Francis                 if (s->num_priority_queues > 1) {
120867101725SAlistair Francis                     s->regs[GEM_INT_Q1_STATUS + q] |=
120967101725SAlistair Francis                             GEM_INT_TXCMPL & ~(s->regs[GEM_INT_Q1_MASK + q]);
121067101725SAlistair Francis                 }
121167101725SAlistair Francis 
1212e9f186e5SPeter A. G. Crosthwaite                 /* Handle interrupt consequences */
1213e9f186e5SPeter A. G. Crosthwaite                 gem_update_int_status(s);
1214e9f186e5SPeter A. G. Crosthwaite 
1215e9f186e5SPeter A. G. Crosthwaite                 /* Is checksum offload enabled? */
1216e9f186e5SPeter A. G. Crosthwaite                 if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) {
1217e9f186e5SPeter A. G. Crosthwaite                     net_checksum_calculate(tx_packet, total_bytes);
1218e9f186e5SPeter A. G. Crosthwaite                 }
1219e9f186e5SPeter A. G. Crosthwaite 
1220e9f186e5SPeter A. G. Crosthwaite                 /* Update MAC statistics */
1221e9f186e5SPeter A. G. Crosthwaite                 gem_transmit_updatestats(s, tx_packet, total_bytes);
1222e9f186e5SPeter A. G. Crosthwaite 
1223e9f186e5SPeter A. G. Crosthwaite                 /* Send the packet somewhere */
122477524d11SAlistair Francis                 if (s->phy_loop || (s->regs[GEM_NWCTRL] &
122577524d11SAlistair Francis                                     GEM_NWCTRL_LOCALLOOP)) {
122677524d11SAlistair Francis                     gem_receive(qemu_get_queue(s->nic), tx_packet,
122777524d11SAlistair Francis                                 total_bytes);
1228e9f186e5SPeter A. G. Crosthwaite                 } else {
1229b356f76dSJason Wang                     qemu_send_packet(qemu_get_queue(s->nic), tx_packet,
1230b356f76dSJason Wang                                      total_bytes);
1231e9f186e5SPeter A. G. Crosthwaite                 }
1232e9f186e5SPeter A. G. Crosthwaite 
1233e9f186e5SPeter A. G. Crosthwaite                 /* Prepare for next packet */
1234e9f186e5SPeter A. G. Crosthwaite                 p = tx_packet;
1235e9f186e5SPeter A. G. Crosthwaite                 total_bytes = 0;
1236e9f186e5SPeter A. G. Crosthwaite             }
1237e9f186e5SPeter A. G. Crosthwaite 
1238e9f186e5SPeter A. G. Crosthwaite             /* read next descriptor */
1239e9f186e5SPeter A. G. Crosthwaite             if (tx_desc_get_wrap(desc)) {
1240cbdab58dSAlistair Francis                 tx_desc_set_last(desc);
1241e9f186e5SPeter A. G. Crosthwaite                 packet_desc_addr = s->regs[GEM_TXQBASE];
1242e9f186e5SPeter A. G. Crosthwaite             } else {
1243e48fdd9dSEdgar E. Iglesias                 packet_desc_addr += 4 * gem_get_desc_len(s, false);
1244e9f186e5SPeter A. G. Crosthwaite             }
1245fa15286aSPeter Crosthwaite             DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr);
124684aec8efSEdgar E. Iglesias             address_space_read(&s->dma_as, packet_desc_addr,
124784aec8efSEdgar E. Iglesias                               MEMTXATTRS_UNSPECIFIED, (uint8_t *)desc,
1248e48fdd9dSEdgar E. Iglesias                               sizeof(uint32_t) * gem_get_desc_len(s, false));
1249e9f186e5SPeter A. G. Crosthwaite         }
1250e9f186e5SPeter A. G. Crosthwaite 
1251e9f186e5SPeter A. G. Crosthwaite         if (tx_desc_get_used(desc)) {
1252e9f186e5SPeter A. G. Crosthwaite             s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED;
1253ae80a354SPeter Crosthwaite             s->regs[GEM_ISR] |= GEM_INT_TXUSED & ~(s->regs[GEM_IMR]);
1254e9f186e5SPeter A. G. Crosthwaite             gem_update_int_status(s);
1255e9f186e5SPeter A. G. Crosthwaite         }
1256e9f186e5SPeter A. G. Crosthwaite     }
125767101725SAlistair Francis }
1258e9f186e5SPeter A. G. Crosthwaite 
1259448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s)
1260e9f186e5SPeter A. G. Crosthwaite {
1261e9f186e5SPeter A. G. Crosthwaite     memset(&s->phy_regs[0], 0, sizeof(s->phy_regs));
1262e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_CONTROL] = 0x1140;
1263e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_STATUS] = 0x7969;
1264e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_PHYID1] = 0x0141;
1265e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_PHYID2] = 0x0CC2;
1266e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_ANEGADV] = 0x01E1;
1267e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1;
1268e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_ANEGEXP] = 0x000F;
1269e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_NEXTP] = 0x2001;
1270e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6;
1271e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_100BTCTRL] = 0x0300;
1272e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00;
1273e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_EXTSTAT] = 0x3000;
1274e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078;
12757777b7a0SAlistair Francis     s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00;
1276e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60;
1277e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_LED] = 0x4100;
1278e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A;
1279e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B;
1280e9f186e5SPeter A. G. Crosthwaite 
1281e9f186e5SPeter A. G. Crosthwaite     phy_update_link(s);
1282e9f186e5SPeter A. G. Crosthwaite }
1283e9f186e5SPeter A. G. Crosthwaite 
1284e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d)
1285e9f186e5SPeter A. G. Crosthwaite {
128664eb9301SPeter Crosthwaite     int i;
1287448f19e2SPeter Crosthwaite     CadenceGEMState *s = CADENCE_GEM(d);
1288afb4c51fSSebastian Huber     const uint8_t *a;
1289726a2a95SEdgar E. Iglesias     uint32_t queues_mask = 0;
1290e9f186e5SPeter A. G. Crosthwaite 
1291e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("\n");
1292e9f186e5SPeter A. G. Crosthwaite 
1293e9f186e5SPeter A. G. Crosthwaite     /* Set post reset register values */
1294e9f186e5SPeter A. G. Crosthwaite     memset(&s->regs[0], 0, sizeof(s->regs));
1295e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_NWCFG] = 0x00080000;
1296e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_NWSTATUS] = 0x00000006;
1297e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_DMACFG] = 0x00020784;
1298e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_IMR] = 0x07ffffff;
1299e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_TXPAUSE] = 0x0000ffff;
1300e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_TXPARTIALSF] = 0x000003ff;
1301e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_RXPARTIALSF] = 0x000003ff;
1302a5517666SAlistair Francis     s->regs[GEM_MODID] = s->revision;
1303e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_DESCONF] = 0x02500111;
1304e9f186e5SPeter A. G. Crosthwaite     s->regs[GEM_DESCONF2] = 0x2ab13fff;
1305b2d43091SEdgar E. Iglesias     s->regs[GEM_DESCONF5] = 0x002f2045;
1306e2c0c4eeSEdgar E. Iglesias     s->regs[GEM_DESCONF6] = GEM_DESCONF6_64B_MASK;
1307726a2a95SEdgar E. Iglesias 
1308726a2a95SEdgar E. Iglesias     if (s->num_priority_queues > 1) {
1309726a2a95SEdgar E. Iglesias         queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1);
1310726a2a95SEdgar E. Iglesias         s->regs[GEM_DESCONF6] |= queues_mask;
1311726a2a95SEdgar E. Iglesias     }
1312e9f186e5SPeter A. G. Crosthwaite 
1313afb4c51fSSebastian Huber     /* Set MAC address */
1314afb4c51fSSebastian Huber     a = &s->conf.macaddr.a[0];
1315afb4c51fSSebastian Huber     s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24);
1316afb4c51fSSebastian Huber     s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8);
1317afb4c51fSSebastian Huber 
131864eb9301SPeter Crosthwaite     for (i = 0; i < 4; i++) {
131964eb9301SPeter Crosthwaite         s->sar_active[i] = false;
132064eb9301SPeter Crosthwaite     }
132164eb9301SPeter Crosthwaite 
1322e9f186e5SPeter A. G. Crosthwaite     gem_phy_reset(s);
1323e9f186e5SPeter A. G. Crosthwaite 
1324e9f186e5SPeter A. G. Crosthwaite     gem_update_int_status(s);
1325e9f186e5SPeter A. G. Crosthwaite }
1326e9f186e5SPeter A. G. Crosthwaite 
1327448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num)
1328e9f186e5SPeter A. G. Crosthwaite {
1329e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]);
1330e9f186e5SPeter A. G. Crosthwaite     return s->phy_regs[reg_num];
1331e9f186e5SPeter A. G. Crosthwaite }
1332e9f186e5SPeter A. G. Crosthwaite 
1333448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val)
1334e9f186e5SPeter A. G. Crosthwaite {
1335e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val);
1336e9f186e5SPeter A. G. Crosthwaite 
1337e9f186e5SPeter A. G. Crosthwaite     switch (reg_num) {
1338e9f186e5SPeter A. G. Crosthwaite     case PHY_REG_CONTROL:
1339e9f186e5SPeter A. G. Crosthwaite         if (val & PHY_REG_CONTROL_RST) {
1340e9f186e5SPeter A. G. Crosthwaite             /* Phy reset */
1341e9f186e5SPeter A. G. Crosthwaite             gem_phy_reset(s);
1342e9f186e5SPeter A. G. Crosthwaite             val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP);
1343e9f186e5SPeter A. G. Crosthwaite             s->phy_loop = 0;
1344e9f186e5SPeter A. G. Crosthwaite         }
1345e9f186e5SPeter A. G. Crosthwaite         if (val & PHY_REG_CONTROL_ANEG) {
1346e9f186e5SPeter A. G. Crosthwaite             /* Complete autonegotiation immediately */
1347e9f186e5SPeter A. G. Crosthwaite             val &= ~PHY_REG_CONTROL_ANEG;
1348e9f186e5SPeter A. G. Crosthwaite             s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL;
1349e9f186e5SPeter A. G. Crosthwaite         }
1350e9f186e5SPeter A. G. Crosthwaite         if (val & PHY_REG_CONTROL_LOOP) {
1351e9f186e5SPeter A. G. Crosthwaite             DB_PRINT("PHY placed in loopback\n");
1352e9f186e5SPeter A. G. Crosthwaite             s->phy_loop = 1;
1353e9f186e5SPeter A. G. Crosthwaite         } else {
1354e9f186e5SPeter A. G. Crosthwaite             s->phy_loop = 0;
1355e9f186e5SPeter A. G. Crosthwaite         }
1356e9f186e5SPeter A. G. Crosthwaite         break;
1357e9f186e5SPeter A. G. Crosthwaite     }
1358e9f186e5SPeter A. G. Crosthwaite     s->phy_regs[reg_num] = val;
1359e9f186e5SPeter A. G. Crosthwaite }
1360e9f186e5SPeter A. G. Crosthwaite 
1361e9f186e5SPeter A. G. Crosthwaite /*
1362e9f186e5SPeter A. G. Crosthwaite  * gem_read32:
1363e9f186e5SPeter A. G. Crosthwaite  * Read a GEM register.
1364e9f186e5SPeter A. G. Crosthwaite  */
1365a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size)
1366e9f186e5SPeter A. G. Crosthwaite {
1367448f19e2SPeter Crosthwaite     CadenceGEMState *s;
1368e9f186e5SPeter A. G. Crosthwaite     uint32_t retval;
1369448f19e2SPeter Crosthwaite     s = (CadenceGEMState *)opaque;
1370e9f186e5SPeter A. G. Crosthwaite 
1371e9f186e5SPeter A. G. Crosthwaite     offset >>= 2;
1372e9f186e5SPeter A. G. Crosthwaite     retval = s->regs[offset];
1373e9f186e5SPeter A. G. Crosthwaite 
1374080251a4SPeter Crosthwaite     DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval);
1375e9f186e5SPeter A. G. Crosthwaite 
1376e9f186e5SPeter A. G. Crosthwaite     switch (offset) {
1377e9f186e5SPeter A. G. Crosthwaite     case GEM_ISR:
137867101725SAlistair Francis         DB_PRINT("lowering irqs on ISR read\n");
1379596b6f51SAlistair Francis         /* The interrupts get updated at the end of the function. */
1380e9f186e5SPeter A. G. Crosthwaite         break;
1381e9f186e5SPeter A. G. Crosthwaite     case GEM_PHYMNTNC:
1382e9f186e5SPeter A. G. Crosthwaite         if (retval & GEM_PHYMNTNC_OP_R) {
1383e9f186e5SPeter A. G. Crosthwaite             uint32_t phy_addr, reg_num;
1384e9f186e5SPeter A. G. Crosthwaite 
1385e9f186e5SPeter A. G. Crosthwaite             phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT;
138655389373SPeter Crosthwaite             if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) {
1387e9f186e5SPeter A. G. Crosthwaite                 reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT;
1388e9f186e5SPeter A. G. Crosthwaite                 retval &= 0xFFFF0000;
1389e9f186e5SPeter A. G. Crosthwaite                 retval |= gem_phy_read(s, reg_num);
1390e9f186e5SPeter A. G. Crosthwaite             } else {
1391e9f186e5SPeter A. G. Crosthwaite                 retval |= 0xFFFF; /* No device at this address */
1392e9f186e5SPeter A. G. Crosthwaite             }
1393e9f186e5SPeter A. G. Crosthwaite         }
1394e9f186e5SPeter A. G. Crosthwaite         break;
1395e9f186e5SPeter A. G. Crosthwaite     }
1396e9f186e5SPeter A. G. Crosthwaite 
1397e9f186e5SPeter A. G. Crosthwaite     /* Squash read to clear bits */
1398e9f186e5SPeter A. G. Crosthwaite     s->regs[offset] &= ~(s->regs_rtc[offset]);
1399e9f186e5SPeter A. G. Crosthwaite 
1400e9f186e5SPeter A. G. Crosthwaite     /* Do not provide write only bits */
1401e9f186e5SPeter A. G. Crosthwaite     retval &= ~(s->regs_wo[offset]);
1402e9f186e5SPeter A. G. Crosthwaite 
1403e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("0x%08x\n", retval);
140467101725SAlistair Francis     gem_update_int_status(s);
1405e9f186e5SPeter A. G. Crosthwaite     return retval;
1406e9f186e5SPeter A. G. Crosthwaite }
1407e9f186e5SPeter A. G. Crosthwaite 
1408e9f186e5SPeter A. G. Crosthwaite /*
1409e9f186e5SPeter A. G. Crosthwaite  * gem_write32:
1410e9f186e5SPeter A. G. Crosthwaite  * Write a GEM register.
1411e9f186e5SPeter A. G. Crosthwaite  */
1412a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val,
1413e9f186e5SPeter A. G. Crosthwaite         unsigned size)
1414e9f186e5SPeter A. G. Crosthwaite {
1415448f19e2SPeter Crosthwaite     CadenceGEMState *s = (CadenceGEMState *)opaque;
1416e9f186e5SPeter A. G. Crosthwaite     uint32_t readonly;
141767101725SAlistair Francis     int i;
1418e9f186e5SPeter A. G. Crosthwaite 
1419080251a4SPeter Crosthwaite     DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val);
1420e9f186e5SPeter A. G. Crosthwaite     offset >>= 2;
1421e9f186e5SPeter A. G. Crosthwaite 
1422e9f186e5SPeter A. G. Crosthwaite     /* Squash bits which are read only in write value */
1423e9f186e5SPeter A. G. Crosthwaite     val &= ~(s->regs_ro[offset]);
1424e2314fdaSPeter Crosthwaite     /* Preserve (only) bits which are read only and wtc in register */
1425e2314fdaSPeter Crosthwaite     readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]);
1426e9f186e5SPeter A. G. Crosthwaite 
1427e9f186e5SPeter A. G. Crosthwaite     /* Copy register write to backing store */
1428e2314fdaSPeter Crosthwaite     s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly;
1429e2314fdaSPeter Crosthwaite 
1430e2314fdaSPeter Crosthwaite     /* do w1c */
1431e2314fdaSPeter Crosthwaite     s->regs[offset] &= ~(s->regs_w1c[offset] & val);
1432e9f186e5SPeter A. G. Crosthwaite 
1433e9f186e5SPeter A. G. Crosthwaite     /* Handle register write side effects */
1434e9f186e5SPeter A. G. Crosthwaite     switch (offset) {
1435e9f186e5SPeter A. G. Crosthwaite     case GEM_NWCTRL:
143606c2fe95SPeter Crosthwaite         if (val & GEM_NWCTRL_RXENA) {
143767101725SAlistair Francis             for (i = 0; i < s->num_priority_queues; ++i) {
143867101725SAlistair Francis                 gem_get_rx_desc(s, i);
143967101725SAlistair Francis             }
144006c2fe95SPeter Crosthwaite         }
1441e9f186e5SPeter A. G. Crosthwaite         if (val & GEM_NWCTRL_TXSTART) {
1442e9f186e5SPeter A. G. Crosthwaite             gem_transmit(s);
1443e9f186e5SPeter A. G. Crosthwaite         }
1444e9f186e5SPeter A. G. Crosthwaite         if (!(val & GEM_NWCTRL_TXENA)) {
1445e9f186e5SPeter A. G. Crosthwaite             /* Reset to start of Q when transmit disabled. */
144667101725SAlistair Francis             for (i = 0; i < s->num_priority_queues; i++) {
144767101725SAlistair Francis                 s->tx_desc_addr[i] = s->regs[GEM_TXQBASE];
144867101725SAlistair Francis             }
1449e9f186e5SPeter A. G. Crosthwaite         }
14508202aa53SPeter Crosthwaite         if (gem_can_receive(qemu_get_queue(s->nic))) {
1451e3f9d31cSPeter Crosthwaite             qemu_flush_queued_packets(qemu_get_queue(s->nic));
1452e3f9d31cSPeter Crosthwaite         }
1453e9f186e5SPeter A. G. Crosthwaite         break;
1454e9f186e5SPeter A. G. Crosthwaite 
1455e9f186e5SPeter A. G. Crosthwaite     case GEM_TXSTATUS:
1456e9f186e5SPeter A. G. Crosthwaite         gem_update_int_status(s);
1457e9f186e5SPeter A. G. Crosthwaite         break;
1458e9f186e5SPeter A. G. Crosthwaite     case GEM_RXQBASE:
14592bf57f73SAlistair Francis         s->rx_desc_addr[0] = val;
1460e9f186e5SPeter A. G. Crosthwaite         break;
146179b2ac8fSAlistair Francis     case GEM_RECEIVE_Q1_PTR ... GEM_RECEIVE_Q7_PTR:
146267101725SAlistair Francis         s->rx_desc_addr[offset - GEM_RECEIVE_Q1_PTR + 1] = val;
146367101725SAlistair Francis         break;
1464e9f186e5SPeter A. G. Crosthwaite     case GEM_TXQBASE:
14652bf57f73SAlistair Francis         s->tx_desc_addr[0] = val;
1466e9f186e5SPeter A. G. Crosthwaite         break;
146779b2ac8fSAlistair Francis     case GEM_TRANSMIT_Q1_PTR ... GEM_TRANSMIT_Q7_PTR:
146867101725SAlistair Francis         s->tx_desc_addr[offset - GEM_TRANSMIT_Q1_PTR + 1] = val;
146967101725SAlistair Francis         break;
1470e9f186e5SPeter A. G. Crosthwaite     case GEM_RXSTATUS:
1471e9f186e5SPeter A. G. Crosthwaite         gem_update_int_status(s);
1472e9f186e5SPeter A. G. Crosthwaite         break;
1473e9f186e5SPeter A. G. Crosthwaite     case GEM_IER:
1474e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_IMR] &= ~val;
1475e9f186e5SPeter A. G. Crosthwaite         gem_update_int_status(s);
1476e9f186e5SPeter A. G. Crosthwaite         break;
147767101725SAlistair Francis     case GEM_INT_Q1_ENABLE ... GEM_INT_Q7_ENABLE:
147867101725SAlistair Francis         s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_ENABLE] &= ~val;
147967101725SAlistair Francis         gem_update_int_status(s);
148067101725SAlistair Francis         break;
1481e9f186e5SPeter A. G. Crosthwaite     case GEM_IDR:
1482e9f186e5SPeter A. G. Crosthwaite         s->regs[GEM_IMR] |= val;
1483e9f186e5SPeter A. G. Crosthwaite         gem_update_int_status(s);
1484e9f186e5SPeter A. G. Crosthwaite         break;
148567101725SAlistair Francis     case GEM_INT_Q1_DISABLE ... GEM_INT_Q7_DISABLE:
148667101725SAlistair Francis         s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_DISABLE] |= val;
148767101725SAlistair Francis         gem_update_int_status(s);
148867101725SAlistair Francis         break;
148964eb9301SPeter Crosthwaite     case GEM_SPADDR1LO:
149064eb9301SPeter Crosthwaite     case GEM_SPADDR2LO:
149164eb9301SPeter Crosthwaite     case GEM_SPADDR3LO:
149264eb9301SPeter Crosthwaite     case GEM_SPADDR4LO:
149364eb9301SPeter Crosthwaite         s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false;
149464eb9301SPeter Crosthwaite         break;
149564eb9301SPeter Crosthwaite     case GEM_SPADDR1HI:
149664eb9301SPeter Crosthwaite     case GEM_SPADDR2HI:
149764eb9301SPeter Crosthwaite     case GEM_SPADDR3HI:
149864eb9301SPeter Crosthwaite     case GEM_SPADDR4HI:
149964eb9301SPeter Crosthwaite         s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true;
150064eb9301SPeter Crosthwaite         break;
1501e9f186e5SPeter A. G. Crosthwaite     case GEM_PHYMNTNC:
1502e9f186e5SPeter A. G. Crosthwaite         if (val & GEM_PHYMNTNC_OP_W) {
1503e9f186e5SPeter A. G. Crosthwaite             uint32_t phy_addr, reg_num;
1504e9f186e5SPeter A. G. Crosthwaite 
1505e9f186e5SPeter A. G. Crosthwaite             phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT;
150655389373SPeter Crosthwaite             if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) {
1507e9f186e5SPeter A. G. Crosthwaite                 reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT;
1508e9f186e5SPeter A. G. Crosthwaite                 gem_phy_write(s, reg_num, val);
1509e9f186e5SPeter A. G. Crosthwaite             }
1510e9f186e5SPeter A. G. Crosthwaite         }
1511e9f186e5SPeter A. G. Crosthwaite         break;
1512e9f186e5SPeter A. G. Crosthwaite     }
1513e9f186e5SPeter A. G. Crosthwaite 
1514e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("newval: 0x%08x\n", s->regs[offset]);
1515e9f186e5SPeter A. G. Crosthwaite }
1516e9f186e5SPeter A. G. Crosthwaite 
1517e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = {
1518e9f186e5SPeter A. G. Crosthwaite     .read = gem_read,
1519e9f186e5SPeter A. G. Crosthwaite     .write = gem_write,
1520e9f186e5SPeter A. G. Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
1521e9f186e5SPeter A. G. Crosthwaite };
1522e9f186e5SPeter A. G. Crosthwaite 
15234e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc)
1524e9f186e5SPeter A. G. Crosthwaite {
152567101725SAlistair Francis     CadenceGEMState *s = qemu_get_nic_opaque(nc);
152667101725SAlistair Francis 
1527e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("\n");
152867101725SAlistair Francis     phy_update_link(s);
152967101725SAlistair Francis     gem_update_int_status(s);
1530e9f186e5SPeter A. G. Crosthwaite }
1531e9f186e5SPeter A. G. Crosthwaite 
1532e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = {
1533f394b2e2SEric Blake     .type = NET_CLIENT_DRIVER_NIC,
1534e9f186e5SPeter A. G. Crosthwaite     .size = sizeof(NICState),
1535e9f186e5SPeter A. G. Crosthwaite     .can_receive = gem_can_receive,
1536e9f186e5SPeter A. G. Crosthwaite     .receive = gem_receive,
1537e9f186e5SPeter A. G. Crosthwaite     .link_status_changed = gem_set_link,
1538e9f186e5SPeter A. G. Crosthwaite };
1539e9f186e5SPeter A. G. Crosthwaite 
1540bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp)
1541e9f186e5SPeter A. G. Crosthwaite {
1542448f19e2SPeter Crosthwaite     CadenceGEMState *s = CADENCE_GEM(dev);
154367101725SAlistair Francis     int i;
1544e9f186e5SPeter A. G. Crosthwaite 
154584aec8efSEdgar E. Iglesias     address_space_init(&s->dma_as,
154684aec8efSEdgar E. Iglesias                        s->dma_mr ? s->dma_mr : get_system_memory(), "dma");
154784aec8efSEdgar E. Iglesias 
15482bf57f73SAlistair Francis     if (s->num_priority_queues == 0 ||
15492bf57f73SAlistair Francis         s->num_priority_queues > MAX_PRIORITY_QUEUES) {
15502bf57f73SAlistair Francis         error_setg(errp, "Invalid num-priority-queues value: %" PRIx8,
15512bf57f73SAlistair Francis                    s->num_priority_queues);
15522bf57f73SAlistair Francis         return;
1553e8e49943SAlistair Francis     } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) {
1554e8e49943SAlistair Francis         error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8,
1555e8e49943SAlistair Francis                    s->num_type1_screeners);
1556e8e49943SAlistair Francis         return;
1557e8e49943SAlistair Francis     } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) {
1558e8e49943SAlistair Francis         error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8,
1559e8e49943SAlistair Francis                    s->num_type2_screeners);
1560e8e49943SAlistair Francis         return;
15612bf57f73SAlistair Francis     }
15622bf57f73SAlistair Francis 
156367101725SAlistair Francis     for (i = 0; i < s->num_priority_queues; ++i) {
156467101725SAlistair Francis         sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]);
156567101725SAlistair Francis     }
1566bcb39a65SAlistair Francis 
1567bcb39a65SAlistair Francis     qemu_macaddr_default_if_unset(&s->conf.macaddr);
1568bcb39a65SAlistair Francis 
1569bcb39a65SAlistair Francis     s->nic = qemu_new_nic(&net_gem_info, &s->conf,
1570bcb39a65SAlistair Francis                           object_get_typename(OBJECT(dev)), dev->id, s);
1571bcb39a65SAlistair Francis }
1572bcb39a65SAlistair Francis 
1573bcb39a65SAlistair Francis static void gem_init(Object *obj)
1574bcb39a65SAlistair Francis {
1575bcb39a65SAlistair Francis     CadenceGEMState *s = CADENCE_GEM(obj);
1576bcb39a65SAlistair Francis     DeviceState *dev = DEVICE(obj);
1577bcb39a65SAlistair Francis 
1578e9f186e5SPeter A. G. Crosthwaite     DB_PRINT("\n");
1579e9f186e5SPeter A. G. Crosthwaite 
1580e9f186e5SPeter A. G. Crosthwaite     gem_init_register_masks(s);
1581eedfac6fSPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s,
1582eedfac6fSPaolo Bonzini                           "enet", sizeof(s->regs));
1583e9f186e5SPeter A. G. Crosthwaite 
1584bcb39a65SAlistair Francis     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem);
158584aec8efSEdgar E. Iglesias 
158684aec8efSEdgar E. Iglesias     object_property_add_link(obj, "dma", TYPE_MEMORY_REGION,
158784aec8efSEdgar E. Iglesias                              (Object **)&s->dma_mr,
158884aec8efSEdgar E. Iglesias                              qdev_prop_allow_set_link_before_realize,
158984aec8efSEdgar E. Iglesias                              OBJ_PROP_LINK_STRONG,
159084aec8efSEdgar E. Iglesias                              &error_abort);
1591e9f186e5SPeter A. G. Crosthwaite }
1592e9f186e5SPeter A. G. Crosthwaite 
1593e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = {
1594e9f186e5SPeter A. G. Crosthwaite     .name = "cadence_gem",
1595e8e49943SAlistair Francis     .version_id = 4,
1596e8e49943SAlistair Francis     .minimum_version_id = 4,
1597e9f186e5SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
1598448f19e2SPeter Crosthwaite         VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG),
1599448f19e2SPeter Crosthwaite         VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32),
1600448f19e2SPeter Crosthwaite         VMSTATE_UINT8(phy_loop, CadenceGEMState),
16012bf57f73SAlistair Francis         VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState,
16022bf57f73SAlistair Francis                              MAX_PRIORITY_QUEUES),
16032bf57f73SAlistair Francis         VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState,
16042bf57f73SAlistair Francis                              MAX_PRIORITY_QUEUES),
1605448f19e2SPeter Crosthwaite         VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4),
160617cf2c76SPeter Crosthwaite         VMSTATE_END_OF_LIST(),
1607e9f186e5SPeter A. G. Crosthwaite     }
1608e9f186e5SPeter A. G. Crosthwaite };
1609e9f186e5SPeter A. G. Crosthwaite 
1610e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = {
1611448f19e2SPeter Crosthwaite     DEFINE_NIC_PROPERTIES(CadenceGEMState, conf),
1612a5517666SAlistair Francis     DEFINE_PROP_UINT32("revision", CadenceGEMState, revision,
1613a5517666SAlistair Francis                        GEM_MODID_VALUE),
16142bf57f73SAlistair Francis     DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState,
16152bf57f73SAlistair Francis                       num_priority_queues, 1),
1616e8e49943SAlistair Francis     DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState,
1617e8e49943SAlistair Francis                       num_type1_screeners, 4),
1618e8e49943SAlistair Francis     DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState,
1619e8e49943SAlistair Francis                       num_type2_screeners, 4),
1620e9f186e5SPeter A. G. Crosthwaite     DEFINE_PROP_END_OF_LIST(),
1621e9f186e5SPeter A. G. Crosthwaite };
1622e9f186e5SPeter A. G. Crosthwaite 
1623e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data)
1624e9f186e5SPeter A. G. Crosthwaite {
1625e9f186e5SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
1626e9f186e5SPeter A. G. Crosthwaite 
1627bcb39a65SAlistair Francis     dc->realize = gem_realize;
1628e9f186e5SPeter A. G. Crosthwaite     dc->props = gem_properties;
1629e9f186e5SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_cadence_gem;
1630e9f186e5SPeter A. G. Crosthwaite     dc->reset = gem_reset;
1631e9f186e5SPeter A. G. Crosthwaite }
1632e9f186e5SPeter A. G. Crosthwaite 
16338c43a6f0SAndreas Färber static const TypeInfo gem_info = {
1634318643beSAndreas Färber     .name  = TYPE_CADENCE_GEM,
1635e9f186e5SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
1636448f19e2SPeter Crosthwaite     .instance_size  = sizeof(CadenceGEMState),
1637bcb39a65SAlistair Francis     .instance_init = gem_init,
1638318643beSAndreas Färber     .class_init = gem_class_init,
1639e9f186e5SPeter A. G. Crosthwaite };
1640e9f186e5SPeter A. G. Crosthwaite 
1641e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void)
1642e9f186e5SPeter A. G. Crosthwaite {
1643e9f186e5SPeter A. G. Crosthwaite     type_register_static(&gem_info);
1644e9f186e5SPeter A. G. Crosthwaite }
1645e9f186e5SPeter A. G. Crosthwaite 
1646e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types)
1647