1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 31d6454270SMarkus Armbruster #include "migration/vmstate.h" 322bf57f73SAlistair Francis #include "qapi/error.h" 33e8e49943SAlistair Francis #include "qemu/log.h" 340b8fa32fSMarkus Armbruster #include "qemu/module.h" 3584aec8efSEdgar E. Iglesias #include "sysemu/dma.h" 36e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 37e9f186e5SPeter A. G. Crosthwaite 386fe7661dSSai Pavan Boddu #define CADENCE_GEM_ERR_DEBUG 0 39e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do {\ 406fe7661dSSai Pavan Boddu if (CADENCE_GEM_ERR_DEBUG) { \ 416fe7661dSSai Pavan Boddu qemu_log(": %s: ", __func__); \ 426fe7661dSSai Pavan Boddu qemu_log(__VA_ARGS__); \ 436fe7661dSSai Pavan Boddu } \ 442562755eSEric Blake } while (0) 45e9f186e5SPeter A. G. Crosthwaite 46e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL (0x00000000 / 4) /* Network Control reg */ 47e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG (0x00000004 / 4) /* Network Config reg */ 48e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS (0x00000008 / 4) /* Network Status reg */ 49e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO (0x0000000C / 4) /* User IO reg */ 50e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG (0x00000010 / 4) /* DMA Control reg */ 51e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS (0x00000014 / 4) /* TX Status reg */ 52e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE (0x00000018 / 4) /* RX Q Base address reg */ 53e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE (0x0000001C / 4) /* TX Q Base address reg */ 54e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS (0x00000020 / 4) /* RX Status reg */ 55e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR (0x00000024 / 4) /* Interrupt Status reg */ 56e9f186e5SPeter A. G. Crosthwaite #define GEM_IER (0x00000028 / 4) /* Interrupt Enable reg */ 57e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR (0x0000002C / 4) /* Interrupt Disable reg */ 58e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR (0x00000030 / 4) /* Interrupt Mask reg */ 593048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC (0x00000034 / 4) /* Phy Maintenance reg */ 60e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE (0x00000038 / 4) /* RX Pause Time reg */ 61e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE (0x0000003C / 4) /* TX Pause Time reg */ 62e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF (0x00000040 / 4) /* TX Partial Store and Forward */ 63e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF (0x00000044 / 4) /* RX Partial Store and Forward */ 647ca151c3SSai Pavan Boddu #define GEM_JUMBO_MAX_LEN (0x00000048 / 4) /* Max Jumbo Frame Size */ 65e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO (0x00000080 / 4) /* Hash Low address reg */ 66e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI (0x00000084 / 4) /* Hash High address reg */ 67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO (0x00000088 / 4) /* Specific addr 1 low reg */ 68e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI (0x0000008C / 4) /* Specific addr 1 high reg */ 69e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO (0x00000090 / 4) /* Specific addr 2 low reg */ 70e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI (0x00000094 / 4) /* Specific addr 2 high reg */ 71e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO (0x00000098 / 4) /* Specific addr 3 low reg */ 72e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI (0x0000009C / 4) /* Specific addr 3 high reg */ 73e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO (0x000000A0 / 4) /* Specific addr 4 low reg */ 74e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI (0x000000A4 / 4) /* Specific addr 4 high reg */ 75e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1 (0x000000A8 / 4) /* Type ID1 Match reg */ 76e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2 (0x000000AC / 4) /* Type ID2 Match reg */ 77e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3 (0x000000B0 / 4) /* Type ID3 Match reg */ 78e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4 (0x000000B4 / 4) /* Type ID4 Match reg */ 79e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN (0x000000B8 / 4) /* Wake on LAN reg */ 80e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH (0x000000BC / 4) /* IPG Stretch reg */ 81e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN (0x000000C0 / 4) /* Stacked VLAN reg */ 82e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID (0x000000FC / 4) /* Module ID reg */ 83e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO (0x00000100 / 4) /* Octects transmitted Low reg */ 84e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI (0x00000104 / 4) /* Octects transmitted High reg */ 85e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT (0x00000108 / 4) /* Error-free Frames transmitted */ 86e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT (0x0000010C / 4) /* Error-free Broadcast Frames */ 87e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT (0x00000110 / 4) /* Error-free Multicast Frame */ 88e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT (0x00000114 / 4) /* Pause Frames Transmitted */ 89e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT (0x00000118 / 4) /* Error-free 64 TX */ 90e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT (0x0000011C / 4) /* Error-free 65-127 TX */ 91e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT (0x00000120 / 4) /* Error-free 128-255 TX */ 92e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT (0x00000124 / 4) /* Error-free 256-511 */ 93e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT (0x00000128 / 4) /* Error-free 512-1023 TX */ 94e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT (0x0000012C / 4) /* Error-free 1024-1518 TX */ 95e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT (0x00000130 / 4) /* Error-free larger than 1519 TX */ 96e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT (0x00000134 / 4) /* TX under run error counter */ 97e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138 / 4) /* Single Collision Frames */ 98e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT (0x0000013C / 4) /* Multiple Collision Frames */ 99e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140 / 4) /* Excessive Collision Frames */ 100e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT (0x00000144 / 4) /* Late Collision Frames */ 101e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT (0x00000148 / 4) /* Deferred Transmission Frames */ 102e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT (0x0000014C / 4) /* Carrier Sense Error Counter */ 103e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO (0x00000150 / 4) /* Octects Received register Low */ 104e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI (0x00000154 / 4) /* Octects Received register High */ 105e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT (0x00000158 / 4) /* Error-free Frames Received */ 106e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT (0x0000015C / 4) /* Error-free Broadcast Frames RX */ 107e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT (0x00000160 / 4) /* Error-free Multicast Frames RX */ 108e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT (0x00000164 / 4) /* Pause Frames Received Counter */ 109e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT (0x00000168 / 4) /* Error-free 64 byte Frames RX */ 110e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT (0x0000016C / 4) /* Error-free 65-127B Frames RX */ 111e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT (0x00000170 / 4) /* Error-free 128-255B Frames RX */ 112e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT (0x00000174 / 4) /* Error-free 256-512B Frames RX */ 113e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT (0x00000178 / 4) /* Error-free 512-1023B Frames RX */ 114e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT (0x0000017C / 4) /* Error-free 1024-1518B Frames RX */ 115e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT (0x00000180 / 4) /* Error-free 1519-max Frames RX */ 116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT (0x00000184 / 4) /* Undersize Frames Received */ 117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT (0x00000188 / 4) /* Oversize Frames Received */ 118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT (0x0000018C / 4) /* Jabbers Received Counter */ 119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT (0x00000190 / 4) /* Frame Check seq. Error Counter */ 120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT (0x00000194 / 4) /* Length Field Error Counter */ 121e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT (0x00000198 / 4) /* Symbol Error Counter */ 122e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C / 4) /* Alignment Error Counter */ 123e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT (0x000001A0 / 4) /* Receive Resource Error Counter */ 124e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT (0x000001A4 / 4) /* Receive Overrun Counter */ 12588dba7edSSai Pavan Boddu #define GEM_RXIPCSERRCNT (0x000001A8 / 4) /* IP header Checksum Err Counter */ 126e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT (0x000001AC / 4) /* TCP Checksum Error Counter */ 127e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT (0x000001B0 / 4) /* UDP Checksum Error Counter */ 128e9f186e5SPeter A. G. Crosthwaite 129e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S (0x000001D0 / 4) /* 1588 Timer Seconds */ 130e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS (0x000001D4 / 4) /* 1588 Timer Nanoseconds */ 131e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ (0x000001D8 / 4) /* 1588 Timer Adjust */ 132e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC (0x000001DC / 4) /* 1588 Timer Increment */ 133e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS (0x000001E0 / 4) /* PTP Event Frame Transmitted (s) */ 13488dba7edSSai Pavan Boddu #define GEM_PTPETXNS (0x000001E4 / 4) /* 13588dba7edSSai Pavan Boddu * PTP Event Frame Transmitted (ns) 13688dba7edSSai Pavan Boddu */ 137e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS (0x000001E8 / 4) /* PTP Event Frame Received (s) */ 138e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS (0x000001EC / 4) /* PTP Event Frame Received (ns) */ 139e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS (0x000001E0 / 4) /* PTP Peer Frame Transmitted (s) */ 140e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS (0x000001E4 / 4) /* PTP Peer Frame Transmitted (ns) */ 141e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS (0x000001E8 / 4) /* PTP Peer Frame Received (s) */ 142e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS (0x000001EC / 4) /* PTP Peer Frame Received (ns) */ 143e9f186e5SPeter A. G. Crosthwaite 144e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 145e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF (0x00000280 / 4) 146e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2 (0x00000284 / 4) 147e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3 (0x00000288 / 4) 148e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4 (0x0000028C / 4) 149e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5 (0x00000290 / 4) 150e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6 (0x00000294 / 4) 151e2c0c4eeSEdgar E. Iglesias #define GEM_DESCONF6_64B_MASK (1U << 23) 152e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7 (0x00000298 / 4) 153e9f186e5SPeter A. G. Crosthwaite 15467101725SAlistair Francis #define GEM_INT_Q1_STATUS (0x00000400 / 4) 15567101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 15667101725SAlistair Francis 15767101725SAlistair Francis #define GEM_TRANSMIT_Q1_PTR (0x00000440 / 4) 15879b2ac8fSAlistair Francis #define GEM_TRANSMIT_Q7_PTR (GEM_TRANSMIT_Q1_PTR + 6) 15967101725SAlistair Francis 16067101725SAlistair Francis #define GEM_RECEIVE_Q1_PTR (0x00000480 / 4) 16179b2ac8fSAlistair Francis #define GEM_RECEIVE_Q7_PTR (GEM_RECEIVE_Q1_PTR + 6) 16267101725SAlistair Francis 163357aa013SEdgar E. Iglesias #define GEM_TBQPH (0x000004C8 / 4) 164357aa013SEdgar E. Iglesias #define GEM_RBQPH (0x000004D4 / 4) 165357aa013SEdgar E. Iglesias 16667101725SAlistair Francis #define GEM_INT_Q1_ENABLE (0x00000600 / 4) 16767101725SAlistair Francis #define GEM_INT_Q7_ENABLE (GEM_INT_Q1_ENABLE + 6) 16867101725SAlistair Francis 16967101725SAlistair Francis #define GEM_INT_Q1_DISABLE (0x00000620 / 4) 17067101725SAlistair Francis #define GEM_INT_Q7_DISABLE (GEM_INT_Q1_DISABLE + 6) 17167101725SAlistair Francis 17267101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 17367101725SAlistair Francis #define GEM_INT_Q7_MASK (GEM_INT_Q1_MASK + 6) 17467101725SAlistair Francis 175e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0 (0x00000500 / 4) 176e8e49943SAlistair Francis 177e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE (1 << 29) 178e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE (1 << 28) 179e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT (12) 180e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1) 181e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT (4) 182e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1) 183e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT (0) 184e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH (3 - GEM_ST1R_QUEUE_SHIFT + 1) 185e8e49943SAlistair Francis 186e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0 (0x00000540 / 4) 187e8e49943SAlistair Francis 188e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE (1 << 18) 189e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT (13) 190e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH (17 - GEM_ST2R_COMPARE_A_SHIFT + 1) 191e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE (1 << 12) 192e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT (9) 193e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \ 194e8e49943SAlistair Francis + 1) 195e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT (0) 196e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH (3 - GEM_ST2R_QUEUE_SHIFT + 1) 197e8e49943SAlistair Francis 198e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 (0x000006e0 / 4) 199e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0 (0x00000700 / 4) 200e8e49943SAlistair Francis 201e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT (7) 202e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1) 203e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT (0) 204e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1) 205e8e49943SAlistair Francis 206e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 207e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART 0x00000200 /* Transmit Enable */ 208e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA 0x00000008 /* Transmit Enable */ 209e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA 0x00000004 /* Receive Enable */ 210e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP 0x00000002 /* Local Loopback */ 211e9f186e5SPeter A. G. Crosthwaite 212e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS 0x00020000 /* Strip FCS field */ 2133048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC 0x00010000 /* Discard RX frames with len err */ 214e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M 0x0000C000 /* Receive buffer offset mask */ 215e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S 14 /* Receive buffer offset shift */ 2167ca151c3SSai Pavan Boddu #define GEM_NWCFG_RCV_1538 0x00000100 /* Receive 1538 bytes frame */ 217e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH 0x00000080 /* accept unicast if hash match */ 218e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH 0x00000040 /* accept multicast if hash match */ 219e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ 220e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ 2217ca151c3SSai Pavan Boddu #define GEM_NWCFG_JUMBO_FRAME 0x00000008 /* Jumbo Frames enable */ 222e9f186e5SPeter A. G. Crosthwaite 223e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_ADDR_64B (1U << 30) 224e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_TX_BD_EXT (1U << 29) 225e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_RX_BD_EXT (1U << 28) 2262801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ 227e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ 228e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 229e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */ 230e9f186e5SPeter A. G. Crosthwaite 231e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 232e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 233e9f186e5SPeter A. G. Crosthwaite 234e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 235e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 236e9f186e5SPeter A. G. Crosthwaite 237e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 238e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 2397ca151c3SSai Pavan Boddu #define GEM_INT_AMBA_ERR 0x00000040 240e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 241e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 242e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 243e9f186e5SPeter A. G. Crosthwaite 244e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 245e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 246e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 247e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 248e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 249e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 250e9f186e5SPeter A. G. Crosthwaite 251e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 252e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS 23 /* PHY address we will emulate a device at */ 253e9f186e5SPeter A. G. Crosthwaite 254e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 255e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 256e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 257e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 258e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 259e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 260e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 261e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 262e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 263e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 264e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 265e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 266e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 267e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 268e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 269e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 270e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 271e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 272e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 273e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 274e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 275e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 276e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 277e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 278e9f186e5SPeter A. G. Crosthwaite 279e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 280e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 281e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 2826623d214SLinus Ziegert #define PHY_REG_CONTROL_ANRESTART 0x0200 283e9f186e5SPeter A. G. Crosthwaite 284e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 285e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 286e9f186e5SPeter A. G. Crosthwaite 287e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 288e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 289e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 290e9f186e5SPeter A. G. Crosthwaite 291e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 29263af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 29363af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 29463af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 29563af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 29663af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 29763af1e0cSPeter Crosthwaite 29863af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 299e9f186e5SPeter A. G. Crosthwaite 300e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 301e9f186e5SPeter A. G. Crosthwaite 302e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 303e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 304e9f186e5SPeter A. G. Crosthwaite 305e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 306e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 307e9f186e5SPeter A. G. Crosthwaite 308e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 309e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 310e9f186e5SPeter A. G. Crosthwaite 31163af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 31263af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 313a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 31463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 31563af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 31663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 31763af1e0cSPeter Crosthwaite 318e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 319e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 320e9f186e5SPeter A. G. Crosthwaite 321a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118 322a5517666SAlistair Francis 323e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 324e9f186e5SPeter A. G. Crosthwaite { 325e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0]; 326e48fdd9dSEdgar E. Iglesias 327e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 328e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 329e48fdd9dSEdgar E. Iglesias } 330e48fdd9dSEdgar E. Iglesias return ret; 331e9f186e5SPeter A. G. Crosthwaite } 332e9f186e5SPeter A. G. Crosthwaite 333f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc) 334e9f186e5SPeter A. G. Crosthwaite { 335e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 336e9f186e5SPeter A. G. Crosthwaite } 337e9f186e5SPeter A. G. Crosthwaite 338f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc) 339e9f186e5SPeter A. G. Crosthwaite { 340e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 341e9f186e5SPeter A. G. Crosthwaite } 342e9f186e5SPeter A. G. Crosthwaite 343f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc) 344e9f186e5SPeter A. G. Crosthwaite { 345e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 346e9f186e5SPeter A. G. Crosthwaite } 347e9f186e5SPeter A. G. Crosthwaite 348f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc) 349e9f186e5SPeter A. G. Crosthwaite { 350e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 351e9f186e5SPeter A. G. Crosthwaite } 352e9f186e5SPeter A. G. Crosthwaite 353f0236182SEdgar E. Iglesias static inline void tx_desc_set_last(uint32_t *desc) 354cbdab58dSAlistair Francis { 355cbdab58dSAlistair Francis desc[1] |= DESC_1_TX_LAST; 356cbdab58dSAlistair Francis } 357cbdab58dSAlistair Francis 358f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc) 359e9f186e5SPeter A. G. Crosthwaite { 360e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 361e9f186e5SPeter A. G. Crosthwaite } 362e9f186e5SPeter A. G. Crosthwaite 363f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) 364e9f186e5SPeter A. G. Crosthwaite { 36567101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); 366e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 367e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 368e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 369e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 370e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 371e9f186e5SPeter A. G. Crosthwaite } 372e9f186e5SPeter A. G. Crosthwaite 373e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 374e9f186e5SPeter A. G. Crosthwaite { 375e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0] & ~0x3UL; 376e48fdd9dSEdgar E. Iglesias 377e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 378e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 379e48fdd9dSEdgar E. Iglesias } 380e48fdd9dSEdgar E. Iglesias return ret; 381e48fdd9dSEdgar E. Iglesias } 382e48fdd9dSEdgar E. Iglesias 383e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx) 384e48fdd9dSEdgar E. Iglesias { 385e48fdd9dSEdgar E. Iglesias int ret = 2; 386e48fdd9dSEdgar E. Iglesias 387e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 388e48fdd9dSEdgar E. Iglesias ret += 2; 389e48fdd9dSEdgar E. Iglesias } 390e48fdd9dSEdgar E. Iglesias if (s->regs[GEM_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT 391e48fdd9dSEdgar E. Iglesias : GEM_DMACFG_TX_BD_EXT)) { 392e48fdd9dSEdgar E. Iglesias ret += 2; 393e48fdd9dSEdgar E. Iglesias } 394e48fdd9dSEdgar E. Iglesias 395e48fdd9dSEdgar E. Iglesias assert(ret <= DESC_MAX_NUM_WORDS); 396e48fdd9dSEdgar E. Iglesias return ret; 397e9f186e5SPeter A. G. Crosthwaite } 398e9f186e5SPeter A. G. Crosthwaite 399f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc) 400e9f186e5SPeter A. G. Crosthwaite { 401e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 402e9f186e5SPeter A. G. Crosthwaite } 403e9f186e5SPeter A. G. Crosthwaite 404f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc) 405e9f186e5SPeter A. G. Crosthwaite { 406e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 407e9f186e5SPeter A. G. Crosthwaite } 408e9f186e5SPeter A. G. Crosthwaite 409f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc) 410e9f186e5SPeter A. G. Crosthwaite { 411e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 412e9f186e5SPeter A. G. Crosthwaite } 413e9f186e5SPeter A. G. Crosthwaite 414f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc) 415e9f186e5SPeter A. G. Crosthwaite { 416e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 417e9f186e5SPeter A. G. Crosthwaite } 418e9f186e5SPeter A. G. Crosthwaite 41959ab136aSRamon Fried static inline void rx_desc_clear_control(uint32_t *desc) 42059ab136aSRamon Fried { 42159ab136aSRamon Fried desc[1] = 0; 42259ab136aSRamon Fried } 42359ab136aSRamon Fried 424f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc) 425e9f186e5SPeter A. G. Crosthwaite { 426e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 427e9f186e5SPeter A. G. Crosthwaite } 428e9f186e5SPeter A. G. Crosthwaite 429f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len) 430e9f186e5SPeter A. G. Crosthwaite { 431e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 432e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 433e9f186e5SPeter A. G. Crosthwaite } 434e9f186e5SPeter A. G. Crosthwaite 435f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc) 43663af1e0cSPeter Crosthwaite { 43763af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 43863af1e0cSPeter Crosthwaite } 43963af1e0cSPeter Crosthwaite 440f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc) 44163af1e0cSPeter Crosthwaite { 44263af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 44363af1e0cSPeter Crosthwaite } 44463af1e0cSPeter Crosthwaite 445f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc) 44663af1e0cSPeter Crosthwaite { 44763af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 44863af1e0cSPeter Crosthwaite } 44963af1e0cSPeter Crosthwaite 450f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx) 45163af1e0cSPeter Crosthwaite { 45263af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 45363af1e0cSPeter Crosthwaite sar_idx); 454a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 45563af1e0cSPeter Crosthwaite } 45663af1e0cSPeter Crosthwaite 457e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 4586a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 459e9f186e5SPeter A. G. Crosthwaite 4607ca151c3SSai Pavan Boddu static uint32_t gem_get_max_buf_len(CadenceGEMState *s, bool tx) 4617ca151c3SSai Pavan Boddu { 4627ca151c3SSai Pavan Boddu uint32_t size; 4637ca151c3SSai Pavan Boddu if (s->regs[GEM_NWCFG] & GEM_NWCFG_JUMBO_FRAME) { 4647ca151c3SSai Pavan Boddu size = s->regs[GEM_JUMBO_MAX_LEN]; 4657ca151c3SSai Pavan Boddu if (size > s->jumbo_max_len) { 4667ca151c3SSai Pavan Boddu size = s->jumbo_max_len; 4677ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "GEM_JUMBO_MAX_LEN reg cannot be" 4687ca151c3SSai Pavan Boddu " greater than 0x%" PRIx32 "\n", s->jumbo_max_len); 4697ca151c3SSai Pavan Boddu } 4707ca151c3SSai Pavan Boddu } else if (tx) { 4717ca151c3SSai Pavan Boddu size = 1518; 4727ca151c3SSai Pavan Boddu } else { 4737ca151c3SSai Pavan Boddu size = s->regs[GEM_NWCFG] & GEM_NWCFG_RCV_1538 ? 1538 : 1518; 4747ca151c3SSai Pavan Boddu } 4757ca151c3SSai Pavan Boddu return size; 4767ca151c3SSai Pavan Boddu } 4777ca151c3SSai Pavan Boddu 47868dbee3bSSai Pavan Boddu static void gem_set_isr(CadenceGEMState *s, int q, uint32_t flag) 47968dbee3bSSai Pavan Boddu { 48068dbee3bSSai Pavan Boddu if (q == 0) { 48168dbee3bSSai Pavan Boddu s->regs[GEM_ISR] |= flag & ~(s->regs[GEM_IMR]); 48268dbee3bSSai Pavan Boddu } else { 48368dbee3bSSai Pavan Boddu s->regs[GEM_INT_Q1_STATUS + q - 1] |= flag & 48468dbee3bSSai Pavan Boddu ~(s->regs[GEM_INT_Q1_MASK + q - 1]); 48568dbee3bSSai Pavan Boddu } 48668dbee3bSSai Pavan Boddu } 48768dbee3bSSai Pavan Boddu 488e9f186e5SPeter A. G. Crosthwaite /* 489e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 490e9f186e5SPeter A. G. Crosthwaite * One time initialization. 491e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 492e9f186e5SPeter A. G. Crosthwaite */ 493448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 494e9f186e5SPeter A. G. Crosthwaite { 4954c70e32fSSai Pavan Boddu unsigned int i; 496e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 497e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 498e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWCTRL] = 0xFFF80000; 499e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; 500e48fdd9dSEdgar E. Iglesias s->regs_ro[GEM_DMACFG] = 0x8E00F000; 501e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; 502e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXQBASE] = 0x00000003; 503e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXQBASE] = 0x00000003; 504e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0; 505e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_ISR] = 0xFFFFFFFF; 506e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_IMR] = 0xFFFFFFFF; 507e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_MODID] = 0xFFFFFFFF; 5084c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 5094c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_STATUS + i] = 0xFFFFFFFF; 5104c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_ENABLE + i] = 0xFFFFF319; 5114c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_DISABLE + i] = 0xFFFFF319; 5124c70e32fSSai Pavan Boddu s->regs_ro[GEM_INT_Q1_MASK + i] = 0xFFFFFFFF; 5134c70e32fSSai Pavan Boddu } 514e9f186e5SPeter A. G. Crosthwaite 515e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 516e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 517e9f186e5SPeter A. G. Crosthwaite s->regs_rtc[GEM_ISR] = 0xFFFFFFFF; 5184c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 5194c70e32fSSai Pavan Boddu s->regs_rtc[GEM_INT_Q1_STATUS + i] = 0x00000CE6; 5204c70e32fSSai Pavan Boddu } 521e9f186e5SPeter A. G. Crosthwaite 522e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 523e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 524e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_TXSTATUS] = 0x000001F7; 525e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_RXSTATUS] = 0x0000000F; 526e9f186e5SPeter A. G. Crosthwaite 527e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 528e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 529e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_NWCTRL] = 0x00073E60; 530e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IER] = 0x07FFFFFF; 531e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IDR] = 0x07FFFFFF; 5324c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 5334c70e32fSSai Pavan Boddu s->regs_wo[GEM_INT_Q1_ENABLE + i] = 0x00000CE6; 5344c70e32fSSai Pavan Boddu s->regs_wo[GEM_INT_Q1_DISABLE + i] = 0x00000CE6; 5354c70e32fSSai Pavan Boddu } 536e9f186e5SPeter A. G. Crosthwaite } 537e9f186e5SPeter A. G. Crosthwaite 538e9f186e5SPeter A. G. Crosthwaite /* 539e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 540e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 541e9f186e5SPeter A. G. Crosthwaite */ 542448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 543e9f186e5SPeter A. G. Crosthwaite { 544b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 545e9f186e5SPeter A. G. Crosthwaite 546e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 547b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 548e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 549e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 550e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 551e9f186e5SPeter A. G. Crosthwaite } else { 552e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 553e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 554e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 555e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 556e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 557e9f186e5SPeter A. G. Crosthwaite } 558e9f186e5SPeter A. G. Crosthwaite } 559e9f186e5SPeter A. G. Crosthwaite 560b8c4b67eSPhilippe Mathieu-Daudé static bool gem_can_receive(NetClientState *nc) 561e9f186e5SPeter A. G. Crosthwaite { 562448f19e2SPeter Crosthwaite CadenceGEMState *s; 56367101725SAlistair Francis int i; 564e9f186e5SPeter A. G. Crosthwaite 565cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 566e9f186e5SPeter A. G. Crosthwaite 567e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 568e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) { 5693ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 5703ae5725fSPeter Crosthwaite s->can_rx_state = 1; 5713ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 5723ae5725fSPeter Crosthwaite } 573b8c4b67eSPhilippe Mathieu-Daudé return false; 574e9f186e5SPeter A. G. Crosthwaite } 575e9f186e5SPeter A. G. Crosthwaite 57667101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 577dacc0566SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) != 1) { 578dacc0566SAlistair Francis break; 579dacc0566SAlistair Francis } 580dacc0566SAlistair Francis }; 581dacc0566SAlistair Francis 582dacc0566SAlistair Francis if (i == s->num_priority_queues) { 5838202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 5848202aa53SPeter Crosthwaite s->can_rx_state = 2; 585dacc0566SAlistair Francis DB_PRINT("can't receive - all the buffer descriptors are busy\n"); 5868202aa53SPeter Crosthwaite } 587b8c4b67eSPhilippe Mathieu-Daudé return false; 5888202aa53SPeter Crosthwaite } 5898202aa53SPeter Crosthwaite 5903ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 5913ae5725fSPeter Crosthwaite s->can_rx_state = 0; 59267101725SAlistair Francis DB_PRINT("can receive\n"); 5933ae5725fSPeter Crosthwaite } 594b8c4b67eSPhilippe Mathieu-Daudé return true; 595e9f186e5SPeter A. G. Crosthwaite } 596e9f186e5SPeter A. G. Crosthwaite 597e9f186e5SPeter A. G. Crosthwaite /* 598e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 599e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 600e9f186e5SPeter A. G. Crosthwaite */ 601448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 602e9f186e5SPeter A. G. Crosthwaite { 60367101725SAlistair Francis int i; 60467101725SAlistair Francis 60586a29d4cSSai Pavan Boddu qemu_set_irq(s->irq[0], !!s->regs[GEM_ISR]); 606596b6f51SAlistair Francis 60786a29d4cSSai Pavan Boddu for (i = 1; i < s->num_priority_queues; ++i) { 60886a29d4cSSai Pavan Boddu qemu_set_irq(s->irq[i], !!s->regs[GEM_INT_Q1_STATUS + i - 1]); 609e9f186e5SPeter A. G. Crosthwaite } 610e9f186e5SPeter A. G. Crosthwaite } 611e9f186e5SPeter A. G. Crosthwaite 612e9f186e5SPeter A. G. Crosthwaite /* 613e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 614e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 615e9f186e5SPeter A. G. Crosthwaite */ 616448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 617e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 618e9f186e5SPeter A. G. Crosthwaite { 619e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 620e9f186e5SPeter A. G. Crosthwaite 621e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 622e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) | 623e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI]; 624e9f186e5SPeter A. G. Crosthwaite octets += bytes; 625e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXLO] = octets >> 32; 626e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI] = octets; 627e9f186e5SPeter A. G. Crosthwaite 628e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 629e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXCNT]++; 630e9f186e5SPeter A. G. Crosthwaite 631e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 632e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 633e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXBROADCNT]++; 634e9f186e5SPeter A. G. Crosthwaite } 635e9f186e5SPeter A. G. Crosthwaite 636e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 637e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 638e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXMULTICNT]++; 639e9f186e5SPeter A. G. Crosthwaite } 640e9f186e5SPeter A. G. Crosthwaite 641e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 642e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX64CNT]++; 643e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 644e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX65CNT]++; 645e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 646e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX128CNT]++; 647e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 648e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX256CNT]++; 649e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 650e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX512CNT]++; 651e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 652e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1024CNT]++; 653e9f186e5SPeter A. G. Crosthwaite } else { 654e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1519CNT]++; 655e9f186e5SPeter A. G. Crosthwaite } 656e9f186e5SPeter A. G. Crosthwaite } 657e9f186e5SPeter A. G. Crosthwaite 658e9f186e5SPeter A. G. Crosthwaite /* 659e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 660e9f186e5SPeter A. G. Crosthwaite */ 661e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 662e9f186e5SPeter A. G. Crosthwaite { 663e9f186e5SPeter A. G. Crosthwaite unsigned byte; 664e9f186e5SPeter A. G. Crosthwaite 665e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 666e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 667e9f186e5SPeter A. G. Crosthwaite byte &= 1; 668e9f186e5SPeter A. G. Crosthwaite 669e9f186e5SPeter A. G. Crosthwaite return byte; 670e9f186e5SPeter A. G. Crosthwaite } 671e9f186e5SPeter A. G. Crosthwaite 672e9f186e5SPeter A. G. Crosthwaite /* 673e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 674e9f186e5SPeter A. G. Crosthwaite */ 675e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 676e9f186e5SPeter A. G. Crosthwaite { 677e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 678e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 679e9f186e5SPeter A. G. Crosthwaite 680e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 681e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 682e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 683e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 684e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 685e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 686e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 687e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 688e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 689e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 690e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 691e9f186e5SPeter A. G. Crosthwaite mac_bit--; 692e9f186e5SPeter A. G. Crosthwaite } 693e9f186e5SPeter A. G. Crosthwaite 694e9f186e5SPeter A. G. Crosthwaite return hash_index; 695e9f186e5SPeter A. G. Crosthwaite } 696e9f186e5SPeter A. G. Crosthwaite 697e9f186e5SPeter A. G. Crosthwaite /* 698e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 699e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 700e9f186e5SPeter A. G. Crosthwaite * Returns: 701e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 70263af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 70363af1e0cSPeter Crosthwaite * others for various other modes of accept: 70463af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 70563af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 706e9f186e5SPeter A. G. Crosthwaite */ 707448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 708e9f186e5SPeter A. G. Crosthwaite { 709e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 710e9f186e5SPeter A. G. Crosthwaite int i; 711e9f186e5SPeter A. G. Crosthwaite 712e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 713e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) { 71463af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 715e9f186e5SPeter A. G. Crosthwaite } 716e9f186e5SPeter A. G. Crosthwaite 717e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 718e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 719e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) { 720e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 721e9f186e5SPeter A. G. Crosthwaite } 72263af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 723e9f186e5SPeter A. G. Crosthwaite } 724e9f186e5SPeter A. G. Crosthwaite 725e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 726e9f186e5SPeter A. G. Crosthwaite if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) || 727e9f186e5SPeter A. G. Crosthwaite (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) { 728e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 729e9f186e5SPeter A. G. Crosthwaite 730e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 731e9f186e5SPeter A. G. Crosthwaite if (hash_index < 32) { 732e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHLO] & (1<<hash_index)) { 73363af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 73463af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 735e9f186e5SPeter A. G. Crosthwaite } 736e9f186e5SPeter A. G. Crosthwaite } else { 737e9f186e5SPeter A. G. Crosthwaite hash_index -= 32; 738e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHHI] & (1<<hash_index)) { 73963af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 74063af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 741e9f186e5SPeter A. G. Crosthwaite } 742e9f186e5SPeter A. G. Crosthwaite } 743e9f186e5SPeter A. G. Crosthwaite } 744e9f186e5SPeter A. G. Crosthwaite 745e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 746e9f186e5SPeter A. G. Crosthwaite gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]); 74763af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 74864eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 74963af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 750e9f186e5SPeter A. G. Crosthwaite } 751e9f186e5SPeter A. G. Crosthwaite } 752e9f186e5SPeter A. G. Crosthwaite 753e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 754e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 755e9f186e5SPeter A. G. Crosthwaite } 756e9f186e5SPeter A. G. Crosthwaite 757e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 758e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 759e8e49943SAlistair Francis unsigned rxbufsize) 760e8e49943SAlistair Francis { 761e8e49943SAlistair Francis uint32_t reg; 762e8e49943SAlistair Francis bool matched, mismatched; 763e8e49943SAlistair Francis int i, j; 764e8e49943SAlistair Francis 765e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 766e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i]; 767e8e49943SAlistair Francis matched = false; 768e8e49943SAlistair Francis mismatched = false; 769e8e49943SAlistair Francis 770e8e49943SAlistair Francis /* Screening is based on UDP Port */ 771e8e49943SAlistair Francis if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) { 772e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 773e8e49943SAlistair Francis if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT, 774e8e49943SAlistair Francis GEM_ST1R_UDP_PORT_MATCH_WIDTH)) { 775e8e49943SAlistair Francis matched = true; 776e8e49943SAlistair Francis } else { 777e8e49943SAlistair Francis mismatched = true; 778e8e49943SAlistair Francis } 779e8e49943SAlistair Francis } 780e8e49943SAlistair Francis 781e8e49943SAlistair Francis /* Screening is based on DS/TC */ 782e8e49943SAlistair Francis if (reg & GEM_ST1R_DSTC_ENABLE) { 783e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 784e8e49943SAlistair Francis if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT, 785e8e49943SAlistair Francis GEM_ST1R_DSTC_MATCH_WIDTH)) { 786e8e49943SAlistair Francis matched = true; 787e8e49943SAlistair Francis } else { 788e8e49943SAlistair Francis mismatched = true; 789e8e49943SAlistair Francis } 790e8e49943SAlistair Francis } 791e8e49943SAlistair Francis 792e8e49943SAlistair Francis if (matched && !mismatched) { 793e8e49943SAlistair Francis return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH); 794e8e49943SAlistair Francis } 795e8e49943SAlistair Francis } 796e8e49943SAlistair Francis 797e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 798e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i]; 799e8e49943SAlistair Francis matched = false; 800e8e49943SAlistair Francis mismatched = false; 801e8e49943SAlistair Francis 802e8e49943SAlistair Francis if (reg & GEM_ST2R_ETHERTYPE_ENABLE) { 803e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 804e8e49943SAlistair Francis int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT, 805e8e49943SAlistair Francis GEM_ST2R_ETHERTYPE_INDEX_WIDTH); 806e8e49943SAlistair Francis 807e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 808e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 809e8e49943SAlistair Francis "register index: %d\n", et_idx); 810e8e49943SAlistair Francis } 811e8e49943SAlistair Francis if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 + 812e8e49943SAlistair Francis et_idx]) { 813e8e49943SAlistair Francis matched = true; 814e8e49943SAlistair Francis } else { 815e8e49943SAlistair Francis mismatched = true; 816e8e49943SAlistair Francis } 817e8e49943SAlistair Francis } 818e8e49943SAlistair Francis 819e8e49943SAlistair Francis /* Compare A, B, C */ 820e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 821e8e49943SAlistair Francis uint32_t cr0, cr1, mask; 822e8e49943SAlistair Francis uint16_t rx_cmp; 823e8e49943SAlistair Francis int offset; 824e8e49943SAlistair Francis int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6, 825e8e49943SAlistair Francis GEM_ST2R_COMPARE_WIDTH); 826e8e49943SAlistair Francis 827e8e49943SAlistair Francis if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) { 828e8e49943SAlistair Francis continue; 829e8e49943SAlistair Francis } 830e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 831e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 832e8e49943SAlistair Francis "register index: %d\n", cr_idx); 833e8e49943SAlistair Francis } 834e8e49943SAlistair Francis 835e8e49943SAlistair Francis cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 836e8e49943SAlistair Francis cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1]; 837e8e49943SAlistair Francis offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT, 838e8e49943SAlistair Francis GEM_T2CW1_OFFSET_VALUE_WIDTH); 839e8e49943SAlistair Francis 840e8e49943SAlistair Francis switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT, 841e8e49943SAlistair Francis GEM_T2CW1_COMPARE_OFFSET_WIDTH)) { 842e8e49943SAlistair Francis case 3: /* Skip UDP header */ 843e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 844e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 845e8e49943SAlistair Francis offset += 8; 846e8e49943SAlistair Francis /* Fallthrough */ 847e8e49943SAlistair Francis case 2: /* skip the IP header */ 848e8e49943SAlistair Francis offset += 20; 849e8e49943SAlistair Francis /* Fallthrough */ 850e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 851e8e49943SAlistair Francis offset += 14; 852e8e49943SAlistair Francis break; 853e8e49943SAlistair Francis case 0: 854e8e49943SAlistair Francis /* Offset from start of frame */ 855e8e49943SAlistair Francis break; 856e8e49943SAlistair Francis } 857e8e49943SAlistair Francis 858e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 859e8e49943SAlistair Francis mask = extract32(cr0, 0, 16); 860e8e49943SAlistair Francis 861e8e49943SAlistair Francis if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) { 862e8e49943SAlistair Francis matched = true; 863e8e49943SAlistair Francis } else { 864e8e49943SAlistair Francis mismatched = true; 865e8e49943SAlistair Francis } 866e8e49943SAlistair Francis } 867e8e49943SAlistair Francis 868e8e49943SAlistair Francis if (matched && !mismatched) { 869e8e49943SAlistair Francis return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH); 870e8e49943SAlistair Francis } 871e8e49943SAlistair Francis } 872e8e49943SAlistair Francis 873e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 874e8e49943SAlistair Francis return 0; 875e8e49943SAlistair Francis } 876e8e49943SAlistair Francis 87796ea126aSSai Pavan Boddu static uint32_t gem_get_queue_base_addr(CadenceGEMState *s, bool tx, int q) 87896ea126aSSai Pavan Boddu { 87996ea126aSSai Pavan Boddu uint32_t base_addr = 0; 88096ea126aSSai Pavan Boddu 88196ea126aSSai Pavan Boddu switch (q) { 88296ea126aSSai Pavan Boddu case 0: 88396ea126aSSai Pavan Boddu base_addr = s->regs[tx ? GEM_TXQBASE : GEM_RXQBASE]; 88496ea126aSSai Pavan Boddu break; 88596ea126aSSai Pavan Boddu case 1 ... (MAX_PRIORITY_QUEUES - 1): 88696ea126aSSai Pavan Boddu base_addr = s->regs[(tx ? GEM_TRANSMIT_Q1_PTR : 88796ea126aSSai Pavan Boddu GEM_RECEIVE_Q1_PTR) + q - 1]; 88896ea126aSSai Pavan Boddu break; 88996ea126aSSai Pavan Boddu default: 89096ea126aSSai Pavan Boddu g_assert_not_reached(); 89196ea126aSSai Pavan Boddu }; 89296ea126aSSai Pavan Boddu 89396ea126aSSai Pavan Boddu return base_addr; 89496ea126aSSai Pavan Boddu } 89596ea126aSSai Pavan Boddu 89696ea126aSSai Pavan Boddu static inline uint32_t gem_get_tx_queue_base_addr(CadenceGEMState *s, int q) 89796ea126aSSai Pavan Boddu { 89896ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, true, q); 89996ea126aSSai Pavan Boddu } 90096ea126aSSai Pavan Boddu 90196ea126aSSai Pavan Boddu static inline uint32_t gem_get_rx_queue_base_addr(CadenceGEMState *s, int q) 90296ea126aSSai Pavan Boddu { 90396ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, false, q); 90496ea126aSSai Pavan Boddu } 90596ea126aSSai Pavan Boddu 906357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q) 907357aa013SEdgar E. Iglesias { 908357aa013SEdgar E. Iglesias hwaddr desc_addr = 0; 909357aa013SEdgar E. Iglesias 910357aa013SEdgar E. Iglesias if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 911357aa013SEdgar E. Iglesias desc_addr = s->regs[tx ? GEM_TBQPH : GEM_RBQPH]; 912357aa013SEdgar E. Iglesias } 913357aa013SEdgar E. Iglesias desc_addr <<= 32; 914357aa013SEdgar E. Iglesias desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q]; 915357aa013SEdgar E. Iglesias return desc_addr; 916357aa013SEdgar E. Iglesias } 917357aa013SEdgar E. Iglesias 918357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q) 919357aa013SEdgar E. Iglesias { 920357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, true, q); 921357aa013SEdgar E. Iglesias } 922357aa013SEdgar E. Iglesias 923357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q) 924357aa013SEdgar E. Iglesias { 925357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, false, q); 926357aa013SEdgar E. Iglesias } 927357aa013SEdgar E. Iglesias 92867101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q) 92906c2fe95SPeter Crosthwaite { 930357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_rx_desc_addr(s, q); 931357aa013SEdgar E. Iglesias 932357aa013SEdgar E. Iglesias DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr); 933357aa013SEdgar E. Iglesias 93406c2fe95SPeter Crosthwaite /* read current descriptor */ 935357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 936b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 937e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 93806c2fe95SPeter Crosthwaite 93906c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 94067101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { 941357aa013SEdgar E. Iglesias DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr); 94206c2fe95SPeter Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 94368dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXUSED); 94406c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 94506c2fe95SPeter Crosthwaite gem_update_int_status(s); 94606c2fe95SPeter Crosthwaite } 94706c2fe95SPeter Crosthwaite } 94806c2fe95SPeter Crosthwaite 949e9f186e5SPeter A. G. Crosthwaite /* 950e9f186e5SPeter A. G. Crosthwaite * gem_receive: 951e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 952e9f186e5SPeter A. G. Crosthwaite */ 9534e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 954e9f186e5SPeter A. G. Crosthwaite { 95524d62fd5SSai Pavan Boddu CadenceGEMState *s = qemu_get_nic_opaque(nc); 956e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 957e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 958e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 9593b2c97f9SEdgar E. Iglesias bool first_desc = true; 96063af1e0cSPeter Crosthwaite int maf; 9612bf57f73SAlistair Francis int q = 0; 962e9f186e5SPeter A. G. Crosthwaite 963e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 96463af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 96563af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 966e9f186e5SPeter A. G. Crosthwaite return -1; 967e9f186e5SPeter A. G. Crosthwaite } 968e9f186e5SPeter A. G. Crosthwaite 969e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 970e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) { 971e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 972e9f186e5SPeter A. G. Crosthwaite 973e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 974e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 975e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 976e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 977e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 978e9f186e5SPeter A. G. Crosthwaite /* discard */ 979e9f186e5SPeter A. G. Crosthwaite return -1; 980e9f186e5SPeter A. G. Crosthwaite } 981e9f186e5SPeter A. G. Crosthwaite } 982e9f186e5SPeter A. G. Crosthwaite } 983e9f186e5SPeter A. G. Crosthwaite 984e9f186e5SPeter A. G. Crosthwaite /* 985e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 986e9f186e5SPeter A. G. Crosthwaite */ 987e9f186e5SPeter A. G. Crosthwaite rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >> 988e9f186e5SPeter A. G. Crosthwaite GEM_NWCFG_BUFF_OFST_S; 989e9f186e5SPeter A. G. Crosthwaite 990e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 991e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 992e9f186e5SPeter A. G. Crosthwaite */ 993e9f186e5SPeter A. G. Crosthwaite rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >> 994e9f186e5SPeter A. G. Crosthwaite GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL; 995e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 996e9f186e5SPeter A. G. Crosthwaite 997f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 998f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 999f265ae8cSAlistair Francis */ 1000f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 1001f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 1002f265ae8cSAlistair Francis } 1003f265ae8cSAlistair Francis 1004191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 1005191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 1006191946c5SPeter Crosthwaite * not FCS stripping 1007191946c5SPeter Crosthwaite */ 1008191946c5SPeter Crosthwaite if (size < 60) { 1009191946c5SPeter Crosthwaite size = 60; 1010191946c5SPeter Crosthwaite } 1011191946c5SPeter Crosthwaite 1012e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 1013e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) { 1014e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 1015e9f186e5SPeter A. G. Crosthwaite } else { 1016e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 1017e9f186e5SPeter A. G. Crosthwaite 101824d62fd5SSai Pavan Boddu if (size > MAX_FRAME_SIZE - sizeof(crc_val)) { 101924d62fd5SSai Pavan Boddu size = MAX_FRAME_SIZE - sizeof(crc_val); 1020244381ecSPrasad J Pandit } 1021244381ecSPrasad J Pandit bytes_to_copy = size; 1022e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 10233048ed6aSPeter Crosthwaite * We must try and calculate one. 1024e9f186e5SPeter A. G. Crosthwaite */ 1025e9f186e5SPeter A. G. Crosthwaite 102624d62fd5SSai Pavan Boddu memcpy(s->rx_packet, buf, size); 102724d62fd5SSai Pavan Boddu memset(s->rx_packet + size, 0, MAX_FRAME_SIZE - size); 102824d62fd5SSai Pavan Boddu rxbuf_ptr = s->rx_packet; 102924d62fd5SSai Pavan Boddu crc_val = cpu_to_le32(crc32(0, s->rx_packet, MAX(size, 60))); 103024d62fd5SSai Pavan Boddu memcpy(s->rx_packet + size, &crc_val, sizeof(crc_val)); 1031e9f186e5SPeter A. G. Crosthwaite 1032e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 1033e9f186e5SPeter A. G. Crosthwaite size += 4; 1034e9f186e5SPeter A. G. Crosthwaite } 1035e9f186e5SPeter A. G. Crosthwaite 10366fe7661dSSai Pavan Boddu DB_PRINT("config bufsize: %u packet size: %zd\n", rxbufsize, size); 1037e9f186e5SPeter A. G. Crosthwaite 1038b12227afSStefan Weil /* Find which queue we are targeting */ 1039e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 1040e8e49943SAlistair Francis 10417ca151c3SSai Pavan Boddu if (size > gem_get_max_buf_len(s, false)) { 10427ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "rx frame too long\n"); 10437ca151c3SSai Pavan Boddu gem_set_isr(s, q, GEM_INT_AMBA_ERR); 10447ca151c3SSai Pavan Boddu return -1; 10457ca151c3SSai Pavan Boddu } 10467ca151c3SSai Pavan Boddu 10477cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 1048357aa013SEdgar E. Iglesias hwaddr desc_addr; 1049357aa013SEdgar E. Iglesias 105006c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 105106c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 1052e9f186e5SPeter A. G. Crosthwaite return -1; 1053e9f186e5SPeter A. G. Crosthwaite } 1054e9f186e5SPeter A. G. Crosthwaite 10556fe7661dSSai Pavan Boddu DB_PRINT("copy %" PRIu32 " bytes to 0x%" PRIx64 "\n", 1056dda8f185SBin Meng MIN(bytes_to_copy, rxbufsize), 1057dda8f185SBin Meng rx_desc_get_buffer(s, s->rx_desc[q])); 1058e9f186e5SPeter A. G. Crosthwaite 1059e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 106084aec8efSEdgar E. Iglesias address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) + 10612bf57f73SAlistair Francis rxbuf_offset, 106284aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, rxbuf_ptr, 1063e48fdd9dSEdgar E. Iglesias MIN(bytes_to_copy, rxbufsize)); 1064e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 106530570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 10663b2c97f9SEdgar E. Iglesias 106759ab136aSRamon Fried rx_desc_clear_control(s->rx_desc[q]); 106859ab136aSRamon Fried 10693b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 10703b2c97f9SEdgar E. Iglesias if (first_desc) { 10712bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 10723b2c97f9SEdgar E. Iglesias first_desc = false; 10733b2c97f9SEdgar E. Iglesias } 10743b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 10752bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 10762bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 10773b2c97f9SEdgar E. Iglesias } 10782bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 107963af1e0cSPeter Crosthwaite 108063af1e0cSPeter Crosthwaite switch (maf) { 108163af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 108263af1e0cSPeter Crosthwaite break; 108363af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 10842bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 108563af1e0cSPeter Crosthwaite break; 108663af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 10872bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 108863af1e0cSPeter Crosthwaite break; 108963af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 10902bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 109163af1e0cSPeter Crosthwaite break; 109263af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 109363af1e0cSPeter Crosthwaite abort(); 109463af1e0cSPeter Crosthwaite default: /* SAR */ 10952bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 109663af1e0cSPeter Crosthwaite } 109763af1e0cSPeter Crosthwaite 10983b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 1099357aa013SEdgar E. Iglesias desc_addr = gem_get_rx_desc_addr(s, q); 1100b7cbebf2SPhilippe Mathieu-Daudé address_space_write(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 1101b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 1102e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 11033b2c97f9SEdgar E. Iglesias 1104e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 11052bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 1106288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 110796ea126aSSai Pavan Boddu s->rx_desc_addr[q] = gem_get_rx_queue_base_addr(s, q); 1108e9f186e5SPeter A. G. Crosthwaite } else { 1109288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 1110e48fdd9dSEdgar E. Iglesias s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true); 1111e9f186e5SPeter A. G. Crosthwaite } 111267101725SAlistair Francis 111367101725SAlistair Francis gem_get_rx_desc(s, q); 11147cfd65e4SPeter Crosthwaite } 1115e9f186e5SPeter A. G. Crosthwaite 1116e9f186e5SPeter A. G. Crosthwaite /* Count it */ 1117e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 1118e9f186e5SPeter A. G. Crosthwaite 1119e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 112068dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXCMPL); 1121e9f186e5SPeter A. G. Crosthwaite 1122e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1123e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1124e9f186e5SPeter A. G. Crosthwaite 1125e9f186e5SPeter A. G. Crosthwaite return size; 1126e9f186e5SPeter A. G. Crosthwaite } 1127e9f186e5SPeter A. G. Crosthwaite 1128e9f186e5SPeter A. G. Crosthwaite /* 1129e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 1130e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 1131e9f186e5SPeter A. G. Crosthwaite */ 1132448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 1133e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 1134e9f186e5SPeter A. G. Crosthwaite { 1135e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 1136e9f186e5SPeter A. G. Crosthwaite 1137e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 1138e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) | 1139e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI]; 1140e9f186e5SPeter A. G. Crosthwaite octets += bytes; 1141e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXLO] = octets >> 32; 1142e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI] = octets; 1143e9f186e5SPeter A. G. Crosthwaite 1144e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 1145e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXCNT]++; 1146e9f186e5SPeter A. G. Crosthwaite 1147e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 1148e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 1149e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXBCNT]++; 1150e9f186e5SPeter A. G. Crosthwaite } 1151e9f186e5SPeter A. G. Crosthwaite 1152e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 1153e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 1154e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXMCNT]++; 1155e9f186e5SPeter A. G. Crosthwaite } 1156e9f186e5SPeter A. G. Crosthwaite 1157e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 1158e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX64CNT]++; 1159e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 1160e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX65CNT]++; 1161e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 1162e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX128CNT]++; 1163e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 1164e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX256CNT]++; 1165e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 1166e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX512CNT]++; 1167e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 1168e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1024CNT]++; 1169e9f186e5SPeter A. G. Crosthwaite } else { 1170e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1519CNT]++; 1171e9f186e5SPeter A. G. Crosthwaite } 1172e9f186e5SPeter A. G. Crosthwaite } 1173e9f186e5SPeter A. G. Crosthwaite 1174e9f186e5SPeter A. G. Crosthwaite /* 1175e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 1176e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 1177e9f186e5SPeter A. G. Crosthwaite */ 1178448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 1179e9f186e5SPeter A. G. Crosthwaite { 11808568313fSEdgar E. Iglesias uint32_t desc[DESC_MAX_NUM_WORDS]; 1181a8170e5eSAvi Kivity hwaddr packet_desc_addr; 1182e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1183e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 11842bf57f73SAlistair Francis int q = 0; 1185e9f186e5SPeter A. G. Crosthwaite 1186e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1187e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1188e9f186e5SPeter A. G. Crosthwaite return; 1189e9f186e5SPeter A. G. Crosthwaite } 1190e9f186e5SPeter A. G. Crosthwaite 1191e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1192e9f186e5SPeter A. G. Crosthwaite 11933048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1194e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1195e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1196e9f186e5SPeter A. G. Crosthwaite */ 119724d62fd5SSai Pavan Boddu p = s->tx_packet; 1198e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1199e9f186e5SPeter A. G. Crosthwaite 120067101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) { 1201e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 1202357aa013SEdgar E. Iglesias packet_desc_addr = gem_get_tx_desc_addr(s, q); 1203fa15286aSPeter Crosthwaite 1204fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 120584aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1206b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1207e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1208e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1209e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1210e9f186e5SPeter A. G. Crosthwaite 1211e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1212e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1213e9f186e5SPeter A. G. Crosthwaite return; 1214e9f186e5SPeter A. G. Crosthwaite } 121567101725SAlistair Francis print_gem_tx_desc(desc, q); 1216e9f186e5SPeter A. G. Crosthwaite 1217e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1218e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1219e9f186e5SPeter A. G. Crosthwaite */ 1220e48fdd9dSEdgar E. Iglesias if ((tx_desc_get_buffer(s, desc) == 0) || 1221e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 12226fe7661dSSai Pavan Boddu DB_PRINT("Invalid TX descriptor @ 0x%" HWADDR_PRIx "\n", 12236fe7661dSSai Pavan Boddu packet_desc_addr); 1224e9f186e5SPeter A. G. Crosthwaite break; 1225e9f186e5SPeter A. G. Crosthwaite } 1226e9f186e5SPeter A. G. Crosthwaite 12277ca151c3SSai Pavan Boddu if (tx_desc_get_length(desc) > gem_get_max_buf_len(s, true) - 122824d62fd5SSai Pavan Boddu (p - s->tx_packet)) { 12297ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "TX descriptor @ 0x%" \ 12307ca151c3SSai Pavan Boddu HWADDR_PRIx " too large: size 0x%x space 0x%zx\n", 1231dda8f185SBin Meng packet_desc_addr, tx_desc_get_length(desc), 12327ca151c3SSai Pavan Boddu gem_get_max_buf_len(s, true) - (p - s->tx_packet)); 12337ca151c3SSai Pavan Boddu gem_set_isr(s, q, GEM_INT_AMBA_ERR); 1234d7f05365SMichael S. Tsirkin break; 1235d7f05365SMichael S. Tsirkin } 1236d7f05365SMichael S. Tsirkin 123777524d11SAlistair Francis /* Gather this fragment of the packet from "dma memory" to our 123877524d11SAlistair Francis * contig buffer. 1239e9f186e5SPeter A. G. Crosthwaite */ 124084aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc), 124184aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, 124284aec8efSEdgar E. Iglesias p, tx_desc_get_length(desc)); 1243e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1244e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1245e9f186e5SPeter A. G. Crosthwaite 1246e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1247e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 12488568313fSEdgar E. Iglesias uint32_t desc_first[DESC_MAX_NUM_WORDS]; 1249357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_tx_desc_addr(s, q); 12506ab57a6bSPeter Crosthwaite 1251e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1252e9f186e5SPeter A. G. Crosthwaite * the processor. 1253e9f186e5SPeter A. G. Crosthwaite */ 1254357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, 1255b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 12566ab57a6bSPeter Crosthwaite sizeof(desc_first)); 12576ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 1258357aa013SEdgar E. Iglesias address_space_write(&s->dma_as, desc_addr, 1259b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 12606ab57a6bSPeter Crosthwaite sizeof(desc_first)); 12613048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1262e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 126396ea126aSSai Pavan Boddu s->tx_desc_addr[q] = gem_get_tx_queue_base_addr(s, q); 1264e9f186e5SPeter A. G. Crosthwaite } else { 1265e48fdd9dSEdgar E. Iglesias s->tx_desc_addr[q] = packet_desc_addr + 1266e48fdd9dSEdgar E. Iglesias 4 * gem_get_desc_len(s, false); 1267e9f186e5SPeter A. G. Crosthwaite } 12682bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1269e9f186e5SPeter A. G. Crosthwaite 1270e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 127168dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_TXCMPL); 127267101725SAlistair Francis 1273e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1274e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1275e9f186e5SPeter A. G. Crosthwaite 1276e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 1277e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) { 127824d62fd5SSai Pavan Boddu net_checksum_calculate(s->tx_packet, total_bytes); 1279e9f186e5SPeter A. G. Crosthwaite } 1280e9f186e5SPeter A. G. Crosthwaite 1281e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 128224d62fd5SSai Pavan Boddu gem_transmit_updatestats(s, s->tx_packet, total_bytes); 1283e9f186e5SPeter A. G. Crosthwaite 1284e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 128577524d11SAlistair Francis if (s->phy_loop || (s->regs[GEM_NWCTRL] & 128677524d11SAlistair Francis GEM_NWCTRL_LOCALLOOP)) { 128724d62fd5SSai Pavan Boddu gem_receive(qemu_get_queue(s->nic), s->tx_packet, 128877524d11SAlistair Francis total_bytes); 1289e9f186e5SPeter A. G. Crosthwaite } else { 129024d62fd5SSai Pavan Boddu qemu_send_packet(qemu_get_queue(s->nic), s->tx_packet, 1291b356f76dSJason Wang total_bytes); 1292e9f186e5SPeter A. G. Crosthwaite } 1293e9f186e5SPeter A. G. Crosthwaite 1294e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 129524d62fd5SSai Pavan Boddu p = s->tx_packet; 1296e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1297e9f186e5SPeter A. G. Crosthwaite } 1298e9f186e5SPeter A. G. Crosthwaite 1299e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1300e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 1301cbdab58dSAlistair Francis tx_desc_set_last(desc); 1302f1e7cb13SRamon Fried 1303f1e7cb13SRamon Fried if (s->regs[GEM_DMACFG] & GEM_DMACFG_ADDR_64B) { 1304f1e7cb13SRamon Fried packet_desc_addr = s->regs[GEM_TBQPH]; 1305f1e7cb13SRamon Fried packet_desc_addr <<= 32; 1306f1e7cb13SRamon Fried } else { 1307f1e7cb13SRamon Fried packet_desc_addr = 0; 1308f1e7cb13SRamon Fried } 130996ea126aSSai Pavan Boddu packet_desc_addr |= gem_get_tx_queue_base_addr(s, q); 1310e9f186e5SPeter A. G. Crosthwaite } else { 1311e48fdd9dSEdgar E. Iglesias packet_desc_addr += 4 * gem_get_desc_len(s, false); 1312e9f186e5SPeter A. G. Crosthwaite } 1313fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 131484aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1315b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1316e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1317e9f186e5SPeter A. G. Crosthwaite } 1318e9f186e5SPeter A. G. Crosthwaite 1319e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1320e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED; 132168dbee3bSSai Pavan Boddu /* IRQ TXUSED is defined only for queue 0 */ 132268dbee3bSSai Pavan Boddu if (q == 0) { 132368dbee3bSSai Pavan Boddu gem_set_isr(s, 0, GEM_INT_TXUSED); 132468dbee3bSSai Pavan Boddu } 1325e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1326e9f186e5SPeter A. G. Crosthwaite } 1327e9f186e5SPeter A. G. Crosthwaite } 132867101725SAlistair Francis } 1329e9f186e5SPeter A. G. Crosthwaite 1330448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1331e9f186e5SPeter A. G. Crosthwaite { 1332e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1333e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1334e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1335e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1336e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1337e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1338e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1339e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1340e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1341e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1342e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1343e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1344e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1345e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 13467777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1347e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1348e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1349e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1350e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1351e9f186e5SPeter A. G. Crosthwaite 1352e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1353e9f186e5SPeter A. G. Crosthwaite } 1354e9f186e5SPeter A. G. Crosthwaite 1355e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1356e9f186e5SPeter A. G. Crosthwaite { 135764eb9301SPeter Crosthwaite int i; 1358448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1359afb4c51fSSebastian Huber const uint8_t *a; 1360726a2a95SEdgar E. Iglesias uint32_t queues_mask = 0; 1361e9f186e5SPeter A. G. Crosthwaite 1362e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1363e9f186e5SPeter A. G. Crosthwaite 1364e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1365e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1366e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWCFG] = 0x00080000; 1367e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWSTATUS] = 0x00000006; 1368e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DMACFG] = 0x00020784; 1369e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] = 0x07ffffff; 1370e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPAUSE] = 0x0000ffff; 1371e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPARTIALSF] = 0x000003ff; 1372e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXPARTIALSF] = 0x000003ff; 1373a5517666SAlistair Francis s->regs[GEM_MODID] = s->revision; 1374*d48cb519SSai Pavan Boddu s->regs[GEM_DESCONF] = 0x02D00111; 13757ca151c3SSai Pavan Boddu s->regs[GEM_DESCONF2] = 0x2ab10000 | s->jumbo_max_len; 1376b2d43091SEdgar E. Iglesias s->regs[GEM_DESCONF5] = 0x002f2045; 1377e2c0c4eeSEdgar E. Iglesias s->regs[GEM_DESCONF6] = GEM_DESCONF6_64B_MASK; 13787ca151c3SSai Pavan Boddu s->regs[GEM_JUMBO_MAX_LEN] = s->jumbo_max_len; 1379726a2a95SEdgar E. Iglesias 1380726a2a95SEdgar E. Iglesias if (s->num_priority_queues > 1) { 1381726a2a95SEdgar E. Iglesias queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); 1382726a2a95SEdgar E. Iglesias s->regs[GEM_DESCONF6] |= queues_mask; 1383726a2a95SEdgar E. Iglesias } 1384e9f186e5SPeter A. G. Crosthwaite 1385afb4c51fSSebastian Huber /* Set MAC address */ 1386afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1387afb4c51fSSebastian Huber s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1388afb4c51fSSebastian Huber s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8); 1389afb4c51fSSebastian Huber 139064eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 139164eb9301SPeter Crosthwaite s->sar_active[i] = false; 139264eb9301SPeter Crosthwaite } 139364eb9301SPeter Crosthwaite 1394e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1395e9f186e5SPeter A. G. Crosthwaite 1396e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1397e9f186e5SPeter A. G. Crosthwaite } 1398e9f186e5SPeter A. G. Crosthwaite 1399448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1400e9f186e5SPeter A. G. Crosthwaite { 1401e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1402e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1403e9f186e5SPeter A. G. Crosthwaite } 1404e9f186e5SPeter A. G. Crosthwaite 1405448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1406e9f186e5SPeter A. G. Crosthwaite { 1407e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1408e9f186e5SPeter A. G. Crosthwaite 1409e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1410e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1411e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1412e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1413e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1414e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1415e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1416e9f186e5SPeter A. G. Crosthwaite } 1417e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1418e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 14196623d214SLinus Ziegert val &= ~(PHY_REG_CONTROL_ANEG | PHY_REG_CONTROL_ANRESTART); 1420e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1421e9f186e5SPeter A. G. Crosthwaite } 1422e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1423e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1424e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1425e9f186e5SPeter A. G. Crosthwaite } else { 1426e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1427e9f186e5SPeter A. G. Crosthwaite } 1428e9f186e5SPeter A. G. Crosthwaite break; 1429e9f186e5SPeter A. G. Crosthwaite } 1430e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1431e9f186e5SPeter A. G. Crosthwaite } 1432e9f186e5SPeter A. G. Crosthwaite 1433e9f186e5SPeter A. G. Crosthwaite /* 1434e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1435e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1436e9f186e5SPeter A. G. Crosthwaite */ 1437a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1438e9f186e5SPeter A. G. Crosthwaite { 1439448f19e2SPeter Crosthwaite CadenceGEMState *s; 1440e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 1441448f19e2SPeter Crosthwaite s = (CadenceGEMState *)opaque; 1442e9f186e5SPeter A. G. Crosthwaite 1443e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1444e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1445e9f186e5SPeter A. G. Crosthwaite 1446080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1447e9f186e5SPeter A. G. Crosthwaite 1448e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1449e9f186e5SPeter A. G. Crosthwaite case GEM_ISR: 145067101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n"); 1451596b6f51SAlistair Francis /* The interrupts get updated at the end of the function. */ 1452e9f186e5SPeter A. G. Crosthwaite break; 1453e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1454e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1455e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1456e9f186e5SPeter A. G. Crosthwaite 1457e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 145855389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1459e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1460e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1461e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1462e9f186e5SPeter A. G. Crosthwaite } else { 1463e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1464e9f186e5SPeter A. G. Crosthwaite } 1465e9f186e5SPeter A. G. Crosthwaite } 1466e9f186e5SPeter A. G. Crosthwaite break; 1467e9f186e5SPeter A. G. Crosthwaite } 1468e9f186e5SPeter A. G. Crosthwaite 1469e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1470e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1471e9f186e5SPeter A. G. Crosthwaite 1472e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1473e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1474e9f186e5SPeter A. G. Crosthwaite 1475e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 147667101725SAlistair Francis gem_update_int_status(s); 1477e9f186e5SPeter A. G. Crosthwaite return retval; 1478e9f186e5SPeter A. G. Crosthwaite } 1479e9f186e5SPeter A. G. Crosthwaite 1480e9f186e5SPeter A. G. Crosthwaite /* 1481e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1482e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1483e9f186e5SPeter A. G. Crosthwaite */ 1484a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1485e9f186e5SPeter A. G. Crosthwaite unsigned size) 1486e9f186e5SPeter A. G. Crosthwaite { 1487448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1488e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 148967101725SAlistair Francis int i; 1490e9f186e5SPeter A. G. Crosthwaite 1491080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1492e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1493e9f186e5SPeter A. G. Crosthwaite 1494e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1495e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1496e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1497e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1498e9f186e5SPeter A. G. Crosthwaite 1499e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1500e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1501e2314fdaSPeter Crosthwaite 1502e2314fdaSPeter Crosthwaite /* do w1c */ 1503e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1504e9f186e5SPeter A. G. Crosthwaite 1505e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1506e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1507e9f186e5SPeter A. G. Crosthwaite case GEM_NWCTRL: 150806c2fe95SPeter Crosthwaite if (val & GEM_NWCTRL_RXENA) { 150967101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 151067101725SAlistair Francis gem_get_rx_desc(s, i); 151167101725SAlistair Francis } 151206c2fe95SPeter Crosthwaite } 1513e9f186e5SPeter A. G. Crosthwaite if (val & GEM_NWCTRL_TXSTART) { 1514e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1515e9f186e5SPeter A. G. Crosthwaite } 1516e9f186e5SPeter A. G. Crosthwaite if (!(val & GEM_NWCTRL_TXENA)) { 1517e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 151867101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 151996ea126aSSai Pavan Boddu s->tx_desc_addr[i] = gem_get_tx_queue_base_addr(s, i); 152067101725SAlistair Francis } 1521e9f186e5SPeter A. G. Crosthwaite } 15228202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1523e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1524e3f9d31cSPeter Crosthwaite } 1525e9f186e5SPeter A. G. Crosthwaite break; 1526e9f186e5SPeter A. G. Crosthwaite 1527e9f186e5SPeter A. G. Crosthwaite case GEM_TXSTATUS: 1528e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1529e9f186e5SPeter A. G. Crosthwaite break; 1530e9f186e5SPeter A. G. Crosthwaite case GEM_RXQBASE: 15312bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1532e9f186e5SPeter A. G. Crosthwaite break; 153379b2ac8fSAlistair Francis case GEM_RECEIVE_Q1_PTR ... GEM_RECEIVE_Q7_PTR: 153467101725SAlistair Francis s->rx_desc_addr[offset - GEM_RECEIVE_Q1_PTR + 1] = val; 153567101725SAlistair Francis break; 1536e9f186e5SPeter A. G. Crosthwaite case GEM_TXQBASE: 15372bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1538e9f186e5SPeter A. G. Crosthwaite break; 153979b2ac8fSAlistair Francis case GEM_TRANSMIT_Q1_PTR ... GEM_TRANSMIT_Q7_PTR: 154067101725SAlistair Francis s->tx_desc_addr[offset - GEM_TRANSMIT_Q1_PTR + 1] = val; 154167101725SAlistair Francis break; 1542e9f186e5SPeter A. G. Crosthwaite case GEM_RXSTATUS: 1543e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1544e9f186e5SPeter A. G. Crosthwaite break; 1545e9f186e5SPeter A. G. Crosthwaite case GEM_IER: 1546e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] &= ~val; 1547e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1548e9f186e5SPeter A. G. Crosthwaite break; 15497ca151c3SSai Pavan Boddu case GEM_JUMBO_MAX_LEN: 15507ca151c3SSai Pavan Boddu s->regs[GEM_JUMBO_MAX_LEN] = val & MAX_JUMBO_FRAME_SIZE_MASK; 15517ca151c3SSai Pavan Boddu break; 155267101725SAlistair Francis case GEM_INT_Q1_ENABLE ... GEM_INT_Q7_ENABLE: 155367101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_ENABLE] &= ~val; 155467101725SAlistair Francis gem_update_int_status(s); 155567101725SAlistair Francis break; 1556e9f186e5SPeter A. G. Crosthwaite case GEM_IDR: 1557e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] |= val; 1558e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1559e9f186e5SPeter A. G. Crosthwaite break; 156067101725SAlistair Francis case GEM_INT_Q1_DISABLE ... GEM_INT_Q7_DISABLE: 156167101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_DISABLE] |= val; 156267101725SAlistair Francis gem_update_int_status(s); 156367101725SAlistair Francis break; 156464eb9301SPeter Crosthwaite case GEM_SPADDR1LO: 156564eb9301SPeter Crosthwaite case GEM_SPADDR2LO: 156664eb9301SPeter Crosthwaite case GEM_SPADDR3LO: 156764eb9301SPeter Crosthwaite case GEM_SPADDR4LO: 156864eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false; 156964eb9301SPeter Crosthwaite break; 157064eb9301SPeter Crosthwaite case GEM_SPADDR1HI: 157164eb9301SPeter Crosthwaite case GEM_SPADDR2HI: 157264eb9301SPeter Crosthwaite case GEM_SPADDR3HI: 157364eb9301SPeter Crosthwaite case GEM_SPADDR4HI: 157464eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true; 157564eb9301SPeter Crosthwaite break; 1576e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1577e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1578e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1579e9f186e5SPeter A. G. Crosthwaite 1580e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 158155389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1582e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1583e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1584e9f186e5SPeter A. G. Crosthwaite } 1585e9f186e5SPeter A. G. Crosthwaite } 1586e9f186e5SPeter A. G. Crosthwaite break; 1587e9f186e5SPeter A. G. Crosthwaite } 1588e9f186e5SPeter A. G. Crosthwaite 1589e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1590e9f186e5SPeter A. G. Crosthwaite } 1591e9f186e5SPeter A. G. Crosthwaite 1592e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1593e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1594e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1595e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1596e9f186e5SPeter A. G. Crosthwaite }; 1597e9f186e5SPeter A. G. Crosthwaite 15984e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1599e9f186e5SPeter A. G. Crosthwaite { 160067101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc); 160167101725SAlistair Francis 1602e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 160367101725SAlistair Francis phy_update_link(s); 160467101725SAlistair Francis gem_update_int_status(s); 1605e9f186e5SPeter A. G. Crosthwaite } 1606e9f186e5SPeter A. G. Crosthwaite 1607e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1608f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1609e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1610e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1611e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1612e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1613e9f186e5SPeter A. G. Crosthwaite }; 1614e9f186e5SPeter A. G. Crosthwaite 1615bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1616e9f186e5SPeter A. G. Crosthwaite { 1617448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 161867101725SAlistair Francis int i; 1619e9f186e5SPeter A. G. Crosthwaite 162084aec8efSEdgar E. Iglesias address_space_init(&s->dma_as, 162184aec8efSEdgar E. Iglesias s->dma_mr ? s->dma_mr : get_system_memory(), "dma"); 162284aec8efSEdgar E. Iglesias 16232bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 16242bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 16252bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 16262bf57f73SAlistair Francis s->num_priority_queues); 16272bf57f73SAlistair Francis return; 1628e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1629e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1630e8e49943SAlistair Francis s->num_type1_screeners); 1631e8e49943SAlistair Francis return; 1632e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1633e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1634e8e49943SAlistair Francis s->num_type2_screeners); 1635e8e49943SAlistair Francis return; 16362bf57f73SAlistair Francis } 16372bf57f73SAlistair Francis 163867101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 163967101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]); 164067101725SAlistair Francis } 1641bcb39a65SAlistair Francis 1642bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1643bcb39a65SAlistair Francis 1644bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1645bcb39a65SAlistair Francis object_get_typename(OBJECT(dev)), dev->id, s); 16467ca151c3SSai Pavan Boddu 16477ca151c3SSai Pavan Boddu if (s->jumbo_max_len > MAX_FRAME_SIZE) { 16487ca151c3SSai Pavan Boddu error_setg(errp, "jumbo-max-len is greater than %d", 16497ca151c3SSai Pavan Boddu MAX_FRAME_SIZE); 16507ca151c3SSai Pavan Boddu return; 16517ca151c3SSai Pavan Boddu } 1652bcb39a65SAlistair Francis } 1653bcb39a65SAlistair Francis 1654bcb39a65SAlistair Francis static void gem_init(Object *obj) 1655bcb39a65SAlistair Francis { 1656bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1657bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1658bcb39a65SAlistair Francis 1659e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1660e9f186e5SPeter A. G. Crosthwaite 1661e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1662eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1663eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1664e9f186e5SPeter A. G. Crosthwaite 1665bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 166684aec8efSEdgar E. Iglesias 166784aec8efSEdgar E. Iglesias object_property_add_link(obj, "dma", TYPE_MEMORY_REGION, 166884aec8efSEdgar E. Iglesias (Object **)&s->dma_mr, 166984aec8efSEdgar E. Iglesias qdev_prop_allow_set_link_before_realize, 1670d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1671e9f186e5SPeter A. G. Crosthwaite } 1672e9f186e5SPeter A. G. Crosthwaite 1673e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1674e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1675e8e49943SAlistair Francis .version_id = 4, 1676e8e49943SAlistair Francis .minimum_version_id = 4, 1677e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1678448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1679448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1680448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 16812bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 16822bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 16832bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 16842bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1685448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 168617cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1687e9f186e5SPeter A. G. Crosthwaite } 1688e9f186e5SPeter A. G. Crosthwaite }; 1689e9f186e5SPeter A. G. Crosthwaite 1690e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1691448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 1692a5517666SAlistair Francis DEFINE_PROP_UINT32("revision", CadenceGEMState, revision, 1693a5517666SAlistair Francis GEM_MODID_VALUE), 16942bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 16952bf57f73SAlistair Francis num_priority_queues, 1), 1696e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1697e8e49943SAlistair Francis num_type1_screeners, 4), 1698e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1699e8e49943SAlistair Francis num_type2_screeners, 4), 17007ca151c3SSai Pavan Boddu DEFINE_PROP_UINT16("jumbo-max-len", CadenceGEMState, 17017ca151c3SSai Pavan Boddu jumbo_max_len, 10240), 1702e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1703e9f186e5SPeter A. G. Crosthwaite }; 1704e9f186e5SPeter A. G. Crosthwaite 1705e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1706e9f186e5SPeter A. G. Crosthwaite { 1707e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1708e9f186e5SPeter A. G. Crosthwaite 1709bcb39a65SAlistair Francis dc->realize = gem_realize; 17104f67d30bSMarc-André Lureau device_class_set_props(dc, gem_properties); 1711e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1712e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1713e9f186e5SPeter A. G. Crosthwaite } 1714e9f186e5SPeter A. G. Crosthwaite 17158c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1716318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1717e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1718448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1719bcb39a65SAlistair Francis .instance_init = gem_init, 1720318643beSAndreas Färber .class_init = gem_class_init, 1721e9f186e5SPeter A. G. Crosthwaite }; 1722e9f186e5SPeter A. G. Crosthwaite 1723e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1724e9f186e5SPeter A. G. Crosthwaite { 1725e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1726e9f186e5SPeter A. G. Crosthwaite } 1727e9f186e5SPeter A. G. Crosthwaite 1728e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1729