1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 31c755c943SLuc Michel #include "hw/registerfields.h" 32d6454270SMarkus Armbruster #include "migration/vmstate.h" 332bf57f73SAlistair Francis #include "qapi/error.h" 34e8e49943SAlistair Francis #include "qemu/log.h" 350b8fa32fSMarkus Armbruster #include "qemu/module.h" 3684aec8efSEdgar E. Iglesias #include "sysemu/dma.h" 37e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 38fbc14a09STong Ho #include "net/eth.h" 39e9f186e5SPeter A. G. Crosthwaite 406fe7661dSSai Pavan Boddu #define CADENCE_GEM_ERR_DEBUG 0 41e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do {\ 426fe7661dSSai Pavan Boddu if (CADENCE_GEM_ERR_DEBUG) { \ 436fe7661dSSai Pavan Boddu qemu_log(": %s: ", __func__); \ 446fe7661dSSai Pavan Boddu qemu_log(__VA_ARGS__); \ 456fe7661dSSai Pavan Boddu } \ 462562755eSEric Blake } while (0) 47e9f186e5SPeter A. G. Crosthwaite 48c755c943SLuc Michel REG32(NWCTRL, 0x0) /* Network Control reg */ 49c755c943SLuc Michel REG32(NWCFG, 0x4) /* Network Config reg */ 50c755c943SLuc Michel REG32(NWSTATUS, 0x8) /* Network Status reg */ 51c755c943SLuc Michel REG32(USERIO, 0xc) /* User IO reg */ 52c755c943SLuc Michel REG32(DMACFG, 0x10) /* DMA Control reg */ 53c755c943SLuc Michel REG32(TXSTATUS, 0x14) /* TX Status reg */ 54c755c943SLuc Michel REG32(RXQBASE, 0x18) /* RX Q Base address reg */ 55c755c943SLuc Michel REG32(TXQBASE, 0x1c) /* TX Q Base address reg */ 56c755c943SLuc Michel REG32(RXSTATUS, 0x20) /* RX Status reg */ 57c755c943SLuc Michel REG32(ISR, 0x24) /* Interrupt Status reg */ 58c755c943SLuc Michel REG32(IER, 0x28) /* Interrupt Enable reg */ 59c755c943SLuc Michel REG32(IDR, 0x2c) /* Interrupt Disable reg */ 60c755c943SLuc Michel REG32(IMR, 0x30) /* Interrupt Mask reg */ 61c755c943SLuc Michel REG32(PHYMNTNC, 0x34) /* Phy Maintenance reg */ 62c755c943SLuc Michel REG32(RXPAUSE, 0x38) /* RX Pause Time reg */ 63c755c943SLuc Michel REG32(TXPAUSE, 0x3c) /* TX Pause Time reg */ 64c755c943SLuc Michel REG32(TXPARTIALSF, 0x40) /* TX Partial Store and Forward */ 65c755c943SLuc Michel REG32(RXPARTIALSF, 0x44) /* RX Partial Store and Forward */ 66c755c943SLuc Michel REG32(JUMBO_MAX_LEN, 0x48) /* Max Jumbo Frame Size */ 67c755c943SLuc Michel REG32(HASHLO, 0x80) /* Hash Low address reg */ 68c755c943SLuc Michel REG32(HASHHI, 0x84) /* Hash High address reg */ 69c755c943SLuc Michel REG32(SPADDR1LO, 0x88) /* Specific addr 1 low reg */ 70c755c943SLuc Michel REG32(SPADDR1HI, 0x8c) /* Specific addr 1 high reg */ 71c755c943SLuc Michel REG32(SPADDR2LO, 0x90) /* Specific addr 2 low reg */ 72c755c943SLuc Michel REG32(SPADDR2HI, 0x94) /* Specific addr 2 high reg */ 73c755c943SLuc Michel REG32(SPADDR3LO, 0x98) /* Specific addr 3 low reg */ 74c755c943SLuc Michel REG32(SPADDR3HI, 0x9c) /* Specific addr 3 high reg */ 75c755c943SLuc Michel REG32(SPADDR4LO, 0xa0) /* Specific addr 4 low reg */ 76c755c943SLuc Michel REG32(SPADDR4HI, 0xa4) /* Specific addr 4 high reg */ 77c755c943SLuc Michel REG32(TIDMATCH1, 0xa8) /* Type ID1 Match reg */ 78c755c943SLuc Michel REG32(TIDMATCH2, 0xac) /* Type ID2 Match reg */ 79c755c943SLuc Michel REG32(TIDMATCH3, 0xb0) /* Type ID3 Match reg */ 80c755c943SLuc Michel REG32(TIDMATCH4, 0xb4) /* Type ID4 Match reg */ 81c755c943SLuc Michel REG32(WOLAN, 0xb8) /* Wake on LAN reg */ 82c755c943SLuc Michel REG32(IPGSTRETCH, 0xbc) /* IPG Stretch reg */ 83c755c943SLuc Michel REG32(SVLAN, 0xc0) /* Stacked VLAN reg */ 84c755c943SLuc Michel REG32(MODID, 0xfc) /* Module ID reg */ 85c755c943SLuc Michel REG32(OCTTXLO, 0x100) /* Octects transmitted Low reg */ 86c755c943SLuc Michel REG32(OCTTXHI, 0x104) /* Octects transmitted High reg */ 87c755c943SLuc Michel REG32(TXCNT, 0x108) /* Error-free Frames transmitted */ 88c755c943SLuc Michel REG32(TXBCNT, 0x10c) /* Error-free Broadcast Frames */ 89c755c943SLuc Michel REG32(TXMCNT, 0x110) /* Error-free Multicast Frame */ 90c755c943SLuc Michel REG32(TXPAUSECNT, 0x114) /* Pause Frames Transmitted */ 91c755c943SLuc Michel REG32(TX64CNT, 0x118) /* Error-free 64 TX */ 92c755c943SLuc Michel REG32(TX65CNT, 0x11c) /* Error-free 65-127 TX */ 93c755c943SLuc Michel REG32(TX128CNT, 0x120) /* Error-free 128-255 TX */ 94c755c943SLuc Michel REG32(TX256CNT, 0x124) /* Error-free 256-511 */ 95c755c943SLuc Michel REG32(TX512CNT, 0x128) /* Error-free 512-1023 TX */ 96c755c943SLuc Michel REG32(TX1024CNT, 0x12c) /* Error-free 1024-1518 TX */ 97c755c943SLuc Michel REG32(TX1519CNT, 0x130) /* Error-free larger than 1519 TX */ 98c755c943SLuc Michel REG32(TXURUNCNT, 0x134) /* TX under run error counter */ 99c755c943SLuc Michel REG32(SINGLECOLLCNT, 0x138) /* Single Collision Frames */ 100c755c943SLuc Michel REG32(MULTCOLLCNT, 0x13c) /* Multiple Collision Frames */ 101c755c943SLuc Michel REG32(EXCESSCOLLCNT, 0x140) /* Excessive Collision Frames */ 102c755c943SLuc Michel REG32(LATECOLLCNT, 0x144) /* Late Collision Frames */ 103c755c943SLuc Michel REG32(DEFERTXCNT, 0x148) /* Deferred Transmission Frames */ 104c755c943SLuc Michel REG32(CSENSECNT, 0x14c) /* Carrier Sense Error Counter */ 105c755c943SLuc Michel REG32(OCTRXLO, 0x150) /* Octects Received register Low */ 106c755c943SLuc Michel REG32(OCTRXHI, 0x154) /* Octects Received register High */ 107c755c943SLuc Michel REG32(RXCNT, 0x158) /* Error-free Frames Received */ 108c755c943SLuc Michel REG32(RXBROADCNT, 0x15c) /* Error-free Broadcast Frames RX */ 109c755c943SLuc Michel REG32(RXMULTICNT, 0x160) /* Error-free Multicast Frames RX */ 110c755c943SLuc Michel REG32(RXPAUSECNT, 0x164) /* Pause Frames Received Counter */ 111c755c943SLuc Michel REG32(RX64CNT, 0x168) /* Error-free 64 byte Frames RX */ 112c755c943SLuc Michel REG32(RX65CNT, 0x16c) /* Error-free 65-127B Frames RX */ 113c755c943SLuc Michel REG32(RX128CNT, 0x170) /* Error-free 128-255B Frames RX */ 114c755c943SLuc Michel REG32(RX256CNT, 0x174) /* Error-free 256-512B Frames RX */ 115c755c943SLuc Michel REG32(RX512CNT, 0x178) /* Error-free 512-1023B Frames RX */ 116c755c943SLuc Michel REG32(RX1024CNT, 0x17c) /* Error-free 1024-1518B Frames RX */ 117c755c943SLuc Michel REG32(RX1519CNT, 0x180) /* Error-free 1519-max Frames RX */ 118c755c943SLuc Michel REG32(RXUNDERCNT, 0x184) /* Undersize Frames Received */ 119c755c943SLuc Michel REG32(RXOVERCNT, 0x188) /* Oversize Frames Received */ 120c755c943SLuc Michel REG32(RXJABCNT, 0x18c) /* Jabbers Received Counter */ 121c755c943SLuc Michel REG32(RXFCSCNT, 0x190) /* Frame Check seq. Error Counter */ 122c755c943SLuc Michel REG32(RXLENERRCNT, 0x194) /* Length Field Error Counter */ 123c755c943SLuc Michel REG32(RXSYMERRCNT, 0x198) /* Symbol Error Counter */ 124c755c943SLuc Michel REG32(RXALIGNERRCNT, 0x19c) /* Alignment Error Counter */ 125c755c943SLuc Michel REG32(RXRSCERRCNT, 0x1a0) /* Receive Resource Error Counter */ 126c755c943SLuc Michel REG32(RXORUNCNT, 0x1a4) /* Receive Overrun Counter */ 127c755c943SLuc Michel REG32(RXIPCSERRCNT, 0x1a8) /* IP header Checksum Err Counter */ 128c755c943SLuc Michel REG32(RXTCPCCNT, 0x1ac) /* TCP Checksum Error Counter */ 129c755c943SLuc Michel REG32(RXUDPCCNT, 0x1b0) /* UDP Checksum Error Counter */ 130e9f186e5SPeter A. G. Crosthwaite 131c755c943SLuc Michel REG32(1588S, 0x1d0) /* 1588 Timer Seconds */ 132c755c943SLuc Michel REG32(1588NS, 0x1d4) /* 1588 Timer Nanoseconds */ 133c755c943SLuc Michel REG32(1588ADJ, 0x1d8) /* 1588 Timer Adjust */ 134c755c943SLuc Michel REG32(1588INC, 0x1dc) /* 1588 Timer Increment */ 135c755c943SLuc Michel REG32(PTPETXS, 0x1e0) /* PTP Event Frame Transmitted (s) */ 136c755c943SLuc Michel REG32(PTPETXNS, 0x1e4) /* PTP Event Frame Transmitted (ns) */ 137c755c943SLuc Michel REG32(PTPERXS, 0x1e8) /* PTP Event Frame Received (s) */ 138c755c943SLuc Michel REG32(PTPERXNS, 0x1ec) /* PTP Event Frame Received (ns) */ 139c755c943SLuc Michel REG32(PTPPTXS, 0x1e0) /* PTP Peer Frame Transmitted (s) */ 140c755c943SLuc Michel REG32(PTPPTXNS, 0x1e4) /* PTP Peer Frame Transmitted (ns) */ 141c755c943SLuc Michel REG32(PTPPRXS, 0x1e8) /* PTP Peer Frame Received (s) */ 142c755c943SLuc Michel REG32(PTPPRXNS, 0x1ec) /* PTP Peer Frame Received (ns) */ 143e9f186e5SPeter A. G. Crosthwaite 144e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 145c755c943SLuc Michel REG32(DESCONF, 0x280) 146c755c943SLuc Michel REG32(DESCONF2, 0x284) 147c755c943SLuc Michel REG32(DESCONF3, 0x288) 148c755c943SLuc Michel REG32(DESCONF4, 0x28c) 149c755c943SLuc Michel REG32(DESCONF5, 0x290) 150c755c943SLuc Michel REG32(DESCONF6, 0x294) 151e2c0c4eeSEdgar E. Iglesias #define GEM_DESCONF6_64B_MASK (1U << 23) 152c755c943SLuc Michel REG32(DESCONF7, 0x298) 153e9f186e5SPeter A. G. Crosthwaite 154c755c943SLuc Michel REG32(INT_Q1_STATUS, 0x400) 155c755c943SLuc Michel REG32(INT_Q1_MASK, 0x640) 15667101725SAlistair Francis 157c755c943SLuc Michel REG32(TRANSMIT_Q1_PTR, 0x440) 158c755c943SLuc Michel REG32(TRANSMIT_Q7_PTR, 0x458) 15967101725SAlistair Francis 160c755c943SLuc Michel REG32(RECEIVE_Q1_PTR, 0x480) 161c755c943SLuc Michel REG32(RECEIVE_Q7_PTR, 0x498) 16267101725SAlistair Francis 163c755c943SLuc Michel REG32(TBQPH, 0x4c8) 164c755c943SLuc Michel REG32(RBQPH, 0x4d4) 165357aa013SEdgar E. Iglesias 166c755c943SLuc Michel REG32(INT_Q1_ENABLE, 0x600) 167c755c943SLuc Michel REG32(INT_Q7_ENABLE, 0x618) 16867101725SAlistair Francis 169c755c943SLuc Michel REG32(INT_Q1_DISABLE, 0x620) 170c755c943SLuc Michel REG32(INT_Q7_DISABLE, 0x638) 17167101725SAlistair Francis 172c755c943SLuc Michel REG32(SCREENING_TYPE1_REG0, 0x500) 173*b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, QUEUE_NUM, 0, 4) 174*b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DSTC_MATCH, 4, 8) 175*b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH, 12, 16) 176*b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DSTC_ENABLE, 28, 1) 177*b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN, 29, 1) 178*b46b526cSLuc Michel FIELD(SCREENING_TYPE1_REG0, DROP_ON_MATCH, 30, 1) 179e8e49943SAlistair Francis 180c755c943SLuc Michel REG32(SCREENING_TYPE2_REG0, 0x540) 181*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, QUEUE_NUM, 0, 4) 182*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, VLAN_PRIORITY, 4, 3) 183*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, VLAN_ENABLE, 8, 1) 184*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_REG_INDEX, 9, 3) 185*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE, 12, 1) 186*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_A, 13, 5) 187*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_A_ENABLE, 18, 1) 188*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_B, 19, 5) 189*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_B_ENABLE, 24, 1) 190*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_C, 25, 5) 191*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, COMPARE_C_ENABLE, 30, 1) 192*b46b526cSLuc Michel FIELD(SCREENING_TYPE2_REG0, DROP_ON_MATCH, 31, 1) 193e8e49943SAlistair Francis 194c755c943SLuc Michel REG32(SCREENING_TYPE2_ETHERTYPE_REG0, 0x6e0) 195e8e49943SAlistair Francis 196*b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_0, 0x700) 197*b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_0, MASK_VALUE, 0, 16) 198*b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE, 16, 16) 199*b46b526cSLuc Michel 200*b46b526cSLuc Michel REG32(TYPE2_COMPARE_0_WORD_1, 0x704) 201*b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE, 0, 7) 202*b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET, 7, 2) 203*b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, DISABLE_MASK, 9, 1) 204*b46b526cSLuc Michel FIELD(TYPE2_COMPARE_0_WORD_1, COMPARE_VLAN_ID, 10, 1) 205e8e49943SAlistair Francis 206e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 207e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART 0x00000200 /* Transmit Enable */ 208e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA 0x00000008 /* Transmit Enable */ 209e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA 0x00000004 /* Receive Enable */ 210e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP 0x00000002 /* Local Loopback */ 211e9f186e5SPeter A. G. Crosthwaite 212e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS 0x00020000 /* Strip FCS field */ 2133048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC 0x00010000 /* Discard RX frames with len err */ 214e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M 0x0000C000 /* Receive buffer offset mask */ 215e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S 14 /* Receive buffer offset shift */ 2167ca151c3SSai Pavan Boddu #define GEM_NWCFG_RCV_1538 0x00000100 /* Receive 1538 bytes frame */ 217e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH 0x00000080 /* accept unicast if hash match */ 218e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH 0x00000040 /* accept multicast if hash match */ 219e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ 220e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ 2217ca151c3SSai Pavan Boddu #define GEM_NWCFG_JUMBO_FRAME 0x00000008 /* Jumbo Frames enable */ 222e9f186e5SPeter A. G. Crosthwaite 223e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_ADDR_64B (1U << 30) 224e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_TX_BD_EXT (1U << 29) 225e48fdd9dSEdgar E. Iglesias #define GEM_DMACFG_RX_BD_EXT (1U << 28) 2262801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ 227e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ 228e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 229e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */ 230e9f186e5SPeter A. G. Crosthwaite 231e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 232e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 233e9f186e5SPeter A. G. Crosthwaite 234e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 235e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 236e9f186e5SPeter A. G. Crosthwaite 237e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 238e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 2397ca151c3SSai Pavan Boddu #define GEM_INT_AMBA_ERR 0x00000040 240e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 241e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 242e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 243e9f186e5SPeter A. G. Crosthwaite 244e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 245e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 246e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 247e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 248e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 249e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 250e9f186e5SPeter A. G. Crosthwaite 251e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 252dfc38879SBin Meng #define BOARD_PHY_ADDRESS 0 /* PHY address we will emulate a device at */ 253e9f186e5SPeter A. G. Crosthwaite 254e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 255e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 256e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 257e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 258e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 259e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 260e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 261e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 262e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 263e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 264e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 265e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 266e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 267e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 268e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 269e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 270e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 271e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 272e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 273e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 274e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 275e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 276e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 277e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 278e9f186e5SPeter A. G. Crosthwaite 279e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 280e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 281e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 2826623d214SLinus Ziegert #define PHY_REG_CONTROL_ANRESTART 0x0200 283e9f186e5SPeter A. G. Crosthwaite 284e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 285e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 286e9f186e5SPeter A. G. Crosthwaite 287e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 288e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 289e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 290e9f186e5SPeter A. G. Crosthwaite 291e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 29263af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 29363af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 29463af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 29563af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 29663af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 29763af1e0cSPeter Crosthwaite 29863af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 299e9f186e5SPeter A. G. Crosthwaite 300e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 301e9f186e5SPeter A. G. Crosthwaite 302e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 303e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 304e9f186e5SPeter A. G. Crosthwaite 305e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 306e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 307e9f186e5SPeter A. G. Crosthwaite 308e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 309e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 310e9f186e5SPeter A. G. Crosthwaite 31163af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 31263af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 313a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 31463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 31563af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 31663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 31763af1e0cSPeter Crosthwaite 318e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 319e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 320e9f186e5SPeter A. G. Crosthwaite 321a5517666SAlistair Francis #define GEM_MODID_VALUE 0x00020118 322a5517666SAlistair Francis 323e48fdd9dSEdgar E. Iglesias static inline uint64_t tx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 324e9f186e5SPeter A. G. Crosthwaite { 325e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0]; 326e48fdd9dSEdgar E. Iglesias 327c755c943SLuc Michel if (s->regs[R_DMACFG] & GEM_DMACFG_ADDR_64B) { 328e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 329e48fdd9dSEdgar E. Iglesias } 330e48fdd9dSEdgar E. Iglesias return ret; 331e9f186e5SPeter A. G. Crosthwaite } 332e9f186e5SPeter A. G. Crosthwaite 333f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_used(uint32_t *desc) 334e9f186e5SPeter A. G. Crosthwaite { 335e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 336e9f186e5SPeter A. G. Crosthwaite } 337e9f186e5SPeter A. G. Crosthwaite 338f0236182SEdgar E. Iglesias static inline void tx_desc_set_used(uint32_t *desc) 339e9f186e5SPeter A. G. Crosthwaite { 340e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 341e9f186e5SPeter A. G. Crosthwaite } 342e9f186e5SPeter A. G. Crosthwaite 343f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_wrap(uint32_t *desc) 344e9f186e5SPeter A. G. Crosthwaite { 345e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 346e9f186e5SPeter A. G. Crosthwaite } 347e9f186e5SPeter A. G. Crosthwaite 348f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_last(uint32_t *desc) 349e9f186e5SPeter A. G. Crosthwaite { 350e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 351e9f186e5SPeter A. G. Crosthwaite } 352e9f186e5SPeter A. G. Crosthwaite 353f0236182SEdgar E. Iglesias static inline unsigned tx_desc_get_length(uint32_t *desc) 354e9f186e5SPeter A. G. Crosthwaite { 355e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 356e9f186e5SPeter A. G. Crosthwaite } 357e9f186e5SPeter A. G. Crosthwaite 358f0236182SEdgar E. Iglesias static inline void print_gem_tx_desc(uint32_t *desc, uint8_t queue) 359e9f186e5SPeter A. G. Crosthwaite { 36067101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); 361e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 362e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 363e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 364e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 365e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 366e9f186e5SPeter A. G. Crosthwaite } 367e9f186e5SPeter A. G. Crosthwaite 368e48fdd9dSEdgar E. Iglesias static inline uint64_t rx_desc_get_buffer(CadenceGEMState *s, uint32_t *desc) 369e9f186e5SPeter A. G. Crosthwaite { 370e48fdd9dSEdgar E. Iglesias uint64_t ret = desc[0] & ~0x3UL; 371e48fdd9dSEdgar E. Iglesias 372c755c943SLuc Michel if (s->regs[R_DMACFG] & GEM_DMACFG_ADDR_64B) { 373e48fdd9dSEdgar E. Iglesias ret |= (uint64_t)desc[2] << 32; 374e48fdd9dSEdgar E. Iglesias } 375e48fdd9dSEdgar E. Iglesias return ret; 376e48fdd9dSEdgar E. Iglesias } 377e48fdd9dSEdgar E. Iglesias 378e48fdd9dSEdgar E. Iglesias static inline int gem_get_desc_len(CadenceGEMState *s, bool rx_n_tx) 379e48fdd9dSEdgar E. Iglesias { 380e48fdd9dSEdgar E. Iglesias int ret = 2; 381e48fdd9dSEdgar E. Iglesias 382c755c943SLuc Michel if (s->regs[R_DMACFG] & GEM_DMACFG_ADDR_64B) { 383e48fdd9dSEdgar E. Iglesias ret += 2; 384e48fdd9dSEdgar E. Iglesias } 385c755c943SLuc Michel if (s->regs[R_DMACFG] & (rx_n_tx ? GEM_DMACFG_RX_BD_EXT 386e48fdd9dSEdgar E. Iglesias : GEM_DMACFG_TX_BD_EXT)) { 387e48fdd9dSEdgar E. Iglesias ret += 2; 388e48fdd9dSEdgar E. Iglesias } 389e48fdd9dSEdgar E. Iglesias 390e48fdd9dSEdgar E. Iglesias assert(ret <= DESC_MAX_NUM_WORDS); 391e48fdd9dSEdgar E. Iglesias return ret; 392e9f186e5SPeter A. G. Crosthwaite } 393e9f186e5SPeter A. G. Crosthwaite 394f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_wrap(uint32_t *desc) 395e9f186e5SPeter A. G. Crosthwaite { 396e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 397e9f186e5SPeter A. G. Crosthwaite } 398e9f186e5SPeter A. G. Crosthwaite 399f0236182SEdgar E. Iglesias static inline unsigned rx_desc_get_ownership(uint32_t *desc) 400e9f186e5SPeter A. G. Crosthwaite { 401e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 402e9f186e5SPeter A. G. Crosthwaite } 403e9f186e5SPeter A. G. Crosthwaite 404f0236182SEdgar E. Iglesias static inline void rx_desc_set_ownership(uint32_t *desc) 405e9f186e5SPeter A. G. Crosthwaite { 406e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 407e9f186e5SPeter A. G. Crosthwaite } 408e9f186e5SPeter A. G. Crosthwaite 409f0236182SEdgar E. Iglesias static inline void rx_desc_set_sof(uint32_t *desc) 410e9f186e5SPeter A. G. Crosthwaite { 411e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 412e9f186e5SPeter A. G. Crosthwaite } 413e9f186e5SPeter A. G. Crosthwaite 41459ab136aSRamon Fried static inline void rx_desc_clear_control(uint32_t *desc) 41559ab136aSRamon Fried { 41659ab136aSRamon Fried desc[1] = 0; 41759ab136aSRamon Fried } 41859ab136aSRamon Fried 419f0236182SEdgar E. Iglesias static inline void rx_desc_set_eof(uint32_t *desc) 420e9f186e5SPeter A. G. Crosthwaite { 421e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 422e9f186e5SPeter A. G. Crosthwaite } 423e9f186e5SPeter A. G. Crosthwaite 424f0236182SEdgar E. Iglesias static inline void rx_desc_set_length(uint32_t *desc, unsigned len) 425e9f186e5SPeter A. G. Crosthwaite { 426e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 427e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 428e9f186e5SPeter A. G. Crosthwaite } 429e9f186e5SPeter A. G. Crosthwaite 430f0236182SEdgar E. Iglesias static inline void rx_desc_set_broadcast(uint32_t *desc) 43163af1e0cSPeter Crosthwaite { 43263af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 43363af1e0cSPeter Crosthwaite } 43463af1e0cSPeter Crosthwaite 435f0236182SEdgar E. Iglesias static inline void rx_desc_set_unicast_hash(uint32_t *desc) 43663af1e0cSPeter Crosthwaite { 43763af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 43863af1e0cSPeter Crosthwaite } 43963af1e0cSPeter Crosthwaite 440f0236182SEdgar E. Iglesias static inline void rx_desc_set_multicast_hash(uint32_t *desc) 44163af1e0cSPeter Crosthwaite { 44263af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 44363af1e0cSPeter Crosthwaite } 44463af1e0cSPeter Crosthwaite 445f0236182SEdgar E. Iglesias static inline void rx_desc_set_sar(uint32_t *desc, int sar_idx) 44663af1e0cSPeter Crosthwaite { 44763af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 44863af1e0cSPeter Crosthwaite sar_idx); 449a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 45063af1e0cSPeter Crosthwaite } 45163af1e0cSPeter Crosthwaite 452e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 4536a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 454e9f186e5SPeter A. G. Crosthwaite 4557ca151c3SSai Pavan Boddu static uint32_t gem_get_max_buf_len(CadenceGEMState *s, bool tx) 4567ca151c3SSai Pavan Boddu { 4577ca151c3SSai Pavan Boddu uint32_t size; 458c755c943SLuc Michel if (s->regs[R_NWCFG] & GEM_NWCFG_JUMBO_FRAME) { 459c755c943SLuc Michel size = s->regs[R_JUMBO_MAX_LEN]; 4607ca151c3SSai Pavan Boddu if (size > s->jumbo_max_len) { 4617ca151c3SSai Pavan Boddu size = s->jumbo_max_len; 4627ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "GEM_JUMBO_MAX_LEN reg cannot be" 4637ca151c3SSai Pavan Boddu " greater than 0x%" PRIx32 "\n", s->jumbo_max_len); 4647ca151c3SSai Pavan Boddu } 4657ca151c3SSai Pavan Boddu } else if (tx) { 4667ca151c3SSai Pavan Boddu size = 1518; 4677ca151c3SSai Pavan Boddu } else { 468c755c943SLuc Michel size = s->regs[R_NWCFG] & GEM_NWCFG_RCV_1538 ? 1538 : 1518; 4697ca151c3SSai Pavan Boddu } 4707ca151c3SSai Pavan Boddu return size; 4717ca151c3SSai Pavan Boddu } 4727ca151c3SSai Pavan Boddu 47368dbee3bSSai Pavan Boddu static void gem_set_isr(CadenceGEMState *s, int q, uint32_t flag) 47468dbee3bSSai Pavan Boddu { 47568dbee3bSSai Pavan Boddu if (q == 0) { 476c755c943SLuc Michel s->regs[R_ISR] |= flag & ~(s->regs[R_IMR]); 47768dbee3bSSai Pavan Boddu } else { 478c755c943SLuc Michel s->regs[R_INT_Q1_STATUS + q - 1] |= flag & 479c755c943SLuc Michel ~(s->regs[R_INT_Q1_MASK + q - 1]); 48068dbee3bSSai Pavan Boddu } 48168dbee3bSSai Pavan Boddu } 48268dbee3bSSai Pavan Boddu 483e9f186e5SPeter A. G. Crosthwaite /* 484e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 485e9f186e5SPeter A. G. Crosthwaite * One time initialization. 486e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 487e9f186e5SPeter A. G. Crosthwaite */ 488448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 489e9f186e5SPeter A. G. Crosthwaite { 4904c70e32fSSai Pavan Boddu unsigned int i; 491e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 492e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 493c755c943SLuc Michel s->regs_ro[R_NWCTRL] = 0xFFF80000; 494c755c943SLuc Michel s->regs_ro[R_NWSTATUS] = 0xFFFFFFFF; 495c755c943SLuc Michel s->regs_ro[R_DMACFG] = 0x8E00F000; 496c755c943SLuc Michel s->regs_ro[R_TXSTATUS] = 0xFFFFFE08; 497c755c943SLuc Michel s->regs_ro[R_RXQBASE] = 0x00000003; 498c755c943SLuc Michel s->regs_ro[R_TXQBASE] = 0x00000003; 499c755c943SLuc Michel s->regs_ro[R_RXSTATUS] = 0xFFFFFFF0; 500c755c943SLuc Michel s->regs_ro[R_ISR] = 0xFFFFFFFF; 501c755c943SLuc Michel s->regs_ro[R_IMR] = 0xFFFFFFFF; 502c755c943SLuc Michel s->regs_ro[R_MODID] = 0xFFFFFFFF; 5034c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 504c755c943SLuc Michel s->regs_ro[R_INT_Q1_STATUS + i] = 0xFFFFFFFF; 505c755c943SLuc Michel s->regs_ro[R_INT_Q1_ENABLE + i] = 0xFFFFF319; 506c755c943SLuc Michel s->regs_ro[R_INT_Q1_DISABLE + i] = 0xFFFFF319; 507c755c943SLuc Michel s->regs_ro[R_INT_Q1_MASK + i] = 0xFFFFFFFF; 5084c70e32fSSai Pavan Boddu } 509e9f186e5SPeter A. G. Crosthwaite 510e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 511e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 512c755c943SLuc Michel s->regs_rtc[R_ISR] = 0xFFFFFFFF; 5134c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 514c755c943SLuc Michel s->regs_rtc[R_INT_Q1_STATUS + i] = 0x00000CE6; 5154c70e32fSSai Pavan Boddu } 516e9f186e5SPeter A. G. Crosthwaite 517e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 518e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 519c755c943SLuc Michel s->regs_w1c[R_TXSTATUS] = 0x000001F7; 520c755c943SLuc Michel s->regs_w1c[R_RXSTATUS] = 0x0000000F; 521e9f186e5SPeter A. G. Crosthwaite 522e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 523e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 524c755c943SLuc Michel s->regs_wo[R_NWCTRL] = 0x00073E60; 525c755c943SLuc Michel s->regs_wo[R_IER] = 0x07FFFFFF; 526c755c943SLuc Michel s->regs_wo[R_IDR] = 0x07FFFFFF; 5274c70e32fSSai Pavan Boddu for (i = 0; i < s->num_priority_queues; i++) { 528c755c943SLuc Michel s->regs_wo[R_INT_Q1_ENABLE + i] = 0x00000CE6; 529c755c943SLuc Michel s->regs_wo[R_INT_Q1_DISABLE + i] = 0x00000CE6; 5304c70e32fSSai Pavan Boddu } 531e9f186e5SPeter A. G. Crosthwaite } 532e9f186e5SPeter A. G. Crosthwaite 533e9f186e5SPeter A. G. Crosthwaite /* 534e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 535e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 536e9f186e5SPeter A. G. Crosthwaite */ 537448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 538e9f186e5SPeter A. G. Crosthwaite { 539b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 540e9f186e5SPeter A. G. Crosthwaite 541e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 542b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 543e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 544e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 545e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 546e9f186e5SPeter A. G. Crosthwaite } else { 547e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 548e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 549e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 550e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 551e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 552e9f186e5SPeter A. G. Crosthwaite } 553e9f186e5SPeter A. G. Crosthwaite } 554e9f186e5SPeter A. G. Crosthwaite 555b8c4b67eSPhilippe Mathieu-Daudé static bool gem_can_receive(NetClientState *nc) 556e9f186e5SPeter A. G. Crosthwaite { 557448f19e2SPeter Crosthwaite CadenceGEMState *s; 55867101725SAlistair Francis int i; 559e9f186e5SPeter A. G. Crosthwaite 560cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 561e9f186e5SPeter A. G. Crosthwaite 562e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 563c755c943SLuc Michel if (!(s->regs[R_NWCTRL] & GEM_NWCTRL_RXENA)) { 5643ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 5653ae5725fSPeter Crosthwaite s->can_rx_state = 1; 5663ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 5673ae5725fSPeter Crosthwaite } 568b8c4b67eSPhilippe Mathieu-Daudé return false; 569e9f186e5SPeter A. G. Crosthwaite } 570e9f186e5SPeter A. G. Crosthwaite 57167101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 572dacc0566SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) != 1) { 573dacc0566SAlistair Francis break; 574dacc0566SAlistair Francis } 575dacc0566SAlistair Francis }; 576dacc0566SAlistair Francis 577dacc0566SAlistair Francis if (i == s->num_priority_queues) { 5788202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 5798202aa53SPeter Crosthwaite s->can_rx_state = 2; 580dacc0566SAlistair Francis DB_PRINT("can't receive - all the buffer descriptors are busy\n"); 5818202aa53SPeter Crosthwaite } 582b8c4b67eSPhilippe Mathieu-Daudé return false; 5838202aa53SPeter Crosthwaite } 5848202aa53SPeter Crosthwaite 5853ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 5863ae5725fSPeter Crosthwaite s->can_rx_state = 0; 58767101725SAlistair Francis DB_PRINT("can receive\n"); 5883ae5725fSPeter Crosthwaite } 589b8c4b67eSPhilippe Mathieu-Daudé return true; 590e9f186e5SPeter A. G. Crosthwaite } 591e9f186e5SPeter A. G. Crosthwaite 592e9f186e5SPeter A. G. Crosthwaite /* 593e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 594e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 595e9f186e5SPeter A. G. Crosthwaite */ 596448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 597e9f186e5SPeter A. G. Crosthwaite { 59867101725SAlistair Francis int i; 59967101725SAlistair Francis 600c755c943SLuc Michel qemu_set_irq(s->irq[0], !!s->regs[R_ISR]); 601596b6f51SAlistair Francis 60286a29d4cSSai Pavan Boddu for (i = 1; i < s->num_priority_queues; ++i) { 603c755c943SLuc Michel qemu_set_irq(s->irq[i], !!s->regs[R_INT_Q1_STATUS + i - 1]); 604e9f186e5SPeter A. G. Crosthwaite } 605e9f186e5SPeter A. G. Crosthwaite } 606e9f186e5SPeter A. G. Crosthwaite 607e9f186e5SPeter A. G. Crosthwaite /* 608e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 609e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 610e9f186e5SPeter A. G. Crosthwaite */ 611448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 612e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 613e9f186e5SPeter A. G. Crosthwaite { 614e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 615e9f186e5SPeter A. G. Crosthwaite 616e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 617c755c943SLuc Michel octets = ((uint64_t)(s->regs[R_OCTRXLO]) << 32) | 618c755c943SLuc Michel s->regs[R_OCTRXHI]; 619e9f186e5SPeter A. G. Crosthwaite octets += bytes; 620c755c943SLuc Michel s->regs[R_OCTRXLO] = octets >> 32; 621c755c943SLuc Michel s->regs[R_OCTRXHI] = octets; 622e9f186e5SPeter A. G. Crosthwaite 623e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 624c755c943SLuc Michel s->regs[R_RXCNT]++; 625e9f186e5SPeter A. G. Crosthwaite 626e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 627e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 628c755c943SLuc Michel s->regs[R_RXBROADCNT]++; 629e9f186e5SPeter A. G. Crosthwaite } 630e9f186e5SPeter A. G. Crosthwaite 631e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 632e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 633c755c943SLuc Michel s->regs[R_RXMULTICNT]++; 634e9f186e5SPeter A. G. Crosthwaite } 635e9f186e5SPeter A. G. Crosthwaite 636e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 637c755c943SLuc Michel s->regs[R_RX64CNT]++; 638e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 639c755c943SLuc Michel s->regs[R_RX65CNT]++; 640e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 641c755c943SLuc Michel s->regs[R_RX128CNT]++; 642e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 643c755c943SLuc Michel s->regs[R_RX256CNT]++; 644e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 645c755c943SLuc Michel s->regs[R_RX512CNT]++; 646e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 647c755c943SLuc Michel s->regs[R_RX1024CNT]++; 648e9f186e5SPeter A. G. Crosthwaite } else { 649c755c943SLuc Michel s->regs[R_RX1519CNT]++; 650e9f186e5SPeter A. G. Crosthwaite } 651e9f186e5SPeter A. G. Crosthwaite } 652e9f186e5SPeter A. G. Crosthwaite 653e9f186e5SPeter A. G. Crosthwaite /* 654e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 655e9f186e5SPeter A. G. Crosthwaite */ 656e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 657e9f186e5SPeter A. G. Crosthwaite { 658e9f186e5SPeter A. G. Crosthwaite unsigned byte; 659e9f186e5SPeter A. G. Crosthwaite 660e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 661e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 662e9f186e5SPeter A. G. Crosthwaite byte &= 1; 663e9f186e5SPeter A. G. Crosthwaite 664e9f186e5SPeter A. G. Crosthwaite return byte; 665e9f186e5SPeter A. G. Crosthwaite } 666e9f186e5SPeter A. G. Crosthwaite 667e9f186e5SPeter A. G. Crosthwaite /* 668e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 669e9f186e5SPeter A. G. Crosthwaite */ 670e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 671e9f186e5SPeter A. G. Crosthwaite { 672e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 673e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 674e9f186e5SPeter A. G. Crosthwaite 675e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 676e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 677e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 678e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 679e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 680e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 681e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 682e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 683e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 684e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 685e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 686e9f186e5SPeter A. G. Crosthwaite mac_bit--; 687e9f186e5SPeter A. G. Crosthwaite } 688e9f186e5SPeter A. G. Crosthwaite 689e9f186e5SPeter A. G. Crosthwaite return hash_index; 690e9f186e5SPeter A. G. Crosthwaite } 691e9f186e5SPeter A. G. Crosthwaite 692e9f186e5SPeter A. G. Crosthwaite /* 693e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 694e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 695e9f186e5SPeter A. G. Crosthwaite * Returns: 696e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 69763af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 69863af1e0cSPeter Crosthwaite * others for various other modes of accept: 69963af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 70063af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 701e9f186e5SPeter A. G. Crosthwaite */ 702448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 703e9f186e5SPeter A. G. Crosthwaite { 704e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 705fbc14a09STong Ho int i, is_mc; 706e9f186e5SPeter A. G. Crosthwaite 707e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 708c755c943SLuc Michel if (s->regs[R_NWCFG] & GEM_NWCFG_PROMISC) { 70963af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 710e9f186e5SPeter A. G. Crosthwaite } 711e9f186e5SPeter A. G. Crosthwaite 712e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 713e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 714c755c943SLuc Michel if (s->regs[R_NWCFG] & GEM_NWCFG_BCAST_REJ) { 715e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 716e9f186e5SPeter A. G. Crosthwaite } 71763af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 718e9f186e5SPeter A. G. Crosthwaite } 719e9f186e5SPeter A. G. Crosthwaite 720e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 721fbc14a09STong Ho is_mc = is_multicast_ether_addr(packet); 722c755c943SLuc Michel if ((is_mc && (s->regs[R_NWCFG] & GEM_NWCFG_MCAST_HASH)) || 723c755c943SLuc Michel (!is_mc && (s->regs[R_NWCFG] & GEM_NWCFG_UCAST_HASH))) { 724fbc14a09STong Ho uint64_t buckets; 725e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 726e9f186e5SPeter A. G. Crosthwaite 727e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 728c755c943SLuc Michel buckets = ((uint64_t)s->regs[R_HASHHI] << 32) | s->regs[R_HASHLO]; 729fbc14a09STong Ho if ((buckets >> hash_index) & 1) { 730fbc14a09STong Ho return is_mc ? GEM_RX_MULTICAST_HASH_ACCEPT 731fbc14a09STong Ho : GEM_RX_UNICAST_HASH_ACCEPT; 732e9f186e5SPeter A. G. Crosthwaite } 733e9f186e5SPeter A. G. Crosthwaite } 734e9f186e5SPeter A. G. Crosthwaite 735e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 736c755c943SLuc Michel gem_spaddr = (uint8_t *)&(s->regs[R_SPADDR1LO]); 73763af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 73864eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 73963af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 740e9f186e5SPeter A. G. Crosthwaite } 741e9f186e5SPeter A. G. Crosthwaite } 742e9f186e5SPeter A. G. Crosthwaite 743e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 744e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 745e9f186e5SPeter A. G. Crosthwaite } 746e9f186e5SPeter A. G. Crosthwaite 747e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 748e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 749e8e49943SAlistair Francis unsigned rxbufsize) 750e8e49943SAlistair Francis { 751e8e49943SAlistair Francis uint32_t reg; 752e8e49943SAlistair Francis bool matched, mismatched; 753e8e49943SAlistair Francis int i, j; 754e8e49943SAlistair Francis 755e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 756c755c943SLuc Michel reg = s->regs[R_SCREENING_TYPE1_REG0 + i]; 757e8e49943SAlistair Francis matched = false; 758e8e49943SAlistair Francis mismatched = false; 759e8e49943SAlistair Francis 760e8e49943SAlistair Francis /* Screening is based on UDP Port */ 761*b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH_EN)) { 762e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 763*b46b526cSLuc Michel if (udp_port == FIELD_EX32(reg, SCREENING_TYPE1_REG0, UDP_PORT_MATCH)) { 764e8e49943SAlistair Francis matched = true; 765e8e49943SAlistair Francis } else { 766e8e49943SAlistair Francis mismatched = true; 767e8e49943SAlistair Francis } 768e8e49943SAlistair Francis } 769e8e49943SAlistair Francis 770e8e49943SAlistair Francis /* Screening is based on DS/TC */ 771*b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_ENABLE)) { 772e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 773*b46b526cSLuc Michel if (dscp == FIELD_EX32(reg, SCREENING_TYPE1_REG0, DSTC_MATCH)) { 774e8e49943SAlistair Francis matched = true; 775e8e49943SAlistair Francis } else { 776e8e49943SAlistair Francis mismatched = true; 777e8e49943SAlistair Francis } 778e8e49943SAlistair Francis } 779e8e49943SAlistair Francis 780e8e49943SAlistair Francis if (matched && !mismatched) { 781*b46b526cSLuc Michel return FIELD_EX32(reg, SCREENING_TYPE1_REG0, QUEUE_NUM); 782e8e49943SAlistair Francis } 783e8e49943SAlistair Francis } 784e8e49943SAlistair Francis 785e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 786c755c943SLuc Michel reg = s->regs[R_SCREENING_TYPE2_REG0 + i]; 787e8e49943SAlistair Francis matched = false; 788e8e49943SAlistair Francis mismatched = false; 789e8e49943SAlistair Francis 790*b46b526cSLuc Michel if (FIELD_EX32(reg, SCREENING_TYPE2_REG0, ETHERTYPE_ENABLE)) { 791e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 792*b46b526cSLuc Michel int et_idx = FIELD_EX32(reg, SCREENING_TYPE2_REG0, 793*b46b526cSLuc Michel ETHERTYPE_REG_INDEX); 794e8e49943SAlistair Francis 795e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 796e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 797e8e49943SAlistair Francis "register index: %d\n", et_idx); 798e8e49943SAlistair Francis } 799c755c943SLuc Michel if (type == s->regs[R_SCREENING_TYPE2_ETHERTYPE_REG0 + 800e8e49943SAlistair Francis et_idx]) { 801e8e49943SAlistair Francis matched = true; 802e8e49943SAlistair Francis } else { 803e8e49943SAlistair Francis mismatched = true; 804e8e49943SAlistair Francis } 805e8e49943SAlistair Francis } 806e8e49943SAlistair Francis 807e8e49943SAlistair Francis /* Compare A, B, C */ 808e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 809*b46b526cSLuc Michel uint32_t cr0, cr1, mask, compare; 810e8e49943SAlistair Francis uint16_t rx_cmp; 811e8e49943SAlistair Francis int offset; 812*b46b526cSLuc Michel int cr_idx = extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_SHIFT + j * 6, 813*b46b526cSLuc Michel R_SCREENING_TYPE2_REG0_COMPARE_A_LENGTH); 814e8e49943SAlistair Francis 815*b46b526cSLuc Michel if (!extract32(reg, R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_SHIFT + j * 6, 816*b46b526cSLuc Michel R_SCREENING_TYPE2_REG0_COMPARE_A_ENABLE_LENGTH)) { 817e8e49943SAlistair Francis continue; 818e8e49943SAlistair Francis } 819*b46b526cSLuc Michel 820e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 821e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 822e8e49943SAlistair Francis "register index: %d\n", cr_idx); 823e8e49943SAlistair Francis } 824e8e49943SAlistair Francis 825c755c943SLuc Michel cr0 = s->regs[R_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 826*b46b526cSLuc Michel cr1 = s->regs[R_TYPE2_COMPARE_0_WORD_1 + cr_idx * 2]; 827*b46b526cSLuc Michel offset = FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, OFFSET_VALUE); 828e8e49943SAlistair Francis 829*b46b526cSLuc Michel switch (FIELD_EX32(cr1, TYPE2_COMPARE_0_WORD_1, COMPARE_OFFSET)) { 830e8e49943SAlistair Francis case 3: /* Skip UDP header */ 831e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 832e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 833e8e49943SAlistair Francis offset += 8; 834e8e49943SAlistair Francis /* Fallthrough */ 835e8e49943SAlistair Francis case 2: /* skip the IP header */ 836e8e49943SAlistair Francis offset += 20; 837e8e49943SAlistair Francis /* Fallthrough */ 838e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 839e8e49943SAlistair Francis offset += 14; 840e8e49943SAlistair Francis break; 841e8e49943SAlistair Francis case 0: 842e8e49943SAlistair Francis /* Offset from start of frame */ 843e8e49943SAlistair Francis break; 844e8e49943SAlistair Francis } 845e8e49943SAlistair Francis 846e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 847*b46b526cSLuc Michel mask = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, MASK_VALUE); 848*b46b526cSLuc Michel compare = FIELD_EX32(cr0, TYPE2_COMPARE_0_WORD_0, COMPARE_VALUE); 849e8e49943SAlistair Francis 850*b46b526cSLuc Michel if ((rx_cmp & mask) == (compare & mask)) { 851e8e49943SAlistair Francis matched = true; 852e8e49943SAlistair Francis } else { 853e8e49943SAlistair Francis mismatched = true; 854e8e49943SAlistair Francis } 855e8e49943SAlistair Francis } 856e8e49943SAlistair Francis 857e8e49943SAlistair Francis if (matched && !mismatched) { 858*b46b526cSLuc Michel return FIELD_EX32(reg, SCREENING_TYPE2_REG0, QUEUE_NUM); 859e8e49943SAlistair Francis } 860e8e49943SAlistair Francis } 861e8e49943SAlistair Francis 862e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 863e8e49943SAlistair Francis return 0; 864e8e49943SAlistair Francis } 865e8e49943SAlistair Francis 86696ea126aSSai Pavan Boddu static uint32_t gem_get_queue_base_addr(CadenceGEMState *s, bool tx, int q) 86796ea126aSSai Pavan Boddu { 86896ea126aSSai Pavan Boddu uint32_t base_addr = 0; 86996ea126aSSai Pavan Boddu 87096ea126aSSai Pavan Boddu switch (q) { 87196ea126aSSai Pavan Boddu case 0: 872c755c943SLuc Michel base_addr = s->regs[tx ? R_TXQBASE : R_RXQBASE]; 87396ea126aSSai Pavan Boddu break; 87496ea126aSSai Pavan Boddu case 1 ... (MAX_PRIORITY_QUEUES - 1): 875c755c943SLuc Michel base_addr = s->regs[(tx ? R_TRANSMIT_Q1_PTR : 876c755c943SLuc Michel R_RECEIVE_Q1_PTR) + q - 1]; 87796ea126aSSai Pavan Boddu break; 87896ea126aSSai Pavan Boddu default: 87996ea126aSSai Pavan Boddu g_assert_not_reached(); 88096ea126aSSai Pavan Boddu }; 88196ea126aSSai Pavan Boddu 88296ea126aSSai Pavan Boddu return base_addr; 88396ea126aSSai Pavan Boddu } 88496ea126aSSai Pavan Boddu 88596ea126aSSai Pavan Boddu static inline uint32_t gem_get_tx_queue_base_addr(CadenceGEMState *s, int q) 88696ea126aSSai Pavan Boddu { 88796ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, true, q); 88896ea126aSSai Pavan Boddu } 88996ea126aSSai Pavan Boddu 89096ea126aSSai Pavan Boddu static inline uint32_t gem_get_rx_queue_base_addr(CadenceGEMState *s, int q) 89196ea126aSSai Pavan Boddu { 89296ea126aSSai Pavan Boddu return gem_get_queue_base_addr(s, false, q); 89396ea126aSSai Pavan Boddu } 89496ea126aSSai Pavan Boddu 895357aa013SEdgar E. Iglesias static hwaddr gem_get_desc_addr(CadenceGEMState *s, bool tx, int q) 896357aa013SEdgar E. Iglesias { 897357aa013SEdgar E. Iglesias hwaddr desc_addr = 0; 898357aa013SEdgar E. Iglesias 899c755c943SLuc Michel if (s->regs[R_DMACFG] & GEM_DMACFG_ADDR_64B) { 900c755c943SLuc Michel desc_addr = s->regs[tx ? R_TBQPH : R_RBQPH]; 901357aa013SEdgar E. Iglesias } 902357aa013SEdgar E. Iglesias desc_addr <<= 32; 903357aa013SEdgar E. Iglesias desc_addr |= tx ? s->tx_desc_addr[q] : s->rx_desc_addr[q]; 904357aa013SEdgar E. Iglesias return desc_addr; 905357aa013SEdgar E. Iglesias } 906357aa013SEdgar E. Iglesias 907357aa013SEdgar E. Iglesias static hwaddr gem_get_tx_desc_addr(CadenceGEMState *s, int q) 908357aa013SEdgar E. Iglesias { 909357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, true, q); 910357aa013SEdgar E. Iglesias } 911357aa013SEdgar E. Iglesias 912357aa013SEdgar E. Iglesias static hwaddr gem_get_rx_desc_addr(CadenceGEMState *s, int q) 913357aa013SEdgar E. Iglesias { 914357aa013SEdgar E. Iglesias return gem_get_desc_addr(s, false, q); 915357aa013SEdgar E. Iglesias } 916357aa013SEdgar E. Iglesias 91767101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q) 91806c2fe95SPeter Crosthwaite { 919357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_rx_desc_addr(s, q); 920357aa013SEdgar E. Iglesias 921357aa013SEdgar E. Iglesias DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", desc_addr); 922357aa013SEdgar E. Iglesias 92306c2fe95SPeter Crosthwaite /* read current descriptor */ 924357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 925b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 926e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 92706c2fe95SPeter Crosthwaite 92806c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 92967101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { 930357aa013SEdgar E. Iglesias DB_PRINT("descriptor 0x%" HWADDR_PRIx " owned by sw.\n", desc_addr); 931c755c943SLuc Michel s->regs[R_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 93268dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXUSED); 93306c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 93406c2fe95SPeter Crosthwaite gem_update_int_status(s); 93506c2fe95SPeter Crosthwaite } 93606c2fe95SPeter Crosthwaite } 93706c2fe95SPeter Crosthwaite 938e9f186e5SPeter A. G. Crosthwaite /* 939e9f186e5SPeter A. G. Crosthwaite * gem_receive: 940e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 941e9f186e5SPeter A. G. Crosthwaite */ 9424e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 943e9f186e5SPeter A. G. Crosthwaite { 94424d62fd5SSai Pavan Boddu CadenceGEMState *s = qemu_get_nic_opaque(nc); 945e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 946e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 947e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 9483b2c97f9SEdgar E. Iglesias bool first_desc = true; 94963af1e0cSPeter Crosthwaite int maf; 9502bf57f73SAlistair Francis int q = 0; 951e9f186e5SPeter A. G. Crosthwaite 952e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 95363af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 95463af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 9552431f4f1SMichael Tokarev return size; /* no, drop silently b/c it's not an error */ 956e9f186e5SPeter A. G. Crosthwaite } 957e9f186e5SPeter A. G. Crosthwaite 958e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 959c755c943SLuc Michel if (s->regs[R_NWCFG] & GEM_NWCFG_LERR_DISC) { 960e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 961e9f186e5SPeter A. G. Crosthwaite 962e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 963e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 964e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 965e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 966e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 967e9f186e5SPeter A. G. Crosthwaite /* discard */ 968e9f186e5SPeter A. G. Crosthwaite return -1; 969e9f186e5SPeter A. G. Crosthwaite } 970e9f186e5SPeter A. G. Crosthwaite } 971e9f186e5SPeter A. G. Crosthwaite } 972e9f186e5SPeter A. G. Crosthwaite 973e9f186e5SPeter A. G. Crosthwaite /* 974e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 975e9f186e5SPeter A. G. Crosthwaite */ 976c755c943SLuc Michel rxbuf_offset = (s->regs[R_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >> 977e9f186e5SPeter A. G. Crosthwaite GEM_NWCFG_BUFF_OFST_S; 978e9f186e5SPeter A. G. Crosthwaite 979e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 980e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 981e9f186e5SPeter A. G. Crosthwaite */ 982c755c943SLuc Michel rxbufsize = ((s->regs[R_DMACFG] & GEM_DMACFG_RBUFSZ_M) >> 983e9f186e5SPeter A. G. Crosthwaite GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL; 984e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 985e9f186e5SPeter A. G. Crosthwaite 986f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 987f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 988f265ae8cSAlistair Francis */ 989f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 990f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 991f265ae8cSAlistair Francis } 992f265ae8cSAlistair Francis 993191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 994191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 995191946c5SPeter Crosthwaite * not FCS stripping 996191946c5SPeter Crosthwaite */ 997191946c5SPeter Crosthwaite if (size < 60) { 998191946c5SPeter Crosthwaite size = 60; 999191946c5SPeter Crosthwaite } 1000191946c5SPeter Crosthwaite 1001e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 1002c755c943SLuc Michel if (s->regs[R_NWCFG] & GEM_NWCFG_STRIP_FCS) { 1003e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 1004e9f186e5SPeter A. G. Crosthwaite } else { 1005e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 1006e9f186e5SPeter A. G. Crosthwaite 100724d62fd5SSai Pavan Boddu if (size > MAX_FRAME_SIZE - sizeof(crc_val)) { 100824d62fd5SSai Pavan Boddu size = MAX_FRAME_SIZE - sizeof(crc_val); 1009244381ecSPrasad J Pandit } 1010244381ecSPrasad J Pandit bytes_to_copy = size; 1011e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 10123048ed6aSPeter Crosthwaite * We must try and calculate one. 1013e9f186e5SPeter A. G. Crosthwaite */ 1014e9f186e5SPeter A. G. Crosthwaite 101524d62fd5SSai Pavan Boddu memcpy(s->rx_packet, buf, size); 101624d62fd5SSai Pavan Boddu memset(s->rx_packet + size, 0, MAX_FRAME_SIZE - size); 101724d62fd5SSai Pavan Boddu rxbuf_ptr = s->rx_packet; 101824d62fd5SSai Pavan Boddu crc_val = cpu_to_le32(crc32(0, s->rx_packet, MAX(size, 60))); 101924d62fd5SSai Pavan Boddu memcpy(s->rx_packet + size, &crc_val, sizeof(crc_val)); 1020e9f186e5SPeter A. G. Crosthwaite 1021e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 1022e9f186e5SPeter A. G. Crosthwaite size += 4; 1023e9f186e5SPeter A. G. Crosthwaite } 1024e9f186e5SPeter A. G. Crosthwaite 10256fe7661dSSai Pavan Boddu DB_PRINT("config bufsize: %u packet size: %zd\n", rxbufsize, size); 1026e9f186e5SPeter A. G. Crosthwaite 1027b12227afSStefan Weil /* Find which queue we are targeting */ 1028e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 1029e8e49943SAlistair Francis 10307ca151c3SSai Pavan Boddu if (size > gem_get_max_buf_len(s, false)) { 10317ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "rx frame too long\n"); 10327ca151c3SSai Pavan Boddu gem_set_isr(s, q, GEM_INT_AMBA_ERR); 10337ca151c3SSai Pavan Boddu return -1; 10347ca151c3SSai Pavan Boddu } 10357ca151c3SSai Pavan Boddu 10367cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 1037357aa013SEdgar E. Iglesias hwaddr desc_addr; 1038357aa013SEdgar E. Iglesias 103906c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 104006c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 1041e9f186e5SPeter A. G. Crosthwaite return -1; 1042e9f186e5SPeter A. G. Crosthwaite } 1043e9f186e5SPeter A. G. Crosthwaite 10446fe7661dSSai Pavan Boddu DB_PRINT("copy %" PRIu32 " bytes to 0x%" PRIx64 "\n", 1045dda8f185SBin Meng MIN(bytes_to_copy, rxbufsize), 1046dda8f185SBin Meng rx_desc_get_buffer(s, s->rx_desc[q])); 1047e9f186e5SPeter A. G. Crosthwaite 1048e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 104984aec8efSEdgar E. Iglesias address_space_write(&s->dma_as, rx_desc_get_buffer(s, s->rx_desc[q]) + 10502bf57f73SAlistair Francis rxbuf_offset, 105184aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, rxbuf_ptr, 1052e48fdd9dSEdgar E. Iglesias MIN(bytes_to_copy, rxbufsize)); 1053e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 105430570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 10553b2c97f9SEdgar E. Iglesias 105659ab136aSRamon Fried rx_desc_clear_control(s->rx_desc[q]); 105759ab136aSRamon Fried 10583b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 10593b2c97f9SEdgar E. Iglesias if (first_desc) { 10602bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 10613b2c97f9SEdgar E. Iglesias first_desc = false; 10623b2c97f9SEdgar E. Iglesias } 10633b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 10642bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 10652bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 10663b2c97f9SEdgar E. Iglesias } 10672bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 106863af1e0cSPeter Crosthwaite 106963af1e0cSPeter Crosthwaite switch (maf) { 107063af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 107163af1e0cSPeter Crosthwaite break; 107263af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 10732bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 107463af1e0cSPeter Crosthwaite break; 107563af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 10762bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 107763af1e0cSPeter Crosthwaite break; 107863af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 10792bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 108063af1e0cSPeter Crosthwaite break; 108163af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 108263af1e0cSPeter Crosthwaite abort(); 108363af1e0cSPeter Crosthwaite default: /* SAR */ 10842bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 108563af1e0cSPeter Crosthwaite } 108663af1e0cSPeter Crosthwaite 10873b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 1088357aa013SEdgar E. Iglesias desc_addr = gem_get_rx_desc_addr(s, q); 1089b7cbebf2SPhilippe Mathieu-Daudé address_space_write(&s->dma_as, desc_addr, MEMTXATTRS_UNSPECIFIED, 1090b7cbebf2SPhilippe Mathieu-Daudé s->rx_desc[q], 1091e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, true)); 10923b2c97f9SEdgar E. Iglesias 1093e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 10942bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 1095288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 109696ea126aSSai Pavan Boddu s->rx_desc_addr[q] = gem_get_rx_queue_base_addr(s, q); 1097e9f186e5SPeter A. G. Crosthwaite } else { 1098288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 1099e48fdd9dSEdgar E. Iglesias s->rx_desc_addr[q] += 4 * gem_get_desc_len(s, true); 1100e9f186e5SPeter A. G. Crosthwaite } 110167101725SAlistair Francis 110267101725SAlistair Francis gem_get_rx_desc(s, q); 11037cfd65e4SPeter Crosthwaite } 1104e9f186e5SPeter A. G. Crosthwaite 1105e9f186e5SPeter A. G. Crosthwaite /* Count it */ 1106e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 1107e9f186e5SPeter A. G. Crosthwaite 1108c755c943SLuc Michel s->regs[R_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 110968dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_RXCMPL); 1110e9f186e5SPeter A. G. Crosthwaite 1111e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1112e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1113e9f186e5SPeter A. G. Crosthwaite 1114e9f186e5SPeter A. G. Crosthwaite return size; 1115e9f186e5SPeter A. G. Crosthwaite } 1116e9f186e5SPeter A. G. Crosthwaite 1117e9f186e5SPeter A. G. Crosthwaite /* 1118e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 1119e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 1120e9f186e5SPeter A. G. Crosthwaite */ 1121448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 1122e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 1123e9f186e5SPeter A. G. Crosthwaite { 1124e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 1125e9f186e5SPeter A. G. Crosthwaite 1126e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 1127c755c943SLuc Michel octets = ((uint64_t)(s->regs[R_OCTTXLO]) << 32) | 1128c755c943SLuc Michel s->regs[R_OCTTXHI]; 1129e9f186e5SPeter A. G. Crosthwaite octets += bytes; 1130c755c943SLuc Michel s->regs[R_OCTTXLO] = octets >> 32; 1131c755c943SLuc Michel s->regs[R_OCTTXHI] = octets; 1132e9f186e5SPeter A. G. Crosthwaite 1133e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 1134c755c943SLuc Michel s->regs[R_TXCNT]++; 1135e9f186e5SPeter A. G. Crosthwaite 1136e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 1137e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 1138c755c943SLuc Michel s->regs[R_TXBCNT]++; 1139e9f186e5SPeter A. G. Crosthwaite } 1140e9f186e5SPeter A. G. Crosthwaite 1141e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 1142e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 1143c755c943SLuc Michel s->regs[R_TXMCNT]++; 1144e9f186e5SPeter A. G. Crosthwaite } 1145e9f186e5SPeter A. G. Crosthwaite 1146e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 1147c755c943SLuc Michel s->regs[R_TX64CNT]++; 1148e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 1149c755c943SLuc Michel s->regs[R_TX65CNT]++; 1150e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 1151c755c943SLuc Michel s->regs[R_TX128CNT]++; 1152e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 1153c755c943SLuc Michel s->regs[R_TX256CNT]++; 1154e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 1155c755c943SLuc Michel s->regs[R_TX512CNT]++; 1156e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 1157c755c943SLuc Michel s->regs[R_TX1024CNT]++; 1158e9f186e5SPeter A. G. Crosthwaite } else { 1159c755c943SLuc Michel s->regs[R_TX1519CNT]++; 1160e9f186e5SPeter A. G. Crosthwaite } 1161e9f186e5SPeter A. G. Crosthwaite } 1162e9f186e5SPeter A. G. Crosthwaite 1163e9f186e5SPeter A. G. Crosthwaite /* 1164e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 1165e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 1166e9f186e5SPeter A. G. Crosthwaite */ 1167448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 1168e9f186e5SPeter A. G. Crosthwaite { 11698568313fSEdgar E. Iglesias uint32_t desc[DESC_MAX_NUM_WORDS]; 1170a8170e5eSAvi Kivity hwaddr packet_desc_addr; 1171e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1172e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 11732bf57f73SAlistair Francis int q = 0; 1174e9f186e5SPeter A. G. Crosthwaite 1175e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1176c755c943SLuc Michel if (!(s->regs[R_NWCTRL] & GEM_NWCTRL_TXENA)) { 1177e9f186e5SPeter A. G. Crosthwaite return; 1178e9f186e5SPeter A. G. Crosthwaite } 1179e9f186e5SPeter A. G. Crosthwaite 1180e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1181e9f186e5SPeter A. G. Crosthwaite 11823048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1183e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1184e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1185e9f186e5SPeter A. G. Crosthwaite */ 118624d62fd5SSai Pavan Boddu p = s->tx_packet; 1187e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1188e9f186e5SPeter A. G. Crosthwaite 118967101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) { 1190e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 1191357aa013SEdgar E. Iglesias packet_desc_addr = gem_get_tx_desc_addr(s, q); 1192fa15286aSPeter Crosthwaite 1193fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 119484aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1195b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1196e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1197e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1198e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1199e9f186e5SPeter A. G. Crosthwaite 1200e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1201c755c943SLuc Michel if (!(s->regs[R_NWCTRL] & GEM_NWCTRL_TXENA)) { 1202e9f186e5SPeter A. G. Crosthwaite return; 1203e9f186e5SPeter A. G. Crosthwaite } 120467101725SAlistair Francis print_gem_tx_desc(desc, q); 1205e9f186e5SPeter A. G. Crosthwaite 1206e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1207e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1208e9f186e5SPeter A. G. Crosthwaite */ 1209e48fdd9dSEdgar E. Iglesias if ((tx_desc_get_buffer(s, desc) == 0) || 1210e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 12116fe7661dSSai Pavan Boddu DB_PRINT("Invalid TX descriptor @ 0x%" HWADDR_PRIx "\n", 12126fe7661dSSai Pavan Boddu packet_desc_addr); 1213e9f186e5SPeter A. G. Crosthwaite break; 1214e9f186e5SPeter A. G. Crosthwaite } 1215e9f186e5SPeter A. G. Crosthwaite 12167ca151c3SSai Pavan Boddu if (tx_desc_get_length(desc) > gem_get_max_buf_len(s, true) - 121724d62fd5SSai Pavan Boddu (p - s->tx_packet)) { 12187ca151c3SSai Pavan Boddu qemu_log_mask(LOG_GUEST_ERROR, "TX descriptor @ 0x%" \ 12197ca151c3SSai Pavan Boddu HWADDR_PRIx " too large: size 0x%x space 0x%zx\n", 1220dda8f185SBin Meng packet_desc_addr, tx_desc_get_length(desc), 12217ca151c3SSai Pavan Boddu gem_get_max_buf_len(s, true) - (p - s->tx_packet)); 12227ca151c3SSai Pavan Boddu gem_set_isr(s, q, GEM_INT_AMBA_ERR); 1223d7f05365SMichael S. Tsirkin break; 1224d7f05365SMichael S. Tsirkin } 1225d7f05365SMichael S. Tsirkin 122677524d11SAlistair Francis /* Gather this fragment of the packet from "dma memory" to our 122777524d11SAlistair Francis * contig buffer. 1228e9f186e5SPeter A. G. Crosthwaite */ 122984aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, tx_desc_get_buffer(s, desc), 123084aec8efSEdgar E. Iglesias MEMTXATTRS_UNSPECIFIED, 123184aec8efSEdgar E. Iglesias p, tx_desc_get_length(desc)); 1232e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1233e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1234e9f186e5SPeter A. G. Crosthwaite 1235e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1236e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 12378568313fSEdgar E. Iglesias uint32_t desc_first[DESC_MAX_NUM_WORDS]; 1238357aa013SEdgar E. Iglesias hwaddr desc_addr = gem_get_tx_desc_addr(s, q); 12396ab57a6bSPeter Crosthwaite 1240e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1241e9f186e5SPeter A. G. Crosthwaite * the processor. 1242e9f186e5SPeter A. G. Crosthwaite */ 1243357aa013SEdgar E. Iglesias address_space_read(&s->dma_as, desc_addr, 1244b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 12456ab57a6bSPeter Crosthwaite sizeof(desc_first)); 12466ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 1247357aa013SEdgar E. Iglesias address_space_write(&s->dma_as, desc_addr, 1248b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc_first, 12496ab57a6bSPeter Crosthwaite sizeof(desc_first)); 12503048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1251e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 125296ea126aSSai Pavan Boddu s->tx_desc_addr[q] = gem_get_tx_queue_base_addr(s, q); 1253e9f186e5SPeter A. G. Crosthwaite } else { 1254e48fdd9dSEdgar E. Iglesias s->tx_desc_addr[q] = packet_desc_addr + 1255e48fdd9dSEdgar E. Iglesias 4 * gem_get_desc_len(s, false); 1256e9f186e5SPeter A. G. Crosthwaite } 12572bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1258e9f186e5SPeter A. G. Crosthwaite 1259c755c943SLuc Michel s->regs[R_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 126068dbee3bSSai Pavan Boddu gem_set_isr(s, q, GEM_INT_TXCMPL); 126167101725SAlistair Francis 1262e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1263e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1264e9f186e5SPeter A. G. Crosthwaite 1265e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 1266c755c943SLuc Michel if (s->regs[R_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) { 1267f5746335SBin Meng net_checksum_calculate(s->tx_packet, total_bytes, CSUM_ALL); 1268e9f186e5SPeter A. G. Crosthwaite } 1269e9f186e5SPeter A. G. Crosthwaite 1270e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 127124d62fd5SSai Pavan Boddu gem_transmit_updatestats(s, s->tx_packet, total_bytes); 1272e9f186e5SPeter A. G. Crosthwaite 1273e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 1274c755c943SLuc Michel if (s->phy_loop || (s->regs[R_NWCTRL] & 127577524d11SAlistair Francis GEM_NWCTRL_LOCALLOOP)) { 1276e73adfbeSAlexander Bulekov qemu_receive_packet(qemu_get_queue(s->nic), s->tx_packet, 127777524d11SAlistair Francis total_bytes); 1278e9f186e5SPeter A. G. Crosthwaite } else { 127924d62fd5SSai Pavan Boddu qemu_send_packet(qemu_get_queue(s->nic), s->tx_packet, 1280b356f76dSJason Wang total_bytes); 1281e9f186e5SPeter A. G. Crosthwaite } 1282e9f186e5SPeter A. G. Crosthwaite 1283e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 128424d62fd5SSai Pavan Boddu p = s->tx_packet; 1285e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1286e9f186e5SPeter A. G. Crosthwaite } 1287e9f186e5SPeter A. G. Crosthwaite 1288e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1289e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 1290c755c943SLuc Michel if (s->regs[R_DMACFG] & GEM_DMACFG_ADDR_64B) { 1291c755c943SLuc Michel packet_desc_addr = s->regs[R_TBQPH]; 1292f1e7cb13SRamon Fried packet_desc_addr <<= 32; 1293f1e7cb13SRamon Fried } else { 1294f1e7cb13SRamon Fried packet_desc_addr = 0; 1295f1e7cb13SRamon Fried } 129696ea126aSSai Pavan Boddu packet_desc_addr |= gem_get_tx_queue_base_addr(s, q); 1297e9f186e5SPeter A. G. Crosthwaite } else { 1298e48fdd9dSEdgar E. Iglesias packet_desc_addr += 4 * gem_get_desc_len(s, false); 1299e9f186e5SPeter A. G. Crosthwaite } 1300fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 130184aec8efSEdgar E. Iglesias address_space_read(&s->dma_as, packet_desc_addr, 1302b7cbebf2SPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED, desc, 1303e48fdd9dSEdgar E. Iglesias sizeof(uint32_t) * gem_get_desc_len(s, false)); 1304e9f186e5SPeter A. G. Crosthwaite } 1305e9f186e5SPeter A. G. Crosthwaite 1306e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1307c755c943SLuc Michel s->regs[R_TXSTATUS] |= GEM_TXSTATUS_USED; 130868dbee3bSSai Pavan Boddu /* IRQ TXUSED is defined only for queue 0 */ 130968dbee3bSSai Pavan Boddu if (q == 0) { 131068dbee3bSSai Pavan Boddu gem_set_isr(s, 0, GEM_INT_TXUSED); 131168dbee3bSSai Pavan Boddu } 1312e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1313e9f186e5SPeter A. G. Crosthwaite } 1314e9f186e5SPeter A. G. Crosthwaite } 131567101725SAlistair Francis } 1316e9f186e5SPeter A. G. Crosthwaite 1317448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1318e9f186e5SPeter A. G. Crosthwaite { 1319e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1320e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1321e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1322e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1323e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1324e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1325e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1326e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1327e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1328e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1329e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1330e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1331e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1332e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 13337777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1334e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1335e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1336e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1337e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1338e9f186e5SPeter A. G. Crosthwaite 1339e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1340e9f186e5SPeter A. G. Crosthwaite } 1341e9f186e5SPeter A. G. Crosthwaite 1342e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1343e9f186e5SPeter A. G. Crosthwaite { 134464eb9301SPeter Crosthwaite int i; 1345448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1346afb4c51fSSebastian Huber const uint8_t *a; 1347726a2a95SEdgar E. Iglesias uint32_t queues_mask = 0; 1348e9f186e5SPeter A. G. Crosthwaite 1349e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1350e9f186e5SPeter A. G. Crosthwaite 1351e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1352e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1353c755c943SLuc Michel s->regs[R_NWCFG] = 0x00080000; 1354c755c943SLuc Michel s->regs[R_NWSTATUS] = 0x00000006; 1355c755c943SLuc Michel s->regs[R_DMACFG] = 0x00020784; 1356c755c943SLuc Michel s->regs[R_IMR] = 0x07ffffff; 1357c755c943SLuc Michel s->regs[R_TXPAUSE] = 0x0000ffff; 1358c755c943SLuc Michel s->regs[R_TXPARTIALSF] = 0x000003ff; 1359c755c943SLuc Michel s->regs[R_RXPARTIALSF] = 0x000003ff; 1360c755c943SLuc Michel s->regs[R_MODID] = s->revision; 1361c755c943SLuc Michel s->regs[R_DESCONF] = 0x02D00111; 1362c755c943SLuc Michel s->regs[R_DESCONF2] = 0x2ab10000 | s->jumbo_max_len; 1363c755c943SLuc Michel s->regs[R_DESCONF5] = 0x002f2045; 1364c755c943SLuc Michel s->regs[R_DESCONF6] = GEM_DESCONF6_64B_MASK; 1365c755c943SLuc Michel s->regs[R_INT_Q1_MASK] = 0x00000CE6; 1366c755c943SLuc Michel s->regs[R_JUMBO_MAX_LEN] = s->jumbo_max_len; 1367726a2a95SEdgar E. Iglesias 1368726a2a95SEdgar E. Iglesias if (s->num_priority_queues > 1) { 1369726a2a95SEdgar E. Iglesias queues_mask = MAKE_64BIT_MASK(1, s->num_priority_queues - 1); 1370c755c943SLuc Michel s->regs[R_DESCONF6] |= queues_mask; 1371726a2a95SEdgar E. Iglesias } 1372e9f186e5SPeter A. G. Crosthwaite 1373afb4c51fSSebastian Huber /* Set MAC address */ 1374afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1375c755c943SLuc Michel s->regs[R_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1376c755c943SLuc Michel s->regs[R_SPADDR1HI] = a[4] | (a[5] << 8); 1377afb4c51fSSebastian Huber 137864eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 137964eb9301SPeter Crosthwaite s->sar_active[i] = false; 138064eb9301SPeter Crosthwaite } 138164eb9301SPeter Crosthwaite 1382e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1383e9f186e5SPeter A. G. Crosthwaite 1384e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1385e9f186e5SPeter A. G. Crosthwaite } 1386e9f186e5SPeter A. G. Crosthwaite 1387448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1388e9f186e5SPeter A. G. Crosthwaite { 1389e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1390e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1391e9f186e5SPeter A. G. Crosthwaite } 1392e9f186e5SPeter A. G. Crosthwaite 1393448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1394e9f186e5SPeter A. G. Crosthwaite { 1395e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1396e9f186e5SPeter A. G. Crosthwaite 1397e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1398e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1399e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1400e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1401e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1402e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1403e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1404e9f186e5SPeter A. G. Crosthwaite } 1405e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1406e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 14076623d214SLinus Ziegert val &= ~(PHY_REG_CONTROL_ANEG | PHY_REG_CONTROL_ANRESTART); 1408e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1409e9f186e5SPeter A. G. Crosthwaite } 1410e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1411e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1412e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1413e9f186e5SPeter A. G. Crosthwaite } else { 1414e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1415e9f186e5SPeter A. G. Crosthwaite } 1416e9f186e5SPeter A. G. Crosthwaite break; 1417e9f186e5SPeter A. G. Crosthwaite } 1418e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1419e9f186e5SPeter A. G. Crosthwaite } 1420e9f186e5SPeter A. G. Crosthwaite 1421e9f186e5SPeter A. G. Crosthwaite /* 1422e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1423e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1424e9f186e5SPeter A. G. Crosthwaite */ 1425a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1426e9f186e5SPeter A. G. Crosthwaite { 1427448f19e2SPeter Crosthwaite CadenceGEMState *s; 1428e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 14293d558330SMarkus Armbruster s = opaque; 1430e9f186e5SPeter A. G. Crosthwaite 1431e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1432e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1433e9f186e5SPeter A. G. Crosthwaite 1434080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1435e9f186e5SPeter A. G. Crosthwaite 1436e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1437c755c943SLuc Michel case R_ISR: 143867101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n"); 1439596b6f51SAlistair Francis /* The interrupts get updated at the end of the function. */ 1440e9f186e5SPeter A. G. Crosthwaite break; 1441c755c943SLuc Michel case R_PHYMNTNC: 1442e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1443e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1444e9f186e5SPeter A. G. Crosthwaite 1445e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 1446dfc38879SBin Meng if (phy_addr == s->phy_addr) { 1447e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1448e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1449e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1450e9f186e5SPeter A. G. Crosthwaite } else { 1451e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1452e9f186e5SPeter A. G. Crosthwaite } 1453e9f186e5SPeter A. G. Crosthwaite } 1454e9f186e5SPeter A. G. Crosthwaite break; 1455e9f186e5SPeter A. G. Crosthwaite } 1456e9f186e5SPeter A. G. Crosthwaite 1457e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1458e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1459e9f186e5SPeter A. G. Crosthwaite 1460e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1461e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1462e9f186e5SPeter A. G. Crosthwaite 1463e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 146467101725SAlistair Francis gem_update_int_status(s); 1465e9f186e5SPeter A. G. Crosthwaite return retval; 1466e9f186e5SPeter A. G. Crosthwaite } 1467e9f186e5SPeter A. G. Crosthwaite 1468e9f186e5SPeter A. G. Crosthwaite /* 1469e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1470e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1471e9f186e5SPeter A. G. Crosthwaite */ 1472a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1473e9f186e5SPeter A. G. Crosthwaite unsigned size) 1474e9f186e5SPeter A. G. Crosthwaite { 1475448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1476e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 147767101725SAlistair Francis int i; 1478e9f186e5SPeter A. G. Crosthwaite 1479080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1480e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1481e9f186e5SPeter A. G. Crosthwaite 1482e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1483e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1484e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1485e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1486e9f186e5SPeter A. G. Crosthwaite 1487e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1488e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1489e2314fdaSPeter Crosthwaite 1490e2314fdaSPeter Crosthwaite /* do w1c */ 1491e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1492e9f186e5SPeter A. G. Crosthwaite 1493e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1494e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1495c755c943SLuc Michel case R_NWCTRL: 149606c2fe95SPeter Crosthwaite if (val & GEM_NWCTRL_RXENA) { 149767101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 149867101725SAlistair Francis gem_get_rx_desc(s, i); 149967101725SAlistair Francis } 150006c2fe95SPeter Crosthwaite } 1501e9f186e5SPeter A. G. Crosthwaite if (val & GEM_NWCTRL_TXSTART) { 1502e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1503e9f186e5SPeter A. G. Crosthwaite } 1504e9f186e5SPeter A. G. Crosthwaite if (!(val & GEM_NWCTRL_TXENA)) { 1505e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 150667101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 150796ea126aSSai Pavan Boddu s->tx_desc_addr[i] = gem_get_tx_queue_base_addr(s, i); 150867101725SAlistair Francis } 1509e9f186e5SPeter A. G. Crosthwaite } 15108202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1511e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1512e3f9d31cSPeter Crosthwaite } 1513e9f186e5SPeter A. G. Crosthwaite break; 1514e9f186e5SPeter A. G. Crosthwaite 1515c755c943SLuc Michel case R_TXSTATUS: 1516e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1517e9f186e5SPeter A. G. Crosthwaite break; 1518c755c943SLuc Michel case R_RXQBASE: 15192bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1520e9f186e5SPeter A. G. Crosthwaite break; 1521c755c943SLuc Michel case R_RECEIVE_Q1_PTR ... R_RECEIVE_Q7_PTR: 1522c755c943SLuc Michel s->rx_desc_addr[offset - R_RECEIVE_Q1_PTR + 1] = val; 152367101725SAlistair Francis break; 1524c755c943SLuc Michel case R_TXQBASE: 15252bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1526e9f186e5SPeter A. G. Crosthwaite break; 1527c755c943SLuc Michel case R_TRANSMIT_Q1_PTR ... R_TRANSMIT_Q7_PTR: 1528c755c943SLuc Michel s->tx_desc_addr[offset - R_TRANSMIT_Q1_PTR + 1] = val; 152967101725SAlistair Francis break; 1530c755c943SLuc Michel case R_RXSTATUS: 1531e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1532e9f186e5SPeter A. G. Crosthwaite break; 1533c755c943SLuc Michel case R_IER: 1534c755c943SLuc Michel s->regs[R_IMR] &= ~val; 1535e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1536e9f186e5SPeter A. G. Crosthwaite break; 1537c755c943SLuc Michel case R_JUMBO_MAX_LEN: 1538c755c943SLuc Michel s->regs[R_JUMBO_MAX_LEN] = val & MAX_JUMBO_FRAME_SIZE_MASK; 15397ca151c3SSai Pavan Boddu break; 1540c755c943SLuc Michel case R_INT_Q1_ENABLE ... R_INT_Q7_ENABLE: 1541c755c943SLuc Michel s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_ENABLE] &= ~val; 154267101725SAlistair Francis gem_update_int_status(s); 154367101725SAlistair Francis break; 1544c755c943SLuc Michel case R_IDR: 1545c755c943SLuc Michel s->regs[R_IMR] |= val; 1546e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1547e9f186e5SPeter A. G. Crosthwaite break; 1548c755c943SLuc Michel case R_INT_Q1_DISABLE ... R_INT_Q7_DISABLE: 1549c755c943SLuc Michel s->regs[R_INT_Q1_MASK + offset - R_INT_Q1_DISABLE] |= val; 155067101725SAlistair Francis gem_update_int_status(s); 155167101725SAlistair Francis break; 1552c755c943SLuc Michel case R_SPADDR1LO: 1553c755c943SLuc Michel case R_SPADDR2LO: 1554c755c943SLuc Michel case R_SPADDR3LO: 1555c755c943SLuc Michel case R_SPADDR4LO: 1556c755c943SLuc Michel s->sar_active[(offset - R_SPADDR1LO) / 2] = false; 155764eb9301SPeter Crosthwaite break; 1558c755c943SLuc Michel case R_SPADDR1HI: 1559c755c943SLuc Michel case R_SPADDR2HI: 1560c755c943SLuc Michel case R_SPADDR3HI: 1561c755c943SLuc Michel case R_SPADDR4HI: 1562c755c943SLuc Michel s->sar_active[(offset - R_SPADDR1HI) / 2] = true; 156364eb9301SPeter Crosthwaite break; 1564c755c943SLuc Michel case R_PHYMNTNC: 1565e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1566e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1567e9f186e5SPeter A. G. Crosthwaite 1568e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 1569dfc38879SBin Meng if (phy_addr == s->phy_addr) { 1570e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1571e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1572e9f186e5SPeter A. G. Crosthwaite } 1573e9f186e5SPeter A. G. Crosthwaite } 1574e9f186e5SPeter A. G. Crosthwaite break; 1575e9f186e5SPeter A. G. Crosthwaite } 1576e9f186e5SPeter A. G. Crosthwaite 1577e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1578e9f186e5SPeter A. G. Crosthwaite } 1579e9f186e5SPeter A. G. Crosthwaite 1580e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1581e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1582e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1583e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1584e9f186e5SPeter A. G. Crosthwaite }; 1585e9f186e5SPeter A. G. Crosthwaite 15864e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1587e9f186e5SPeter A. G. Crosthwaite { 158867101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc); 158967101725SAlistair Francis 1590e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 159167101725SAlistair Francis phy_update_link(s); 159267101725SAlistair Francis gem_update_int_status(s); 1593e9f186e5SPeter A. G. Crosthwaite } 1594e9f186e5SPeter A. G. Crosthwaite 1595e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1596f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1597e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1598e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1599e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1600e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1601e9f186e5SPeter A. G. Crosthwaite }; 1602e9f186e5SPeter A. G. Crosthwaite 1603bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1604e9f186e5SPeter A. G. Crosthwaite { 1605448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 160667101725SAlistair Francis int i; 1607e9f186e5SPeter A. G. Crosthwaite 160884aec8efSEdgar E. Iglesias address_space_init(&s->dma_as, 160984aec8efSEdgar E. Iglesias s->dma_mr ? s->dma_mr : get_system_memory(), "dma"); 161084aec8efSEdgar E. Iglesias 16112bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 16122bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 16132bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 16142bf57f73SAlistair Francis s->num_priority_queues); 16152bf57f73SAlistair Francis return; 1616e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1617e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1618e8e49943SAlistair Francis s->num_type1_screeners); 1619e8e49943SAlistair Francis return; 1620e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1621e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1622e8e49943SAlistair Francis s->num_type2_screeners); 1623e8e49943SAlistair Francis return; 16242bf57f73SAlistair Francis } 16252bf57f73SAlistair Francis 162667101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 162767101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]); 162867101725SAlistair Francis } 1629bcb39a65SAlistair Francis 1630bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1631bcb39a65SAlistair Francis 1632bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1633bcb39a65SAlistair Francis object_get_typename(OBJECT(dev)), dev->id, s); 16347ca151c3SSai Pavan Boddu 16357ca151c3SSai Pavan Boddu if (s->jumbo_max_len > MAX_FRAME_SIZE) { 16367ca151c3SSai Pavan Boddu error_setg(errp, "jumbo-max-len is greater than %d", 16377ca151c3SSai Pavan Boddu MAX_FRAME_SIZE); 16387ca151c3SSai Pavan Boddu return; 16397ca151c3SSai Pavan Boddu } 1640bcb39a65SAlistair Francis } 1641bcb39a65SAlistair Francis 1642bcb39a65SAlistair Francis static void gem_init(Object *obj) 1643bcb39a65SAlistair Francis { 1644bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1645bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1646bcb39a65SAlistair Francis 1647e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1648e9f186e5SPeter A. G. Crosthwaite 1649e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1650eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1651eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1652e9f186e5SPeter A. G. Crosthwaite 1653bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 1654e9f186e5SPeter A. G. Crosthwaite } 1655e9f186e5SPeter A. G. Crosthwaite 1656e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1657e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1658e8e49943SAlistair Francis .version_id = 4, 1659e8e49943SAlistair Francis .minimum_version_id = 4, 1660e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1661448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1662448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1663448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 16642bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 16652bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 16662bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 16672bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1668448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 166917cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1670e9f186e5SPeter A. G. Crosthwaite } 1671e9f186e5SPeter A. G. Crosthwaite }; 1672e9f186e5SPeter A. G. Crosthwaite 1673e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1674448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 1675a5517666SAlistair Francis DEFINE_PROP_UINT32("revision", CadenceGEMState, revision, 1676a5517666SAlistair Francis GEM_MODID_VALUE), 167764ac1363SBin Meng DEFINE_PROP_UINT8("phy-addr", CadenceGEMState, phy_addr, BOARD_PHY_ADDRESS), 16782bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 16792bf57f73SAlistair Francis num_priority_queues, 1), 1680e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1681e8e49943SAlistair Francis num_type1_screeners, 4), 1682e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1683e8e49943SAlistair Francis num_type2_screeners, 4), 16847ca151c3SSai Pavan Boddu DEFINE_PROP_UINT16("jumbo-max-len", CadenceGEMState, 16857ca151c3SSai Pavan Boddu jumbo_max_len, 10240), 168608d45942SPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", CadenceGEMState, dma_mr, 168708d45942SPhilippe Mathieu-Daudé TYPE_MEMORY_REGION, MemoryRegion *), 1688e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1689e9f186e5SPeter A. G. Crosthwaite }; 1690e9f186e5SPeter A. G. Crosthwaite 1691e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1692e9f186e5SPeter A. G. Crosthwaite { 1693e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1694e9f186e5SPeter A. G. Crosthwaite 1695bcb39a65SAlistair Francis dc->realize = gem_realize; 16964f67d30bSMarc-André Lureau device_class_set_props(dc, gem_properties); 1697e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1698e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1699e9f186e5SPeter A. G. Crosthwaite } 1700e9f186e5SPeter A. G. Crosthwaite 17018c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1702318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1703e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1704448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1705bcb39a65SAlistair Francis .instance_init = gem_init, 1706318643beSAndreas Färber .class_init = gem_class_init, 1707e9f186e5SPeter A. G. Crosthwaite }; 1708e9f186e5SPeter A. G. Crosthwaite 1709e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1710e9f186e5SPeter A. G. Crosthwaite { 1711e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1712e9f186e5SPeter A. G. Crosthwaite } 1713e9f186e5SPeter A. G. Crosthwaite 1714e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1715