1e9f186e5SPeter A. G. Crosthwaite /* 2116d5546SPeter Crosthwaite * QEMU Cadence GEM emulation 3e9f186e5SPeter A. G. Crosthwaite * 4e9f186e5SPeter A. G. Crosthwaite * Copyright (c) 2011 Xilinx, Inc. 5e9f186e5SPeter A. G. Crosthwaite * 6e9f186e5SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 7e9f186e5SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 8e9f186e5SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 9e9f186e5SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10e9f186e5SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 11e9f186e5SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 12e9f186e5SPeter A. G. Crosthwaite * 13e9f186e5SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 14e9f186e5SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 15e9f186e5SPeter A. G. Crosthwaite * 16e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17e9f186e5SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18e9f186e5SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19e9f186e5SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20e9f186e5SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21e9f186e5SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22e9f186e5SPeter A. G. Crosthwaite * THE SOFTWARE. 23e9f186e5SPeter A. G. Crosthwaite */ 24e9f186e5SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 26e9f186e5SPeter A. G. Crosthwaite #include <zlib.h> /* For crc32 */ 27e9f186e5SPeter A. G. Crosthwaite 28f49856d4SPeter Crosthwaite #include "hw/net/cadence_gem.h" 292bf57f73SAlistair Francis #include "qapi/error.h" 30e8e49943SAlistair Francis #include "qemu/log.h" 31e9f186e5SPeter A. G. Crosthwaite #include "net/checksum.h" 32e9f186e5SPeter A. G. Crosthwaite 33e9f186e5SPeter A. G. Crosthwaite #ifdef CADENCE_GEM_ERR_DEBUG 34e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 35e9f186e5SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 36e9f186e5SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 37e9f186e5SPeter A. G. Crosthwaite } while (0); 38e9f186e5SPeter A. G. Crosthwaite #else 39e9f186e5SPeter A. G. Crosthwaite #define DB_PRINT(...) 40e9f186e5SPeter A. G. Crosthwaite #endif 41e9f186e5SPeter A. G. Crosthwaite 42e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL (0x00000000/4) /* Network Control reg */ 43e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG (0x00000004/4) /* Network Config reg */ 44e9f186e5SPeter A. G. Crosthwaite #define GEM_NWSTATUS (0x00000008/4) /* Network Status reg */ 45e9f186e5SPeter A. G. Crosthwaite #define GEM_USERIO (0x0000000C/4) /* User IO reg */ 46e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG (0x00000010/4) /* DMA Control reg */ 47e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS (0x00000014/4) /* TX Status reg */ 48e9f186e5SPeter A. G. Crosthwaite #define GEM_RXQBASE (0x00000018/4) /* RX Q Base address reg */ 49e9f186e5SPeter A. G. Crosthwaite #define GEM_TXQBASE (0x0000001C/4) /* TX Q Base address reg */ 50e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS (0x00000020/4) /* RX Status reg */ 51e9f186e5SPeter A. G. Crosthwaite #define GEM_ISR (0x00000024/4) /* Interrupt Status reg */ 52e9f186e5SPeter A. G. Crosthwaite #define GEM_IER (0x00000028/4) /* Interrupt Enable reg */ 53e9f186e5SPeter A. G. Crosthwaite #define GEM_IDR (0x0000002C/4) /* Interrupt Disable reg */ 54e9f186e5SPeter A. G. Crosthwaite #define GEM_IMR (0x00000030/4) /* Interrupt Mask reg */ 553048ed6aSPeter Crosthwaite #define GEM_PHYMNTNC (0x00000034/4) /* Phy Maintenance reg */ 56e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSE (0x00000038/4) /* RX Pause Time reg */ 57e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSE (0x0000003C/4) /* TX Pause Time reg */ 58e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPARTIALSF (0x00000040/4) /* TX Partial Store and Forward */ 59e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPARTIALSF (0x00000044/4) /* RX Partial Store and Forward */ 60e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHLO (0x00000080/4) /* Hash Low address reg */ 61e9f186e5SPeter A. G. Crosthwaite #define GEM_HASHHI (0x00000084/4) /* Hash High address reg */ 62e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1LO (0x00000088/4) /* Specific addr 1 low reg */ 63e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR1HI (0x0000008C/4) /* Specific addr 1 high reg */ 64e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2LO (0x00000090/4) /* Specific addr 2 low reg */ 65e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR2HI (0x00000094/4) /* Specific addr 2 high reg */ 66e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3LO (0x00000098/4) /* Specific addr 3 low reg */ 67e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR3HI (0x0000009C/4) /* Specific addr 3 high reg */ 68e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4LO (0x000000A0/4) /* Specific addr 4 low reg */ 69e9f186e5SPeter A. G. Crosthwaite #define GEM_SPADDR4HI (0x000000A4/4) /* Specific addr 4 high reg */ 70e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH1 (0x000000A8/4) /* Type ID1 Match reg */ 71e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH2 (0x000000AC/4) /* Type ID2 Match reg */ 72e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH3 (0x000000B0/4) /* Type ID3 Match reg */ 73e9f186e5SPeter A. G. Crosthwaite #define GEM_TIDMATCH4 (0x000000B4/4) /* Type ID4 Match reg */ 74e9f186e5SPeter A. G. Crosthwaite #define GEM_WOLAN (0x000000B8/4) /* Wake on LAN reg */ 75e9f186e5SPeter A. G. Crosthwaite #define GEM_IPGSTRETCH (0x000000BC/4) /* IPG Stretch reg */ 76e9f186e5SPeter A. G. Crosthwaite #define GEM_SVLAN (0x000000C0/4) /* Stacked VLAN reg */ 77e9f186e5SPeter A. G. Crosthwaite #define GEM_MODID (0x000000FC/4) /* Module ID reg */ 78e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXLO (0x00000100/4) /* Octects transmitted Low reg */ 79e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTTXHI (0x00000104/4) /* Octects transmitted High reg */ 80e9f186e5SPeter A. G. Crosthwaite #define GEM_TXCNT (0x00000108/4) /* Error-free Frames transmitted */ 81e9f186e5SPeter A. G. Crosthwaite #define GEM_TXBCNT (0x0000010C/4) /* Error-free Broadcast Frames */ 82e9f186e5SPeter A. G. Crosthwaite #define GEM_TXMCNT (0x00000110/4) /* Error-free Multicast Frame */ 83e9f186e5SPeter A. G. Crosthwaite #define GEM_TXPAUSECNT (0x00000114/4) /* Pause Frames Transmitted */ 84e9f186e5SPeter A. G. Crosthwaite #define GEM_TX64CNT (0x00000118/4) /* Error-free 64 TX */ 85e9f186e5SPeter A. G. Crosthwaite #define GEM_TX65CNT (0x0000011C/4) /* Error-free 65-127 TX */ 86e9f186e5SPeter A. G. Crosthwaite #define GEM_TX128CNT (0x00000120/4) /* Error-free 128-255 TX */ 87e9f186e5SPeter A. G. Crosthwaite #define GEM_TX256CNT (0x00000124/4) /* Error-free 256-511 */ 88e9f186e5SPeter A. G. Crosthwaite #define GEM_TX512CNT (0x00000128/4) /* Error-free 512-1023 TX */ 89e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1024CNT (0x0000012C/4) /* Error-free 1024-1518 TX */ 90e9f186e5SPeter A. G. Crosthwaite #define GEM_TX1519CNT (0x00000130/4) /* Error-free larger than 1519 TX */ 91e9f186e5SPeter A. G. Crosthwaite #define GEM_TXURUNCNT (0x00000134/4) /* TX under run error counter */ 92e9f186e5SPeter A. G. Crosthwaite #define GEM_SINGLECOLLCNT (0x00000138/4) /* Single Collision Frames */ 93e9f186e5SPeter A. G. Crosthwaite #define GEM_MULTCOLLCNT (0x0000013C/4) /* Multiple Collision Frames */ 94e9f186e5SPeter A. G. Crosthwaite #define GEM_EXCESSCOLLCNT (0x00000140/4) /* Excessive Collision Frames */ 95e9f186e5SPeter A. G. Crosthwaite #define GEM_LATECOLLCNT (0x00000144/4) /* Late Collision Frames */ 96e9f186e5SPeter A. G. Crosthwaite #define GEM_DEFERTXCNT (0x00000148/4) /* Deferred Transmission Frames */ 97e9f186e5SPeter A. G. Crosthwaite #define GEM_CSENSECNT (0x0000014C/4) /* Carrier Sense Error Counter */ 98e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXLO (0x00000150/4) /* Octects Received register Low */ 99e9f186e5SPeter A. G. Crosthwaite #define GEM_OCTRXHI (0x00000154/4) /* Octects Received register High */ 100e9f186e5SPeter A. G. Crosthwaite #define GEM_RXCNT (0x00000158/4) /* Error-free Frames Received */ 101e9f186e5SPeter A. G. Crosthwaite #define GEM_RXBROADCNT (0x0000015C/4) /* Error-free Broadcast Frames RX */ 102e9f186e5SPeter A. G. Crosthwaite #define GEM_RXMULTICNT (0x00000160/4) /* Error-free Multicast Frames RX */ 103e9f186e5SPeter A. G. Crosthwaite #define GEM_RXPAUSECNT (0x00000164/4) /* Pause Frames Received Counter */ 104e9f186e5SPeter A. G. Crosthwaite #define GEM_RX64CNT (0x00000168/4) /* Error-free 64 byte Frames RX */ 105e9f186e5SPeter A. G. Crosthwaite #define GEM_RX65CNT (0x0000016C/4) /* Error-free 65-127B Frames RX */ 106e9f186e5SPeter A. G. Crosthwaite #define GEM_RX128CNT (0x00000170/4) /* Error-free 128-255B Frames RX */ 107e9f186e5SPeter A. G. Crosthwaite #define GEM_RX256CNT (0x00000174/4) /* Error-free 256-512B Frames RX */ 108e9f186e5SPeter A. G. Crosthwaite #define GEM_RX512CNT (0x00000178/4) /* Error-free 512-1023B Frames RX */ 109e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1024CNT (0x0000017C/4) /* Error-free 1024-1518B Frames RX */ 110e9f186e5SPeter A. G. Crosthwaite #define GEM_RX1519CNT (0x00000180/4) /* Error-free 1519-max Frames RX */ 111e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUNDERCNT (0x00000184/4) /* Undersize Frames Received */ 112e9f186e5SPeter A. G. Crosthwaite #define GEM_RXOVERCNT (0x00000188/4) /* Oversize Frames Received */ 113e9f186e5SPeter A. G. Crosthwaite #define GEM_RXJABCNT (0x0000018C/4) /* Jabbers Received Counter */ 114e9f186e5SPeter A. G. Crosthwaite #define GEM_RXFCSCNT (0x00000190/4) /* Frame Check seq. Error Counter */ 115e9f186e5SPeter A. G. Crosthwaite #define GEM_RXLENERRCNT (0x00000194/4) /* Length Field Error Counter */ 116e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSYMERRCNT (0x00000198/4) /* Symbol Error Counter */ 117e9f186e5SPeter A. G. Crosthwaite #define GEM_RXALIGNERRCNT (0x0000019C/4) /* Alignment Error Counter */ 118e9f186e5SPeter A. G. Crosthwaite #define GEM_RXRSCERRCNT (0x000001A0/4) /* Receive Resource Error Counter */ 119e9f186e5SPeter A. G. Crosthwaite #define GEM_RXORUNCNT (0x000001A4/4) /* Receive Overrun Counter */ 120e9f186e5SPeter A. G. Crosthwaite #define GEM_RXIPCSERRCNT (0x000001A8/4) /* IP header Checksum Error Counter */ 121e9f186e5SPeter A. G. Crosthwaite #define GEM_RXTCPCCNT (0x000001AC/4) /* TCP Checksum Error Counter */ 122e9f186e5SPeter A. G. Crosthwaite #define GEM_RXUDPCCNT (0x000001B0/4) /* UDP Checksum Error Counter */ 123e9f186e5SPeter A. G. Crosthwaite 124e9f186e5SPeter A. G. Crosthwaite #define GEM_1588S (0x000001D0/4) /* 1588 Timer Seconds */ 125e9f186e5SPeter A. G. Crosthwaite #define GEM_1588NS (0x000001D4/4) /* 1588 Timer Nanoseconds */ 126e9f186e5SPeter A. G. Crosthwaite #define GEM_1588ADJ (0x000001D8/4) /* 1588 Timer Adjust */ 127e9f186e5SPeter A. G. Crosthwaite #define GEM_1588INC (0x000001DC/4) /* 1588 Timer Increment */ 128e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXS (0x000001E0/4) /* PTP Event Frame Transmitted (s) */ 129e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPETXNS (0x000001E4/4) /* PTP Event Frame Transmitted (ns) */ 130e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXS (0x000001E8/4) /* PTP Event Frame Received (s) */ 131e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPERXNS (0x000001EC/4) /* PTP Event Frame Received (ns) */ 132e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXS (0x000001E0/4) /* PTP Peer Frame Transmitted (s) */ 133e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPTXNS (0x000001E4/4) /* PTP Peer Frame Transmitted (ns) */ 134e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXS (0x000001E8/4) /* PTP Peer Frame Received (s) */ 135e9f186e5SPeter A. G. Crosthwaite #define GEM_PTPPRXNS (0x000001EC/4) /* PTP Peer Frame Received (ns) */ 136e9f186e5SPeter A. G. Crosthwaite 137e9f186e5SPeter A. G. Crosthwaite /* Design Configuration Registers */ 138e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF (0x00000280/4) 139e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF2 (0x00000284/4) 140e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF3 (0x00000288/4) 141e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF4 (0x0000028C/4) 142e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF5 (0x00000290/4) 143e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF6 (0x00000294/4) 144e9f186e5SPeter A. G. Crosthwaite #define GEM_DESCONF7 (0x00000298/4) 145e9f186e5SPeter A. G. Crosthwaite 14667101725SAlistair Francis #define GEM_INT_Q1_STATUS (0x00000400 / 4) 14767101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 14867101725SAlistair Francis 14967101725SAlistair Francis #define GEM_TRANSMIT_Q1_PTR (0x00000440 / 4) 15079b2ac8fSAlistair Francis #define GEM_TRANSMIT_Q7_PTR (GEM_TRANSMIT_Q1_PTR + 6) 15167101725SAlistair Francis 15267101725SAlistair Francis #define GEM_RECEIVE_Q1_PTR (0x00000480 / 4) 15379b2ac8fSAlistair Francis #define GEM_RECEIVE_Q7_PTR (GEM_RECEIVE_Q1_PTR + 6) 15467101725SAlistair Francis 15567101725SAlistair Francis #define GEM_INT_Q1_ENABLE (0x00000600 / 4) 15667101725SAlistair Francis #define GEM_INT_Q7_ENABLE (GEM_INT_Q1_ENABLE + 6) 15767101725SAlistair Francis 15867101725SAlistair Francis #define GEM_INT_Q1_DISABLE (0x00000620 / 4) 15967101725SAlistair Francis #define GEM_INT_Q7_DISABLE (GEM_INT_Q1_DISABLE + 6) 16067101725SAlistair Francis 16167101725SAlistair Francis #define GEM_INT_Q1_MASK (0x00000640 / 4) 16267101725SAlistair Francis #define GEM_INT_Q7_MASK (GEM_INT_Q1_MASK + 6) 16367101725SAlistair Francis 164e8e49943SAlistair Francis #define GEM_SCREENING_TYPE1_REGISTER_0 (0x00000500 / 4) 165e8e49943SAlistair Francis 166e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_ENABLE (1 << 29) 167e8e49943SAlistair Francis #define GEM_ST1R_DSTC_ENABLE (1 << 28) 168e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_SHIFT (12) 169e8e49943SAlistair Francis #define GEM_ST1R_UDP_PORT_MATCH_WIDTH (27 - GEM_ST1R_UDP_PORT_MATCH_SHIFT + 1) 170e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_SHIFT (4) 171e8e49943SAlistair Francis #define GEM_ST1R_DSTC_MATCH_WIDTH (11 - GEM_ST1R_DSTC_MATCH_SHIFT + 1) 172e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_SHIFT (0) 173e8e49943SAlistair Francis #define GEM_ST1R_QUEUE_WIDTH (3 - GEM_ST1R_QUEUE_SHIFT + 1) 174e8e49943SAlistair Francis 175e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_REGISTER_0 (0x00000540 / 4) 176e8e49943SAlistair Francis 177e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_ENABLE (1 << 18) 178e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_A_SHIFT (13) 179e8e49943SAlistair Francis #define GEM_ST2R_COMPARE_WIDTH (17 - GEM_ST2R_COMPARE_A_SHIFT + 1) 180e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_ENABLE (1 << 12) 181e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_SHIFT (9) 182e8e49943SAlistair Francis #define GEM_ST2R_ETHERTYPE_INDEX_WIDTH (11 - GEM_ST2R_ETHERTYPE_INDEX_SHIFT \ 183e8e49943SAlistair Francis + 1) 184e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_SHIFT (0) 185e8e49943SAlistair Francis #define GEM_ST2R_QUEUE_WIDTH (3 - GEM_ST2R_QUEUE_SHIFT + 1) 186e8e49943SAlistair Francis 187e8e49943SAlistair Francis #define GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 (0x000006e0 / 4) 188e8e49943SAlistair Francis #define GEM_TYPE2_COMPARE_0_WORD_0 (0x00000700 / 4) 189e8e49943SAlistair Francis 190e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_SHIFT (7) 191e8e49943SAlistair Francis #define GEM_T2CW1_COMPARE_OFFSET_WIDTH (8 - GEM_T2CW1_COMPARE_OFFSET_SHIFT + 1) 192e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_SHIFT (0) 193e8e49943SAlistair Francis #define GEM_T2CW1_OFFSET_VALUE_WIDTH (6 - GEM_T2CW1_OFFSET_VALUE_SHIFT + 1) 194e8e49943SAlistair Francis 195e9f186e5SPeter A. G. Crosthwaite /*****************************************/ 196e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXSTART 0x00000200 /* Transmit Enable */ 197e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_TXENA 0x00000008 /* Transmit Enable */ 198e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_RXENA 0x00000004 /* Receive Enable */ 199e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCTRL_LOCALLOOP 0x00000002 /* Local Loopback */ 200e9f186e5SPeter A. G. Crosthwaite 201e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_STRIP_FCS 0x00020000 /* Strip FCS field */ 2023048ed6aSPeter Crosthwaite #define GEM_NWCFG_LERR_DISC 0x00010000 /* Discard RX frames with len err */ 203e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_M 0x0000C000 /* Receive buffer offset mask */ 204e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BUFF_OFST_S 14 /* Receive buffer offset shift */ 205e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_UCAST_HASH 0x00000080 /* accept unicast if hash match */ 206e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_MCAST_HASH 0x00000040 /* accept multicast if hash match */ 207e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_BCAST_REJ 0x00000020 /* Reject broadcast packets */ 208e9f186e5SPeter A. G. Crosthwaite #define GEM_NWCFG_PROMISC 0x00000010 /* Accept all packets */ 209e9f186e5SPeter A. G. Crosthwaite 2102801339fSSai Pavan Boddu #define GEM_DMACFG_RBUFSZ_M 0x00FF0000 /* DMA RX Buffer Size mask */ 211e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_S 16 /* DMA RX Buffer Size shift */ 212e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_RBUFSZ_MUL 64 /* DMA RX Buffer Size multiplier */ 213e9f186e5SPeter A. G. Crosthwaite #define GEM_DMACFG_TXCSUM_OFFL 0x00000800 /* Transmit checksum offload */ 214e9f186e5SPeter A. G. Crosthwaite 215e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_TXCMPL 0x00000020 /* Transmit Complete */ 216e9f186e5SPeter A. G. Crosthwaite #define GEM_TXSTATUS_USED 0x00000001 /* sw owned descriptor encountered */ 217e9f186e5SPeter A. G. Crosthwaite 218e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_FRMRCVD 0x00000002 /* Frame received */ 219e9f186e5SPeter A. G. Crosthwaite #define GEM_RXSTATUS_NOBUF 0x00000001 /* Buffer unavailable */ 220e9f186e5SPeter A. G. Crosthwaite 221e9f186e5SPeter A. G. Crosthwaite /* GEM_ISR GEM_IER GEM_IDR GEM_IMR */ 222e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXCMPL 0x00000080 /* Transmit Complete */ 223e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_TXUSED 0x00000008 224e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXUSED 0x00000004 225e9f186e5SPeter A. G. Crosthwaite #define GEM_INT_RXCMPL 0x00000002 226e9f186e5SPeter A. G. Crosthwaite 227e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_R 0x20000000 /* read operation */ 228e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_OP_W 0x10000000 /* write operation */ 229e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR 0x0F800000 /* Address bits */ 230e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_ADDR_SHFT 23 231e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG 0x007C0000 /* register bits */ 232e9f186e5SPeter A. G. Crosthwaite #define GEM_PHYMNTNC_REG_SHIFT 18 233e9f186e5SPeter A. G. Crosthwaite 234e9f186e5SPeter A. G. Crosthwaite /* Marvell PHY definitions */ 235e9f186e5SPeter A. G. Crosthwaite #define BOARD_PHY_ADDRESS 23 /* PHY address we will emulate a device at */ 236e9f186e5SPeter A. G. Crosthwaite 237e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL 0 238e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS 1 239e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID1 2 240e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYID2 3 241e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGADV 4 242e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPABIL 5 243e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_ANEGEXP 6 244e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_NEXTP 7 245e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LINKPNEXTP 8 246e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_100BTCTRL 9 247e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_1000BTSTAT 10 248e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXTSTAT 15 249e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_CTL 16 250e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_PHYSPCFC_ST 17 251e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_EN 18 252e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST 19 253e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL 20 254e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_RXERR 21 255e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EACD 22 256e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED 24 257e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_LED_OVRD 25 258e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_CTL2 26 259e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_EXT_PHYSPCFC_ST 27 260e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CABLE_DIAG 28 261e9f186e5SPeter A. G. Crosthwaite 262e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_RST 0x8000 263e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_LOOP 0x4000 264e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_CONTROL_ANEG 0x1000 265e9f186e5SPeter A. G. Crosthwaite 266e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_LINK 0x0004 267e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_STATUS_ANEGCMPL 0x0020 268e9f186e5SPeter A. G. Crosthwaite 269e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ANEGCMPL 0x0800 270e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_LINKC 0x0400 271e9f186e5SPeter A. G. Crosthwaite #define PHY_REG_INT_ST_ENERGY 0x0010 272e9f186e5SPeter A. G. Crosthwaite 273e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 27463af1e0cSPeter Crosthwaite #define GEM_RX_REJECT (-1) 27563af1e0cSPeter Crosthwaite #define GEM_RX_PROMISCUOUS_ACCEPT (-2) 27663af1e0cSPeter Crosthwaite #define GEM_RX_BROADCAST_ACCEPT (-3) 27763af1e0cSPeter Crosthwaite #define GEM_RX_MULTICAST_HASH_ACCEPT (-4) 27863af1e0cSPeter Crosthwaite #define GEM_RX_UNICAST_HASH_ACCEPT (-5) 27963af1e0cSPeter Crosthwaite 28063af1e0cSPeter Crosthwaite #define GEM_RX_SAR_ACCEPT 0 281e9f186e5SPeter A. G. Crosthwaite 282e9f186e5SPeter A. G. Crosthwaite /***********************************************************************/ 283e9f186e5SPeter A. G. Crosthwaite 284e9f186e5SPeter A. G. Crosthwaite #define DESC_1_USED 0x80000000 285e9f186e5SPeter A. G. Crosthwaite #define DESC_1_LENGTH 0x00001FFF 286e9f186e5SPeter A. G. Crosthwaite 287e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_WRAP 0x40000000 288e9f186e5SPeter A. G. Crosthwaite #define DESC_1_TX_LAST 0x00008000 289e9f186e5SPeter A. G. Crosthwaite 290e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_WRAP 0x00000002 291e9f186e5SPeter A. G. Crosthwaite #define DESC_0_RX_OWNERSHIP 0x00000001 292e9f186e5SPeter A. G. Crosthwaite 29363af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_SHIFT 25 29463af1e0cSPeter Crosthwaite #define R_DESC_1_RX_SAR_LENGTH 2 295a03f7429SPeter Crosthwaite #define R_DESC_1_RX_SAR_MATCH (1 << 27) 29663af1e0cSPeter Crosthwaite #define R_DESC_1_RX_UNICAST_HASH (1 << 29) 29763af1e0cSPeter Crosthwaite #define R_DESC_1_RX_MULTICAST_HASH (1 << 30) 29863af1e0cSPeter Crosthwaite #define R_DESC_1_RX_BROADCAST (1 << 31) 29963af1e0cSPeter Crosthwaite 300e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_SOF 0x00004000 301e9f186e5SPeter A. G. Crosthwaite #define DESC_1_RX_EOF 0x00008000 302e9f186e5SPeter A. G. Crosthwaite 303e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_buffer(unsigned *desc) 304e9f186e5SPeter A. G. Crosthwaite { 305e9f186e5SPeter A. G. Crosthwaite return desc[0]; 306e9f186e5SPeter A. G. Crosthwaite } 307e9f186e5SPeter A. G. Crosthwaite 308e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_used(unsigned *desc) 309e9f186e5SPeter A. G. Crosthwaite { 310e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_USED) ? 1 : 0; 311e9f186e5SPeter A. G. Crosthwaite } 312e9f186e5SPeter A. G. Crosthwaite 313e9f186e5SPeter A. G. Crosthwaite static inline void tx_desc_set_used(unsigned *desc) 314e9f186e5SPeter A. G. Crosthwaite { 315e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_USED; 316e9f186e5SPeter A. G. Crosthwaite } 317e9f186e5SPeter A. G. Crosthwaite 318e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_wrap(unsigned *desc) 319e9f186e5SPeter A. G. Crosthwaite { 320e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_WRAP) ? 1 : 0; 321e9f186e5SPeter A. G. Crosthwaite } 322e9f186e5SPeter A. G. Crosthwaite 323e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_last(unsigned *desc) 324e9f186e5SPeter A. G. Crosthwaite { 325e9f186e5SPeter A. G. Crosthwaite return (desc[1] & DESC_1_TX_LAST) ? 1 : 0; 326e9f186e5SPeter A. G. Crosthwaite } 327e9f186e5SPeter A. G. Crosthwaite 328cbdab58dSAlistair Francis static inline void tx_desc_set_last(unsigned *desc) 329cbdab58dSAlistair Francis { 330cbdab58dSAlistair Francis desc[1] |= DESC_1_TX_LAST; 331cbdab58dSAlistair Francis } 332cbdab58dSAlistair Francis 333e9f186e5SPeter A. G. Crosthwaite static inline unsigned tx_desc_get_length(unsigned *desc) 334e9f186e5SPeter A. G. Crosthwaite { 335e9f186e5SPeter A. G. Crosthwaite return desc[1] & DESC_1_LENGTH; 336e9f186e5SPeter A. G. Crosthwaite } 337e9f186e5SPeter A. G. Crosthwaite 33867101725SAlistair Francis static inline void print_gem_tx_desc(unsigned *desc, uint8_t queue) 339e9f186e5SPeter A. G. Crosthwaite { 34067101725SAlistair Francis DB_PRINT("TXDESC (queue %" PRId8 "):\n", queue); 341e9f186e5SPeter A. G. Crosthwaite DB_PRINT("bufaddr: 0x%08x\n", *desc); 342e9f186e5SPeter A. G. Crosthwaite DB_PRINT("used_hw: %d\n", tx_desc_get_used(desc)); 343e9f186e5SPeter A. G. Crosthwaite DB_PRINT("wrap: %d\n", tx_desc_get_wrap(desc)); 344e9f186e5SPeter A. G. Crosthwaite DB_PRINT("last: %d\n", tx_desc_get_last(desc)); 345e9f186e5SPeter A. G. Crosthwaite DB_PRINT("length: %d\n", tx_desc_get_length(desc)); 346e9f186e5SPeter A. G. Crosthwaite } 347e9f186e5SPeter A. G. Crosthwaite 348e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_buffer(unsigned *desc) 349e9f186e5SPeter A. G. Crosthwaite { 350e9f186e5SPeter A. G. Crosthwaite return desc[0] & ~0x3UL; 351e9f186e5SPeter A. G. Crosthwaite } 352e9f186e5SPeter A. G. Crosthwaite 353e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_wrap(unsigned *desc) 354e9f186e5SPeter A. G. Crosthwaite { 355e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_WRAP ? 1 : 0; 356e9f186e5SPeter A. G. Crosthwaite } 357e9f186e5SPeter A. G. Crosthwaite 358e9f186e5SPeter A. G. Crosthwaite static inline unsigned rx_desc_get_ownership(unsigned *desc) 359e9f186e5SPeter A. G. Crosthwaite { 360e9f186e5SPeter A. G. Crosthwaite return desc[0] & DESC_0_RX_OWNERSHIP ? 1 : 0; 361e9f186e5SPeter A. G. Crosthwaite } 362e9f186e5SPeter A. G. Crosthwaite 363e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_ownership(unsigned *desc) 364e9f186e5SPeter A. G. Crosthwaite { 365e9f186e5SPeter A. G. Crosthwaite desc[0] |= DESC_0_RX_OWNERSHIP; 366e9f186e5SPeter A. G. Crosthwaite } 367e9f186e5SPeter A. G. Crosthwaite 368e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_sof(unsigned *desc) 369e9f186e5SPeter A. G. Crosthwaite { 370e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_SOF; 371e9f186e5SPeter A. G. Crosthwaite } 372e9f186e5SPeter A. G. Crosthwaite 373e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_eof(unsigned *desc) 374e9f186e5SPeter A. G. Crosthwaite { 375e9f186e5SPeter A. G. Crosthwaite desc[1] |= DESC_1_RX_EOF; 376e9f186e5SPeter A. G. Crosthwaite } 377e9f186e5SPeter A. G. Crosthwaite 378e9f186e5SPeter A. G. Crosthwaite static inline void rx_desc_set_length(unsigned *desc, unsigned len) 379e9f186e5SPeter A. G. Crosthwaite { 380e9f186e5SPeter A. G. Crosthwaite desc[1] &= ~DESC_1_LENGTH; 381e9f186e5SPeter A. G. Crosthwaite desc[1] |= len; 382e9f186e5SPeter A. G. Crosthwaite } 383e9f186e5SPeter A. G. Crosthwaite 38463af1e0cSPeter Crosthwaite static inline void rx_desc_set_broadcast(unsigned *desc) 38563af1e0cSPeter Crosthwaite { 38663af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_BROADCAST; 38763af1e0cSPeter Crosthwaite } 38863af1e0cSPeter Crosthwaite 38963af1e0cSPeter Crosthwaite static inline void rx_desc_set_unicast_hash(unsigned *desc) 39063af1e0cSPeter Crosthwaite { 39163af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_UNICAST_HASH; 39263af1e0cSPeter Crosthwaite } 39363af1e0cSPeter Crosthwaite 39463af1e0cSPeter Crosthwaite static inline void rx_desc_set_multicast_hash(unsigned *desc) 39563af1e0cSPeter Crosthwaite { 39663af1e0cSPeter Crosthwaite desc[1] |= R_DESC_1_RX_MULTICAST_HASH; 39763af1e0cSPeter Crosthwaite } 39863af1e0cSPeter Crosthwaite 39963af1e0cSPeter Crosthwaite static inline void rx_desc_set_sar(unsigned *desc, int sar_idx) 40063af1e0cSPeter Crosthwaite { 40163af1e0cSPeter Crosthwaite desc[1] = deposit32(desc[1], R_DESC_1_RX_SAR_SHIFT, R_DESC_1_RX_SAR_LENGTH, 40263af1e0cSPeter Crosthwaite sar_idx); 403a03f7429SPeter Crosthwaite desc[1] |= R_DESC_1_RX_SAR_MATCH; 40463af1e0cSPeter Crosthwaite } 40563af1e0cSPeter Crosthwaite 406e9f186e5SPeter A. G. Crosthwaite /* The broadcast MAC address: 0xFFFFFFFFFFFF */ 4076a0a70b0SStefan Weil static const uint8_t broadcast_addr[] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 408e9f186e5SPeter A. G. Crosthwaite 409e9f186e5SPeter A. G. Crosthwaite /* 410e9f186e5SPeter A. G. Crosthwaite * gem_init_register_masks: 411e9f186e5SPeter A. G. Crosthwaite * One time initialization. 412e9f186e5SPeter A. G. Crosthwaite * Set masks to identify which register bits have magical clear properties 413e9f186e5SPeter A. G. Crosthwaite */ 414448f19e2SPeter Crosthwaite static void gem_init_register_masks(CadenceGEMState *s) 415e9f186e5SPeter A. G. Crosthwaite { 416e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are read only */ 417e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_ro[0], 0, sizeof(s->regs_ro)); 418e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWCTRL] = 0xFFF80000; 419e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_NWSTATUS] = 0xFFFFFFFF; 420e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_DMACFG] = 0xFE00F000; 421e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXSTATUS] = 0xFFFFFE08; 422e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXQBASE] = 0x00000003; 423e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_TXQBASE] = 0x00000003; 424e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_RXSTATUS] = 0xFFFFFFF0; 425e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_ISR] = 0xFFFFFFFF; 426e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_IMR] = 0xFFFFFFFF; 427e9f186e5SPeter A. G. Crosthwaite s->regs_ro[GEM_MODID] = 0xFFFFFFFF; 428e9f186e5SPeter A. G. Crosthwaite 429e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are clear on read */ 430e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_rtc[0], 0, sizeof(s->regs_rtc)); 431e9f186e5SPeter A. G. Crosthwaite s->regs_rtc[GEM_ISR] = 0xFFFFFFFF; 432e9f186e5SPeter A. G. Crosthwaite 433e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write 1 to clear */ 434e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_w1c[0], 0, sizeof(s->regs_w1c)); 435e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_TXSTATUS] = 0x000001F7; 436e9f186e5SPeter A. G. Crosthwaite s->regs_w1c[GEM_RXSTATUS] = 0x0000000F; 437e9f186e5SPeter A. G. Crosthwaite 438e9f186e5SPeter A. G. Crosthwaite /* Mask of register bits which are write only */ 439e9f186e5SPeter A. G. Crosthwaite memset(&s->regs_wo[0], 0, sizeof(s->regs_wo)); 440e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_NWCTRL] = 0x00073E60; 441e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IER] = 0x07FFFFFF; 442e9f186e5SPeter A. G. Crosthwaite s->regs_wo[GEM_IDR] = 0x07FFFFFF; 443e9f186e5SPeter A. G. Crosthwaite } 444e9f186e5SPeter A. G. Crosthwaite 445e9f186e5SPeter A. G. Crosthwaite /* 446e9f186e5SPeter A. G. Crosthwaite * phy_update_link: 447e9f186e5SPeter A. G. Crosthwaite * Make the emulated PHY link state match the QEMU "interface" state. 448e9f186e5SPeter A. G. Crosthwaite */ 449448f19e2SPeter Crosthwaite static void phy_update_link(CadenceGEMState *s) 450e9f186e5SPeter A. G. Crosthwaite { 451b356f76dSJason Wang DB_PRINT("down %d\n", qemu_get_queue(s->nic)->link_down); 452e9f186e5SPeter A. G. Crosthwaite 453e9f186e5SPeter A. G. Crosthwaite /* Autonegotiation status mirrors link status. */ 454b356f76dSJason Wang if (qemu_get_queue(s->nic)->link_down) { 455e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] &= ~(PHY_REG_STATUS_ANEGCMPL | 456e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 457e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= PHY_REG_INT_ST_LINKC; 458e9f186e5SPeter A. G. Crosthwaite } else { 459e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= (PHY_REG_STATUS_ANEGCMPL | 460e9f186e5SPeter A. G. Crosthwaite PHY_REG_STATUS_LINK); 461e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_INT_ST] |= (PHY_REG_INT_ST_LINKC | 462e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ANEGCMPL | 463e9f186e5SPeter A. G. Crosthwaite PHY_REG_INT_ST_ENERGY); 464e9f186e5SPeter A. G. Crosthwaite } 465e9f186e5SPeter A. G. Crosthwaite } 466e9f186e5SPeter A. G. Crosthwaite 4674e68f7a0SStefan Hajnoczi static int gem_can_receive(NetClientState *nc) 468e9f186e5SPeter A. G. Crosthwaite { 469448f19e2SPeter Crosthwaite CadenceGEMState *s; 47067101725SAlistair Francis int i; 471e9f186e5SPeter A. G. Crosthwaite 472cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 473e9f186e5SPeter A. G. Crosthwaite 474e9f186e5SPeter A. G. Crosthwaite /* Do nothing if receive is not enabled. */ 475e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_RXENA)) { 4763ae5725fSPeter Crosthwaite if (s->can_rx_state != 1) { 4773ae5725fSPeter Crosthwaite s->can_rx_state = 1; 4783ae5725fSPeter Crosthwaite DB_PRINT("can't receive - no enable\n"); 4793ae5725fSPeter Crosthwaite } 480e9f186e5SPeter A. G. Crosthwaite return 0; 481e9f186e5SPeter A. G. Crosthwaite } 482e9f186e5SPeter A. G. Crosthwaite 48367101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 48467101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[i]) == 1) { 4858202aa53SPeter Crosthwaite if (s->can_rx_state != 2) { 4868202aa53SPeter Crosthwaite s->can_rx_state = 2; 48767101725SAlistair Francis DB_PRINT("can't receive - busy buffer descriptor (q%d) 0x%x\n", 48867101725SAlistair Francis i, s->rx_desc_addr[i]); 4898202aa53SPeter Crosthwaite } 4908202aa53SPeter Crosthwaite return 0; 4918202aa53SPeter Crosthwaite } 49267101725SAlistair Francis } 4938202aa53SPeter Crosthwaite 4943ae5725fSPeter Crosthwaite if (s->can_rx_state != 0) { 4953ae5725fSPeter Crosthwaite s->can_rx_state = 0; 49667101725SAlistair Francis DB_PRINT("can receive\n"); 4973ae5725fSPeter Crosthwaite } 498e9f186e5SPeter A. G. Crosthwaite return 1; 499e9f186e5SPeter A. G. Crosthwaite } 500e9f186e5SPeter A. G. Crosthwaite 501e9f186e5SPeter A. G. Crosthwaite /* 502e9f186e5SPeter A. G. Crosthwaite * gem_update_int_status: 503e9f186e5SPeter A. G. Crosthwaite * Raise or lower interrupt based on current status. 504e9f186e5SPeter A. G. Crosthwaite */ 505448f19e2SPeter Crosthwaite static void gem_update_int_status(CadenceGEMState *s) 506e9f186e5SPeter A. G. Crosthwaite { 50767101725SAlistair Francis int i; 50867101725SAlistair Francis 50967101725SAlistair Francis if ((s->num_priority_queues == 1) && s->regs[GEM_ISR]) { 51067101725SAlistair Francis /* No priority queues, just trigger the interrupt */ 51167101725SAlistair Francis DB_PRINT("asserting int.\n", i); 5122bf57f73SAlistair Francis qemu_set_irq(s->irq[0], 1); 51367101725SAlistair Francis return; 51467101725SAlistair Francis } 51567101725SAlistair Francis 51667101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 51767101725SAlistair Francis if (s->regs[GEM_INT_Q1_STATUS + i]) { 51867101725SAlistair Francis DB_PRINT("asserting int. (q=%d)\n", i); 51967101725SAlistair Francis qemu_set_irq(s->irq[i], 1); 52067101725SAlistair Francis } 521e9f186e5SPeter A. G. Crosthwaite } 522e9f186e5SPeter A. G. Crosthwaite } 523e9f186e5SPeter A. G. Crosthwaite 524e9f186e5SPeter A. G. Crosthwaite /* 525e9f186e5SPeter A. G. Crosthwaite * gem_receive_updatestats: 526e9f186e5SPeter A. G. Crosthwaite * Increment receive statistics. 527e9f186e5SPeter A. G. Crosthwaite */ 528448f19e2SPeter Crosthwaite static void gem_receive_updatestats(CadenceGEMState *s, const uint8_t *packet, 529e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 530e9f186e5SPeter A. G. Crosthwaite { 531e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 532e9f186e5SPeter A. G. Crosthwaite 533e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) received */ 534e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTRXLO]) << 32) | 535e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI]; 536e9f186e5SPeter A. G. Crosthwaite octets += bytes; 537e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXLO] = octets >> 32; 538e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTRXHI] = octets; 539e9f186e5SPeter A. G. Crosthwaite 540e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames received */ 541e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXCNT]++; 542e9f186e5SPeter A. G. Crosthwaite 543e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 544e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 545e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXBROADCNT]++; 546e9f186e5SPeter A. G. Crosthwaite } 547e9f186e5SPeter A. G. Crosthwaite 548e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 549e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 550e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXMULTICNT]++; 551e9f186e5SPeter A. G. Crosthwaite } 552e9f186e5SPeter A. G. Crosthwaite 553e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 554e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX64CNT]++; 555e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 556e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX65CNT]++; 557e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 558e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX128CNT]++; 559e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 560e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX256CNT]++; 561e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 562e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX512CNT]++; 563e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 564e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1024CNT]++; 565e9f186e5SPeter A. G. Crosthwaite } else { 566e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RX1519CNT]++; 567e9f186e5SPeter A. G. Crosthwaite } 568e9f186e5SPeter A. G. Crosthwaite } 569e9f186e5SPeter A. G. Crosthwaite 570e9f186e5SPeter A. G. Crosthwaite /* 571e9f186e5SPeter A. G. Crosthwaite * Get the MAC Address bit from the specified position 572e9f186e5SPeter A. G. Crosthwaite */ 573e9f186e5SPeter A. G. Crosthwaite static unsigned get_bit(const uint8_t *mac, unsigned bit) 574e9f186e5SPeter A. G. Crosthwaite { 575e9f186e5SPeter A. G. Crosthwaite unsigned byte; 576e9f186e5SPeter A. G. Crosthwaite 577e9f186e5SPeter A. G. Crosthwaite byte = mac[bit / 8]; 578e9f186e5SPeter A. G. Crosthwaite byte >>= (bit & 0x7); 579e9f186e5SPeter A. G. Crosthwaite byte &= 1; 580e9f186e5SPeter A. G. Crosthwaite 581e9f186e5SPeter A. G. Crosthwaite return byte; 582e9f186e5SPeter A. G. Crosthwaite } 583e9f186e5SPeter A. G. Crosthwaite 584e9f186e5SPeter A. G. Crosthwaite /* 585e9f186e5SPeter A. G. Crosthwaite * Calculate a GEM MAC Address hash index 586e9f186e5SPeter A. G. Crosthwaite */ 587e9f186e5SPeter A. G. Crosthwaite static unsigned calc_mac_hash(const uint8_t *mac) 588e9f186e5SPeter A. G. Crosthwaite { 589e9f186e5SPeter A. G. Crosthwaite int index_bit, mac_bit; 590e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 591e9f186e5SPeter A. G. Crosthwaite 592e9f186e5SPeter A. G. Crosthwaite hash_index = 0; 593e9f186e5SPeter A. G. Crosthwaite mac_bit = 5; 594e9f186e5SPeter A. G. Crosthwaite for (index_bit = 5; index_bit >= 0; index_bit--) { 595e9f186e5SPeter A. G. Crosthwaite hash_index |= (get_bit(mac, mac_bit) ^ 596e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 6) ^ 597e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 12) ^ 598e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 18) ^ 599e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 24) ^ 600e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 30) ^ 601e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 36) ^ 602e9f186e5SPeter A. G. Crosthwaite get_bit(mac, mac_bit + 42)) << index_bit; 603e9f186e5SPeter A. G. Crosthwaite mac_bit--; 604e9f186e5SPeter A. G. Crosthwaite } 605e9f186e5SPeter A. G. Crosthwaite 606e9f186e5SPeter A. G. Crosthwaite return hash_index; 607e9f186e5SPeter A. G. Crosthwaite } 608e9f186e5SPeter A. G. Crosthwaite 609e9f186e5SPeter A. G. Crosthwaite /* 610e9f186e5SPeter A. G. Crosthwaite * gem_mac_address_filter: 611e9f186e5SPeter A. G. Crosthwaite * Accept or reject this destination address? 612e9f186e5SPeter A. G. Crosthwaite * Returns: 613e9f186e5SPeter A. G. Crosthwaite * GEM_RX_REJECT: reject 61463af1e0cSPeter Crosthwaite * >= 0: Specific address accept (which matched SAR is returned) 61563af1e0cSPeter Crosthwaite * others for various other modes of accept: 61663af1e0cSPeter Crosthwaite * GEM_RM_PROMISCUOUS_ACCEPT, GEM_RX_BROADCAST_ACCEPT, 61763af1e0cSPeter Crosthwaite * GEM_RX_MULTICAST_HASH_ACCEPT or GEM_RX_UNICAST_HASH_ACCEPT 618e9f186e5SPeter A. G. Crosthwaite */ 619448f19e2SPeter Crosthwaite static int gem_mac_address_filter(CadenceGEMState *s, const uint8_t *packet) 620e9f186e5SPeter A. G. Crosthwaite { 621e9f186e5SPeter A. G. Crosthwaite uint8_t *gem_spaddr; 622e9f186e5SPeter A. G. Crosthwaite int i; 623e9f186e5SPeter A. G. Crosthwaite 624e9f186e5SPeter A. G. Crosthwaite /* Promiscuous mode? */ 625e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_PROMISC) { 62663af1e0cSPeter Crosthwaite return GEM_RX_PROMISCUOUS_ACCEPT; 627e9f186e5SPeter A. G. Crosthwaite } 628e9f186e5SPeter A. G. Crosthwaite 629e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 630e9f186e5SPeter A. G. Crosthwaite /* Reject broadcast packets? */ 631e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_BCAST_REJ) { 632e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 633e9f186e5SPeter A. G. Crosthwaite } 63463af1e0cSPeter Crosthwaite return GEM_RX_BROADCAST_ACCEPT; 635e9f186e5SPeter A. G. Crosthwaite } 636e9f186e5SPeter A. G. Crosthwaite 637e9f186e5SPeter A. G. Crosthwaite /* Accept packets -w- hash match? */ 638e9f186e5SPeter A. G. Crosthwaite if ((packet[0] == 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_MCAST_HASH)) || 639e9f186e5SPeter A. G. Crosthwaite (packet[0] != 0x01 && (s->regs[GEM_NWCFG] & GEM_NWCFG_UCAST_HASH))) { 640e9f186e5SPeter A. G. Crosthwaite unsigned hash_index; 641e9f186e5SPeter A. G. Crosthwaite 642e9f186e5SPeter A. G. Crosthwaite hash_index = calc_mac_hash(packet); 643e9f186e5SPeter A. G. Crosthwaite if (hash_index < 32) { 644e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHLO] & (1<<hash_index)) { 64563af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 64663af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 647e9f186e5SPeter A. G. Crosthwaite } 648e9f186e5SPeter A. G. Crosthwaite } else { 649e9f186e5SPeter A. G. Crosthwaite hash_index -= 32; 650e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_HASHHI] & (1<<hash_index)) { 65163af1e0cSPeter Crosthwaite return packet[0] == 0x01 ? GEM_RX_MULTICAST_HASH_ACCEPT : 65263af1e0cSPeter Crosthwaite GEM_RX_UNICAST_HASH_ACCEPT; 653e9f186e5SPeter A. G. Crosthwaite } 654e9f186e5SPeter A. G. Crosthwaite } 655e9f186e5SPeter A. G. Crosthwaite } 656e9f186e5SPeter A. G. Crosthwaite 657e9f186e5SPeter A. G. Crosthwaite /* Check all 4 specific addresses */ 658e9f186e5SPeter A. G. Crosthwaite gem_spaddr = (uint8_t *)&(s->regs[GEM_SPADDR1LO]); 65963af1e0cSPeter Crosthwaite for (i = 3; i >= 0; i--) { 66064eb9301SPeter Crosthwaite if (s->sar_active[i] && !memcmp(packet, gem_spaddr + 8 * i, 6)) { 66163af1e0cSPeter Crosthwaite return GEM_RX_SAR_ACCEPT + i; 662e9f186e5SPeter A. G. Crosthwaite } 663e9f186e5SPeter A. G. Crosthwaite } 664e9f186e5SPeter A. G. Crosthwaite 665e9f186e5SPeter A. G. Crosthwaite /* No address match; reject the packet */ 666e9f186e5SPeter A. G. Crosthwaite return GEM_RX_REJECT; 667e9f186e5SPeter A. G. Crosthwaite } 668e9f186e5SPeter A. G. Crosthwaite 669e8e49943SAlistair Francis /* Figure out which queue the received data should be sent to */ 670e8e49943SAlistair Francis static int get_queue_from_screen(CadenceGEMState *s, uint8_t *rxbuf_ptr, 671e8e49943SAlistair Francis unsigned rxbufsize) 672e8e49943SAlistair Francis { 673e8e49943SAlistair Francis uint32_t reg; 674e8e49943SAlistair Francis bool matched, mismatched; 675e8e49943SAlistair Francis int i, j; 676e8e49943SAlistair Francis 677e8e49943SAlistair Francis for (i = 0; i < s->num_type1_screeners; i++) { 678e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE1_REGISTER_0 + i]; 679e8e49943SAlistair Francis matched = false; 680e8e49943SAlistair Francis mismatched = false; 681e8e49943SAlistair Francis 682e8e49943SAlistair Francis /* Screening is based on UDP Port */ 683e8e49943SAlistair Francis if (reg & GEM_ST1R_UDP_PORT_MATCH_ENABLE) { 684e8e49943SAlistair Francis uint16_t udp_port = rxbuf_ptr[14 + 22] << 8 | rxbuf_ptr[14 + 23]; 685e8e49943SAlistair Francis if (udp_port == extract32(reg, GEM_ST1R_UDP_PORT_MATCH_SHIFT, 686e8e49943SAlistair Francis GEM_ST1R_UDP_PORT_MATCH_WIDTH)) { 687e8e49943SAlistair Francis matched = true; 688e8e49943SAlistair Francis } else { 689e8e49943SAlistair Francis mismatched = true; 690e8e49943SAlistair Francis } 691e8e49943SAlistair Francis } 692e8e49943SAlistair Francis 693e8e49943SAlistair Francis /* Screening is based on DS/TC */ 694e8e49943SAlistair Francis if (reg & GEM_ST1R_DSTC_ENABLE) { 695e8e49943SAlistair Francis uint8_t dscp = rxbuf_ptr[14 + 1]; 696e8e49943SAlistair Francis if (dscp == extract32(reg, GEM_ST1R_DSTC_MATCH_SHIFT, 697e8e49943SAlistair Francis GEM_ST1R_DSTC_MATCH_WIDTH)) { 698e8e49943SAlistair Francis matched = true; 699e8e49943SAlistair Francis } else { 700e8e49943SAlistair Francis mismatched = true; 701e8e49943SAlistair Francis } 702e8e49943SAlistair Francis } 703e8e49943SAlistair Francis 704e8e49943SAlistair Francis if (matched && !mismatched) { 705e8e49943SAlistair Francis return extract32(reg, GEM_ST1R_QUEUE_SHIFT, GEM_ST1R_QUEUE_WIDTH); 706e8e49943SAlistair Francis } 707e8e49943SAlistair Francis } 708e8e49943SAlistair Francis 709e8e49943SAlistair Francis for (i = 0; i < s->num_type2_screeners; i++) { 710e8e49943SAlistair Francis reg = s->regs[GEM_SCREENING_TYPE2_REGISTER_0 + i]; 711e8e49943SAlistair Francis matched = false; 712e8e49943SAlistair Francis mismatched = false; 713e8e49943SAlistair Francis 714e8e49943SAlistair Francis if (reg & GEM_ST2R_ETHERTYPE_ENABLE) { 715e8e49943SAlistair Francis uint16_t type = rxbuf_ptr[12] << 8 | rxbuf_ptr[13]; 716e8e49943SAlistair Francis int et_idx = extract32(reg, GEM_ST2R_ETHERTYPE_INDEX_SHIFT, 717e8e49943SAlistair Francis GEM_ST2R_ETHERTYPE_INDEX_WIDTH); 718e8e49943SAlistair Francis 719e8e49943SAlistair Francis if (et_idx > s->num_type2_screeners) { 720e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range ethertype " 721e8e49943SAlistair Francis "register index: %d\n", et_idx); 722e8e49943SAlistair Francis } 723e8e49943SAlistair Francis if (type == s->regs[GEM_SCREENING_TYPE2_ETHERTYPE_REG_0 + 724e8e49943SAlistair Francis et_idx]) { 725e8e49943SAlistair Francis matched = true; 726e8e49943SAlistair Francis } else { 727e8e49943SAlistair Francis mismatched = true; 728e8e49943SAlistair Francis } 729e8e49943SAlistair Francis } 730e8e49943SAlistair Francis 731e8e49943SAlistair Francis /* Compare A, B, C */ 732e8e49943SAlistair Francis for (j = 0; j < 3; j++) { 733e8e49943SAlistair Francis uint32_t cr0, cr1, mask; 734e8e49943SAlistair Francis uint16_t rx_cmp; 735e8e49943SAlistair Francis int offset; 736e8e49943SAlistair Francis int cr_idx = extract32(reg, GEM_ST2R_COMPARE_A_SHIFT + j * 6, 737e8e49943SAlistair Francis GEM_ST2R_COMPARE_WIDTH); 738e8e49943SAlistair Francis 739e8e49943SAlistair Francis if (!(reg & (GEM_ST2R_COMPARE_A_ENABLE << (j * 6)))) { 740e8e49943SAlistair Francis continue; 741e8e49943SAlistair Francis } 742e8e49943SAlistair Francis if (cr_idx > s->num_type2_screeners) { 743e8e49943SAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "Out of range compare " 744e8e49943SAlistair Francis "register index: %d\n", cr_idx); 745e8e49943SAlistair Francis } 746e8e49943SAlistair Francis 747e8e49943SAlistair Francis cr0 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2]; 748e8e49943SAlistair Francis cr1 = s->regs[GEM_TYPE2_COMPARE_0_WORD_0 + cr_idx * 2 + 1]; 749e8e49943SAlistair Francis offset = extract32(cr1, GEM_T2CW1_OFFSET_VALUE_SHIFT, 750e8e49943SAlistair Francis GEM_T2CW1_OFFSET_VALUE_WIDTH); 751e8e49943SAlistair Francis 752e8e49943SAlistair Francis switch (extract32(cr1, GEM_T2CW1_COMPARE_OFFSET_SHIFT, 753e8e49943SAlistair Francis GEM_T2CW1_COMPARE_OFFSET_WIDTH)) { 754e8e49943SAlistair Francis case 3: /* Skip UDP header */ 755e8e49943SAlistair Francis qemu_log_mask(LOG_UNIMP, "TCP compare offsets" 756e8e49943SAlistair Francis "unimplemented - assuming UDP\n"); 757e8e49943SAlistair Francis offset += 8; 758e8e49943SAlistair Francis /* Fallthrough */ 759e8e49943SAlistair Francis case 2: /* skip the IP header */ 760e8e49943SAlistair Francis offset += 20; 761e8e49943SAlistair Francis /* Fallthrough */ 762e8e49943SAlistair Francis case 1: /* Count from after the ethertype */ 763e8e49943SAlistair Francis offset += 14; 764e8e49943SAlistair Francis break; 765e8e49943SAlistair Francis case 0: 766e8e49943SAlistair Francis /* Offset from start of frame */ 767e8e49943SAlistair Francis break; 768e8e49943SAlistair Francis } 769e8e49943SAlistair Francis 770e8e49943SAlistair Francis rx_cmp = rxbuf_ptr[offset] << 8 | rxbuf_ptr[offset]; 771e8e49943SAlistair Francis mask = extract32(cr0, 0, 16); 772e8e49943SAlistair Francis 773e8e49943SAlistair Francis if ((rx_cmp & mask) == (extract32(cr0, 16, 16) & mask)) { 774e8e49943SAlistair Francis matched = true; 775e8e49943SAlistair Francis } else { 776e8e49943SAlistair Francis mismatched = true; 777e8e49943SAlistair Francis } 778e8e49943SAlistair Francis } 779e8e49943SAlistair Francis 780e8e49943SAlistair Francis if (matched && !mismatched) { 781e8e49943SAlistair Francis return extract32(reg, GEM_ST2R_QUEUE_SHIFT, GEM_ST2R_QUEUE_WIDTH); 782e8e49943SAlistair Francis } 783e8e49943SAlistair Francis } 784e8e49943SAlistair Francis 785e8e49943SAlistair Francis /* We made it here, assume it's queue 0 */ 786e8e49943SAlistair Francis return 0; 787e8e49943SAlistair Francis } 788e8e49943SAlistair Francis 78967101725SAlistair Francis static void gem_get_rx_desc(CadenceGEMState *s, int q) 79006c2fe95SPeter Crosthwaite { 79167101725SAlistair Francis DB_PRINT("read descriptor 0x%x\n", (unsigned)s->rx_desc_addr[q]); 79206c2fe95SPeter Crosthwaite /* read current descriptor */ 7932bf57f73SAlistair Francis cpu_physical_memory_read(s->rx_desc_addr[0], 7942bf57f73SAlistair Francis (uint8_t *)s->rx_desc[0], sizeof(s->rx_desc[0])); 79506c2fe95SPeter Crosthwaite 79606c2fe95SPeter Crosthwaite /* Descriptor owned by software ? */ 79767101725SAlistair Francis if (rx_desc_get_ownership(s->rx_desc[q]) == 1) { 79806c2fe95SPeter Crosthwaite DB_PRINT("descriptor 0x%x owned by sw.\n", 79967101725SAlistair Francis (unsigned)s->rx_desc_addr[q]); 80006c2fe95SPeter Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_NOBUF; 80106c2fe95SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_RXUSED & ~(s->regs[GEM_IMR]); 80206c2fe95SPeter Crosthwaite /* Handle interrupt consequences */ 80306c2fe95SPeter Crosthwaite gem_update_int_status(s); 80406c2fe95SPeter Crosthwaite } 80506c2fe95SPeter Crosthwaite } 80606c2fe95SPeter Crosthwaite 807e9f186e5SPeter A. G. Crosthwaite /* 808e9f186e5SPeter A. G. Crosthwaite * gem_receive: 809e9f186e5SPeter A. G. Crosthwaite * Fit a packet handed to us by QEMU into the receive descriptor ring. 810e9f186e5SPeter A. G. Crosthwaite */ 8114e68f7a0SStefan Hajnoczi static ssize_t gem_receive(NetClientState *nc, const uint8_t *buf, size_t size) 812e9f186e5SPeter A. G. Crosthwaite { 813448f19e2SPeter Crosthwaite CadenceGEMState *s; 814e9f186e5SPeter A. G. Crosthwaite unsigned rxbufsize, bytes_to_copy; 815e9f186e5SPeter A. G. Crosthwaite unsigned rxbuf_offset; 816e9f186e5SPeter A. G. Crosthwaite uint8_t rxbuf[2048]; 817e9f186e5SPeter A. G. Crosthwaite uint8_t *rxbuf_ptr; 8183b2c97f9SEdgar E. Iglesias bool first_desc = true; 81963af1e0cSPeter Crosthwaite int maf; 8202bf57f73SAlistair Francis int q = 0; 821e9f186e5SPeter A. G. Crosthwaite 822cc1f0f45SJason Wang s = qemu_get_nic_opaque(nc); 823e9f186e5SPeter A. G. Crosthwaite 824e9f186e5SPeter A. G. Crosthwaite /* Is this destination MAC address "for us" ? */ 82563af1e0cSPeter Crosthwaite maf = gem_mac_address_filter(s, buf); 82663af1e0cSPeter Crosthwaite if (maf == GEM_RX_REJECT) { 827e9f186e5SPeter A. G. Crosthwaite return -1; 828e9f186e5SPeter A. G. Crosthwaite } 829e9f186e5SPeter A. G. Crosthwaite 830e9f186e5SPeter A. G. Crosthwaite /* Discard packets with receive length error enabled ? */ 831e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_LERR_DISC) { 832e9f186e5SPeter A. G. Crosthwaite unsigned type_len; 833e9f186e5SPeter A. G. Crosthwaite 834e9f186e5SPeter A. G. Crosthwaite /* Fish the ethertype / length field out of the RX packet */ 835e9f186e5SPeter A. G. Crosthwaite type_len = buf[12] << 8 | buf[13]; 836e9f186e5SPeter A. G. Crosthwaite /* It is a length field, not an ethertype */ 837e9f186e5SPeter A. G. Crosthwaite if (type_len < 0x600) { 838e9f186e5SPeter A. G. Crosthwaite if (size < type_len) { 839e9f186e5SPeter A. G. Crosthwaite /* discard */ 840e9f186e5SPeter A. G. Crosthwaite return -1; 841e9f186e5SPeter A. G. Crosthwaite } 842e9f186e5SPeter A. G. Crosthwaite } 843e9f186e5SPeter A. G. Crosthwaite } 844e9f186e5SPeter A. G. Crosthwaite 845e9f186e5SPeter A. G. Crosthwaite /* 846e9f186e5SPeter A. G. Crosthwaite * Determine configured receive buffer offset (probably 0) 847e9f186e5SPeter A. G. Crosthwaite */ 848e9f186e5SPeter A. G. Crosthwaite rxbuf_offset = (s->regs[GEM_NWCFG] & GEM_NWCFG_BUFF_OFST_M) >> 849e9f186e5SPeter A. G. Crosthwaite GEM_NWCFG_BUFF_OFST_S; 850e9f186e5SPeter A. G. Crosthwaite 851e9f186e5SPeter A. G. Crosthwaite /* The configure size of each receive buffer. Determines how many 852e9f186e5SPeter A. G. Crosthwaite * buffers needed to hold this packet. 853e9f186e5SPeter A. G. Crosthwaite */ 854e9f186e5SPeter A. G. Crosthwaite rxbufsize = ((s->regs[GEM_DMACFG] & GEM_DMACFG_RBUFSZ_M) >> 855e9f186e5SPeter A. G. Crosthwaite GEM_DMACFG_RBUFSZ_S) * GEM_DMACFG_RBUFSZ_MUL; 856e9f186e5SPeter A. G. Crosthwaite bytes_to_copy = size; 857e9f186e5SPeter A. G. Crosthwaite 858f265ae8cSAlistair Francis /* Hardware allows a zero value here but warns against it. To avoid QEMU 859f265ae8cSAlistair Francis * indefinite loops we enforce a minimum value here 860f265ae8cSAlistair Francis */ 861f265ae8cSAlistair Francis if (rxbufsize < GEM_DMACFG_RBUFSZ_MUL) { 862f265ae8cSAlistair Francis rxbufsize = GEM_DMACFG_RBUFSZ_MUL; 863f265ae8cSAlistair Francis } 864f265ae8cSAlistair Francis 865191946c5SPeter Crosthwaite /* Pad to minimum length. Assume FCS field is stripped, logic 866191946c5SPeter Crosthwaite * below will increment it to the real minimum of 64 when 867191946c5SPeter Crosthwaite * not FCS stripping 868191946c5SPeter Crosthwaite */ 869191946c5SPeter Crosthwaite if (size < 60) { 870191946c5SPeter Crosthwaite size = 60; 871191946c5SPeter Crosthwaite } 872191946c5SPeter Crosthwaite 873e9f186e5SPeter A. G. Crosthwaite /* Strip of FCS field ? (usually yes) */ 874e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_NWCFG] & GEM_NWCFG_STRIP_FCS) { 875e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = (void *)buf; 876e9f186e5SPeter A. G. Crosthwaite } else { 877e9f186e5SPeter A. G. Crosthwaite unsigned crc_val; 878e9f186e5SPeter A. G. Crosthwaite 879244381ecSPrasad J Pandit if (size > sizeof(rxbuf) - sizeof(crc_val)) { 880244381ecSPrasad J Pandit size = sizeof(rxbuf) - sizeof(crc_val); 881244381ecSPrasad J Pandit } 882244381ecSPrasad J Pandit bytes_to_copy = size; 883e9f186e5SPeter A. G. Crosthwaite /* The application wants the FCS field, which QEMU does not provide. 8843048ed6aSPeter Crosthwaite * We must try and calculate one. 885e9f186e5SPeter A. G. Crosthwaite */ 886e9f186e5SPeter A. G. Crosthwaite 887e9f186e5SPeter A. G. Crosthwaite memcpy(rxbuf, buf, size); 8885fbe02e8SJim Meyering memset(rxbuf + size, 0, sizeof(rxbuf) - size); 889e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr = rxbuf; 890e9f186e5SPeter A. G. Crosthwaite crc_val = cpu_to_le32(crc32(0, rxbuf, MAX(size, 60))); 891c94239feSPeter Maydell memcpy(rxbuf + size, &crc_val, sizeof(crc_val)); 892e9f186e5SPeter A. G. Crosthwaite 893e9f186e5SPeter A. G. Crosthwaite bytes_to_copy += 4; 894e9f186e5SPeter A. G. Crosthwaite size += 4; 895e9f186e5SPeter A. G. Crosthwaite } 896e9f186e5SPeter A. G. Crosthwaite 897e9f186e5SPeter A. G. Crosthwaite DB_PRINT("config bufsize: %d packet size: %ld\n", rxbufsize, size); 898e9f186e5SPeter A. G. Crosthwaite 899*b12227afSStefan Weil /* Find which queue we are targeting */ 900e8e49943SAlistair Francis q = get_queue_from_screen(s, rxbuf_ptr, rxbufsize); 901e8e49943SAlistair Francis 9027cfd65e4SPeter Crosthwaite while (bytes_to_copy) { 90306c2fe95SPeter Crosthwaite /* Do nothing if receive is not enabled. */ 90406c2fe95SPeter Crosthwaite if (!gem_can_receive(nc)) { 90506c2fe95SPeter Crosthwaite assert(!first_desc); 906e9f186e5SPeter A. G. Crosthwaite return -1; 907e9f186e5SPeter A. G. Crosthwaite } 908e9f186e5SPeter A. G. Crosthwaite 909e9f186e5SPeter A. G. Crosthwaite DB_PRINT("copy %d bytes to 0x%x\n", MIN(bytes_to_copy, rxbufsize), 9102bf57f73SAlistair Francis rx_desc_get_buffer(s->rx_desc[q])); 911e9f186e5SPeter A. G. Crosthwaite 912e9f186e5SPeter A. G. Crosthwaite /* Copy packet data to emulated DMA buffer */ 9132bf57f73SAlistair Francis cpu_physical_memory_write(rx_desc_get_buffer(s->rx_desc[q]) + 9142bf57f73SAlistair Francis rxbuf_offset, 915e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr, MIN(bytes_to_copy, rxbufsize)); 916e9f186e5SPeter A. G. Crosthwaite rxbuf_ptr += MIN(bytes_to_copy, rxbufsize); 91730570698SPeter Crosthwaite bytes_to_copy -= MIN(bytes_to_copy, rxbufsize); 9183b2c97f9SEdgar E. Iglesias 9193b2c97f9SEdgar E. Iglesias /* Update the descriptor. */ 9203b2c97f9SEdgar E. Iglesias if (first_desc) { 9212bf57f73SAlistair Francis rx_desc_set_sof(s->rx_desc[q]); 9223b2c97f9SEdgar E. Iglesias first_desc = false; 9233b2c97f9SEdgar E. Iglesias } 9243b2c97f9SEdgar E. Iglesias if (bytes_to_copy == 0) { 9252bf57f73SAlistair Francis rx_desc_set_eof(s->rx_desc[q]); 9262bf57f73SAlistair Francis rx_desc_set_length(s->rx_desc[q], size); 9273b2c97f9SEdgar E. Iglesias } 9282bf57f73SAlistair Francis rx_desc_set_ownership(s->rx_desc[q]); 92963af1e0cSPeter Crosthwaite 93063af1e0cSPeter Crosthwaite switch (maf) { 93163af1e0cSPeter Crosthwaite case GEM_RX_PROMISCUOUS_ACCEPT: 93263af1e0cSPeter Crosthwaite break; 93363af1e0cSPeter Crosthwaite case GEM_RX_BROADCAST_ACCEPT: 9342bf57f73SAlistair Francis rx_desc_set_broadcast(s->rx_desc[q]); 93563af1e0cSPeter Crosthwaite break; 93663af1e0cSPeter Crosthwaite case GEM_RX_UNICAST_HASH_ACCEPT: 9372bf57f73SAlistair Francis rx_desc_set_unicast_hash(s->rx_desc[q]); 93863af1e0cSPeter Crosthwaite break; 93963af1e0cSPeter Crosthwaite case GEM_RX_MULTICAST_HASH_ACCEPT: 9402bf57f73SAlistair Francis rx_desc_set_multicast_hash(s->rx_desc[q]); 94163af1e0cSPeter Crosthwaite break; 94263af1e0cSPeter Crosthwaite case GEM_RX_REJECT: 94363af1e0cSPeter Crosthwaite abort(); 94463af1e0cSPeter Crosthwaite default: /* SAR */ 9452bf57f73SAlistair Francis rx_desc_set_sar(s->rx_desc[q], maf); 94663af1e0cSPeter Crosthwaite } 94763af1e0cSPeter Crosthwaite 9483b2c97f9SEdgar E. Iglesias /* Descriptor write-back. */ 9492bf57f73SAlistair Francis cpu_physical_memory_write(s->rx_desc_addr[q], 9502bf57f73SAlistair Francis (uint8_t *)s->rx_desc[q], 9512bf57f73SAlistair Francis sizeof(s->rx_desc[q])); 9523b2c97f9SEdgar E. Iglesias 953e9f186e5SPeter A. G. Crosthwaite /* Next descriptor */ 9542bf57f73SAlistair Francis if (rx_desc_get_wrap(s->rx_desc[q])) { 955288f1e3fSPeter Crosthwaite DB_PRINT("wrapping RX descriptor list\n"); 9562bf57f73SAlistair Francis s->rx_desc_addr[q] = s->regs[GEM_RXQBASE]; 957e9f186e5SPeter A. G. Crosthwaite } else { 958288f1e3fSPeter Crosthwaite DB_PRINT("incrementing RX descriptor list\n"); 9592bf57f73SAlistair Francis s->rx_desc_addr[q] += 8; 960e9f186e5SPeter A. G. Crosthwaite } 96167101725SAlistair Francis 96267101725SAlistair Francis gem_get_rx_desc(s, q); 9637cfd65e4SPeter Crosthwaite } 964e9f186e5SPeter A. G. Crosthwaite 965e9f186e5SPeter A. G. Crosthwaite /* Count it */ 966e9f186e5SPeter A. G. Crosthwaite gem_receive_updatestats(s, buf, size); 967e9f186e5SPeter A. G. Crosthwaite 968e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXSTATUS] |= GEM_RXSTATUS_FRMRCVD; 969ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_RXCMPL & ~(s->regs[GEM_IMR]); 970e9f186e5SPeter A. G. Crosthwaite 971e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 972e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 973e9f186e5SPeter A. G. Crosthwaite 974e9f186e5SPeter A. G. Crosthwaite return size; 975e9f186e5SPeter A. G. Crosthwaite } 976e9f186e5SPeter A. G. Crosthwaite 977e9f186e5SPeter A. G. Crosthwaite /* 978e9f186e5SPeter A. G. Crosthwaite * gem_transmit_updatestats: 979e9f186e5SPeter A. G. Crosthwaite * Increment transmit statistics. 980e9f186e5SPeter A. G. Crosthwaite */ 981448f19e2SPeter Crosthwaite static void gem_transmit_updatestats(CadenceGEMState *s, const uint8_t *packet, 982e9f186e5SPeter A. G. Crosthwaite unsigned bytes) 983e9f186e5SPeter A. G. Crosthwaite { 984e9f186e5SPeter A. G. Crosthwaite uint64_t octets; 985e9f186e5SPeter A. G. Crosthwaite 986e9f186e5SPeter A. G. Crosthwaite /* Total octets (bytes) transmitted */ 987e9f186e5SPeter A. G. Crosthwaite octets = ((uint64_t)(s->regs[GEM_OCTTXLO]) << 32) | 988e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI]; 989e9f186e5SPeter A. G. Crosthwaite octets += bytes; 990e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXLO] = octets >> 32; 991e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_OCTTXHI] = octets; 992e9f186e5SPeter A. G. Crosthwaite 993e9f186e5SPeter A. G. Crosthwaite /* Error-free Frames transmitted */ 994e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXCNT]++; 995e9f186e5SPeter A. G. Crosthwaite 996e9f186e5SPeter A. G. Crosthwaite /* Error-free Broadcast Frames counter */ 997e9f186e5SPeter A. G. Crosthwaite if (!memcmp(packet, broadcast_addr, 6)) { 998e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXBCNT]++; 999e9f186e5SPeter A. G. Crosthwaite } 1000e9f186e5SPeter A. G. Crosthwaite 1001e9f186e5SPeter A. G. Crosthwaite /* Error-free Multicast Frames counter */ 1002e9f186e5SPeter A. G. Crosthwaite if (packet[0] == 0x01) { 1003e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXMCNT]++; 1004e9f186e5SPeter A. G. Crosthwaite } 1005e9f186e5SPeter A. G. Crosthwaite 1006e9f186e5SPeter A. G. Crosthwaite if (bytes <= 64) { 1007e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX64CNT]++; 1008e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 127) { 1009e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX65CNT]++; 1010e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 255) { 1011e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX128CNT]++; 1012e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 511) { 1013e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX256CNT]++; 1014e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1023) { 1015e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX512CNT]++; 1016e9f186e5SPeter A. G. Crosthwaite } else if (bytes <= 1518) { 1017e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1024CNT]++; 1018e9f186e5SPeter A. G. Crosthwaite } else { 1019e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TX1519CNT]++; 1020e9f186e5SPeter A. G. Crosthwaite } 1021e9f186e5SPeter A. G. Crosthwaite } 1022e9f186e5SPeter A. G. Crosthwaite 1023e9f186e5SPeter A. G. Crosthwaite /* 1024e9f186e5SPeter A. G. Crosthwaite * gem_transmit: 1025e9f186e5SPeter A. G. Crosthwaite * Fish packets out of the descriptor ring and feed them to QEMU 1026e9f186e5SPeter A. G. Crosthwaite */ 1027448f19e2SPeter Crosthwaite static void gem_transmit(CadenceGEMState *s) 1028e9f186e5SPeter A. G. Crosthwaite { 1029e9f186e5SPeter A. G. Crosthwaite unsigned desc[2]; 1030a8170e5eSAvi Kivity hwaddr packet_desc_addr; 1031e9f186e5SPeter A. G. Crosthwaite uint8_t tx_packet[2048]; 1032e9f186e5SPeter A. G. Crosthwaite uint8_t *p; 1033e9f186e5SPeter A. G. Crosthwaite unsigned total_bytes; 10342bf57f73SAlistair Francis int q = 0; 1035e9f186e5SPeter A. G. Crosthwaite 1036e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1037e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1038e9f186e5SPeter A. G. Crosthwaite return; 1039e9f186e5SPeter A. G. Crosthwaite } 1040e9f186e5SPeter A. G. Crosthwaite 1041e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1042e9f186e5SPeter A. G. Crosthwaite 10433048ed6aSPeter Crosthwaite /* The packet we will hand off to QEMU. 1044e9f186e5SPeter A. G. Crosthwaite * Packets scattered across multiple descriptors are gathered to this 1045e9f186e5SPeter A. G. Crosthwaite * one contiguous buffer first. 1046e9f186e5SPeter A. G. Crosthwaite */ 1047e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 1048e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1049e9f186e5SPeter A. G. Crosthwaite 105067101725SAlistair Francis for (q = s->num_priority_queues - 1; q >= 0; q--) { 1051e9f186e5SPeter A. G. Crosthwaite /* read current descriptor */ 10522bf57f73SAlistair Francis packet_desc_addr = s->tx_desc_addr[q]; 1053fa15286aSPeter Crosthwaite 1054fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 1055e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(packet_desc_addr, 1056ef18c2f5SPeter Crosthwaite (uint8_t *)desc, sizeof(desc)); 1057e9f186e5SPeter A. G. Crosthwaite /* Handle all descriptors owned by hardware */ 1058e9f186e5SPeter A. G. Crosthwaite while (tx_desc_get_used(desc) == 0) { 1059e9f186e5SPeter A. G. Crosthwaite 1060e9f186e5SPeter A. G. Crosthwaite /* Do nothing if transmit is not enabled. */ 1061e9f186e5SPeter A. G. Crosthwaite if (!(s->regs[GEM_NWCTRL] & GEM_NWCTRL_TXENA)) { 1062e9f186e5SPeter A. G. Crosthwaite return; 1063e9f186e5SPeter A. G. Crosthwaite } 106467101725SAlistair Francis print_gem_tx_desc(desc, q); 1065e9f186e5SPeter A. G. Crosthwaite 1066e9f186e5SPeter A. G. Crosthwaite /* The real hardware would eat this (and possibly crash). 1067e9f186e5SPeter A. G. Crosthwaite * For QEMU let's lend a helping hand. 1068e9f186e5SPeter A. G. Crosthwaite */ 1069e9f186e5SPeter A. G. Crosthwaite if ((tx_desc_get_buffer(desc) == 0) || 1070e9f186e5SPeter A. G. Crosthwaite (tx_desc_get_length(desc) == 0)) { 1071080251a4SPeter Crosthwaite DB_PRINT("Invalid TX descriptor @ 0x%x\n", 1072080251a4SPeter Crosthwaite (unsigned)packet_desc_addr); 1073e9f186e5SPeter A. G. Crosthwaite break; 1074e9f186e5SPeter A. G. Crosthwaite } 1075e9f186e5SPeter A. G. Crosthwaite 107677524d11SAlistair Francis if (tx_desc_get_length(desc) > sizeof(tx_packet) - 107777524d11SAlistair Francis (p - tx_packet)) { 107877524d11SAlistair Francis DB_PRINT("TX descriptor @ 0x%x too large: size 0x%x space " \ 107977524d11SAlistair Francis "0x%x\n", (unsigned)packet_desc_addr, 1080d7f05365SMichael S. Tsirkin (unsigned)tx_desc_get_length(desc), 1081d7f05365SMichael S. Tsirkin sizeof(tx_packet) - (p - tx_packet)); 1082d7f05365SMichael S. Tsirkin break; 1083d7f05365SMichael S. Tsirkin } 1084d7f05365SMichael S. Tsirkin 108577524d11SAlistair Francis /* Gather this fragment of the packet from "dma memory" to our 108677524d11SAlistair Francis * contig buffer. 1087e9f186e5SPeter A. G. Crosthwaite */ 1088e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(tx_desc_get_buffer(desc), p, 1089e9f186e5SPeter A. G. Crosthwaite tx_desc_get_length(desc)); 1090e9f186e5SPeter A. G. Crosthwaite p += tx_desc_get_length(desc); 1091e9f186e5SPeter A. G. Crosthwaite total_bytes += tx_desc_get_length(desc); 1092e9f186e5SPeter A. G. Crosthwaite 1093e9f186e5SPeter A. G. Crosthwaite /* Last descriptor for this packet; hand the whole thing off */ 1094e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_last(desc)) { 10956ab57a6bSPeter Crosthwaite unsigned desc_first[2]; 10966ab57a6bSPeter Crosthwaite 1097e9f186e5SPeter A. G. Crosthwaite /* Modify the 1st descriptor of this packet to be owned by 1098e9f186e5SPeter A. G. Crosthwaite * the processor. 1099e9f186e5SPeter A. G. Crosthwaite */ 110077524d11SAlistair Francis cpu_physical_memory_read(s->tx_desc_addr[q], 110177524d11SAlistair Francis (uint8_t *)desc_first, 11026ab57a6bSPeter Crosthwaite sizeof(desc_first)); 11036ab57a6bSPeter Crosthwaite tx_desc_set_used(desc_first); 110477524d11SAlistair Francis cpu_physical_memory_write(s->tx_desc_addr[q], 110577524d11SAlistair Francis (uint8_t *)desc_first, 11066ab57a6bSPeter Crosthwaite sizeof(desc_first)); 11073048ed6aSPeter Crosthwaite /* Advance the hardware current descriptor past this packet */ 1108e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 11092bf57f73SAlistair Francis s->tx_desc_addr[q] = s->regs[GEM_TXQBASE]; 1110e9f186e5SPeter A. G. Crosthwaite } else { 11112bf57f73SAlistair Francis s->tx_desc_addr[q] = packet_desc_addr + 8; 1112e9f186e5SPeter A. G. Crosthwaite } 11132bf57f73SAlistair Francis DB_PRINT("TX descriptor next: 0x%08x\n", s->tx_desc_addr[q]); 1114e9f186e5SPeter A. G. Crosthwaite 1115e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_TXCMPL; 1116ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_TXCMPL & ~(s->regs[GEM_IMR]); 1117e9f186e5SPeter A. G. Crosthwaite 111867101725SAlistair Francis /* Update queue interrupt status */ 111967101725SAlistair Francis if (s->num_priority_queues > 1) { 112067101725SAlistair Francis s->regs[GEM_INT_Q1_STATUS + q] |= 112167101725SAlistair Francis GEM_INT_TXCMPL & ~(s->regs[GEM_INT_Q1_MASK + q]); 112267101725SAlistair Francis } 112367101725SAlistair Francis 1124e9f186e5SPeter A. G. Crosthwaite /* Handle interrupt consequences */ 1125e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1126e9f186e5SPeter A. G. Crosthwaite 1127e9f186e5SPeter A. G. Crosthwaite /* Is checksum offload enabled? */ 1128e9f186e5SPeter A. G. Crosthwaite if (s->regs[GEM_DMACFG] & GEM_DMACFG_TXCSUM_OFFL) { 1129e9f186e5SPeter A. G. Crosthwaite net_checksum_calculate(tx_packet, total_bytes); 1130e9f186e5SPeter A. G. Crosthwaite } 1131e9f186e5SPeter A. G. Crosthwaite 1132e9f186e5SPeter A. G. Crosthwaite /* Update MAC statistics */ 1133e9f186e5SPeter A. G. Crosthwaite gem_transmit_updatestats(s, tx_packet, total_bytes); 1134e9f186e5SPeter A. G. Crosthwaite 1135e9f186e5SPeter A. G. Crosthwaite /* Send the packet somewhere */ 113677524d11SAlistair Francis if (s->phy_loop || (s->regs[GEM_NWCTRL] & 113777524d11SAlistair Francis GEM_NWCTRL_LOCALLOOP)) { 113877524d11SAlistair Francis gem_receive(qemu_get_queue(s->nic), tx_packet, 113977524d11SAlistair Francis total_bytes); 1140e9f186e5SPeter A. G. Crosthwaite } else { 1141b356f76dSJason Wang qemu_send_packet(qemu_get_queue(s->nic), tx_packet, 1142b356f76dSJason Wang total_bytes); 1143e9f186e5SPeter A. G. Crosthwaite } 1144e9f186e5SPeter A. G. Crosthwaite 1145e9f186e5SPeter A. G. Crosthwaite /* Prepare for next packet */ 1146e9f186e5SPeter A. G. Crosthwaite p = tx_packet; 1147e9f186e5SPeter A. G. Crosthwaite total_bytes = 0; 1148e9f186e5SPeter A. G. Crosthwaite } 1149e9f186e5SPeter A. G. Crosthwaite 1150e9f186e5SPeter A. G. Crosthwaite /* read next descriptor */ 1151e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_wrap(desc)) { 1152cbdab58dSAlistair Francis tx_desc_set_last(desc); 1153e9f186e5SPeter A. G. Crosthwaite packet_desc_addr = s->regs[GEM_TXQBASE]; 1154e9f186e5SPeter A. G. Crosthwaite } else { 1155e9f186e5SPeter A. G. Crosthwaite packet_desc_addr += 8; 1156e9f186e5SPeter A. G. Crosthwaite } 1157fa15286aSPeter Crosthwaite DB_PRINT("read descriptor 0x%" HWADDR_PRIx "\n", packet_desc_addr); 1158e9f186e5SPeter A. G. Crosthwaite cpu_physical_memory_read(packet_desc_addr, 1159ef18c2f5SPeter Crosthwaite (uint8_t *)desc, sizeof(desc)); 1160e9f186e5SPeter A. G. Crosthwaite } 1161e9f186e5SPeter A. G. Crosthwaite 1162e9f186e5SPeter A. G. Crosthwaite if (tx_desc_get_used(desc)) { 1163e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXSTATUS] |= GEM_TXSTATUS_USED; 1164ae80a354SPeter Crosthwaite s->regs[GEM_ISR] |= GEM_INT_TXUSED & ~(s->regs[GEM_IMR]); 1165e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1166e9f186e5SPeter A. G. Crosthwaite } 1167e9f186e5SPeter A. G. Crosthwaite } 116867101725SAlistair Francis } 1169e9f186e5SPeter A. G. Crosthwaite 1170448f19e2SPeter Crosthwaite static void gem_phy_reset(CadenceGEMState *s) 1171e9f186e5SPeter A. G. Crosthwaite { 1172e9f186e5SPeter A. G. Crosthwaite memset(&s->phy_regs[0], 0, sizeof(s->phy_regs)); 1173e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_CONTROL] = 0x1140; 1174e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] = 0x7969; 1175e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID1] = 0x0141; 1176e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYID2] = 0x0CC2; 1177e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGADV] = 0x01E1; 1178e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPABIL] = 0xCDE1; 1179e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_ANEGEXP] = 0x000F; 1180e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_NEXTP] = 0x2001; 1181e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LINKPNEXTP] = 0x40E6; 1182e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_100BTCTRL] = 0x0300; 1183e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_1000BTSTAT] = 0x7C00; 1184e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXTSTAT] = 0x3000; 1185e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_PHYSPCFC_CTL] = 0x0078; 11867777b7a0SAlistair Francis s->phy_regs[PHY_REG_PHYSPCFC_ST] = 0x7C00; 1187e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL] = 0x0C60; 1188e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_LED] = 0x4100; 1189e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_CTL2] = 0x000A; 1190e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_EXT_PHYSPCFC_ST] = 0x848B; 1191e9f186e5SPeter A. G. Crosthwaite 1192e9f186e5SPeter A. G. Crosthwaite phy_update_link(s); 1193e9f186e5SPeter A. G. Crosthwaite } 1194e9f186e5SPeter A. G. Crosthwaite 1195e9f186e5SPeter A. G. Crosthwaite static void gem_reset(DeviceState *d) 1196e9f186e5SPeter A. G. Crosthwaite { 119764eb9301SPeter Crosthwaite int i; 1198448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(d); 1199afb4c51fSSebastian Huber const uint8_t *a; 1200e9f186e5SPeter A. G. Crosthwaite 1201e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1202e9f186e5SPeter A. G. Crosthwaite 1203e9f186e5SPeter A. G. Crosthwaite /* Set post reset register values */ 1204e9f186e5SPeter A. G. Crosthwaite memset(&s->regs[0], 0, sizeof(s->regs)); 1205e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWCFG] = 0x00080000; 1206e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_NWSTATUS] = 0x00000006; 1207e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DMACFG] = 0x00020784; 1208e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] = 0x07ffffff; 1209e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPAUSE] = 0x0000ffff; 1210e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_TXPARTIALSF] = 0x000003ff; 1211e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_RXPARTIALSF] = 0x000003ff; 1212e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_MODID] = 0x00020118; 1213e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF] = 0x02500111; 1214e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF2] = 0x2ab13fff; 1215e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF5] = 0x002f2145; 1216e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_DESCONF6] = 0x00000200; 1217e9f186e5SPeter A. G. Crosthwaite 1218afb4c51fSSebastian Huber /* Set MAC address */ 1219afb4c51fSSebastian Huber a = &s->conf.macaddr.a[0]; 1220afb4c51fSSebastian Huber s->regs[GEM_SPADDR1LO] = a[0] | (a[1] << 8) | (a[2] << 16) | (a[3] << 24); 1221afb4c51fSSebastian Huber s->regs[GEM_SPADDR1HI] = a[4] | (a[5] << 8); 1222afb4c51fSSebastian Huber 122364eb9301SPeter Crosthwaite for (i = 0; i < 4; i++) { 122464eb9301SPeter Crosthwaite s->sar_active[i] = false; 122564eb9301SPeter Crosthwaite } 122664eb9301SPeter Crosthwaite 1227e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1228e9f186e5SPeter A. G. Crosthwaite 1229e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1230e9f186e5SPeter A. G. Crosthwaite } 1231e9f186e5SPeter A. G. Crosthwaite 1232448f19e2SPeter Crosthwaite static uint16_t gem_phy_read(CadenceGEMState *s, unsigned reg_num) 1233e9f186e5SPeter A. G. Crosthwaite { 1234e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, s->phy_regs[reg_num]); 1235e9f186e5SPeter A. G. Crosthwaite return s->phy_regs[reg_num]; 1236e9f186e5SPeter A. G. Crosthwaite } 1237e9f186e5SPeter A. G. Crosthwaite 1238448f19e2SPeter Crosthwaite static void gem_phy_write(CadenceGEMState *s, unsigned reg_num, uint16_t val) 1239e9f186e5SPeter A. G. Crosthwaite { 1240e9f186e5SPeter A. G. Crosthwaite DB_PRINT("reg: %d value: 0x%04x\n", reg_num, val); 1241e9f186e5SPeter A. G. Crosthwaite 1242e9f186e5SPeter A. G. Crosthwaite switch (reg_num) { 1243e9f186e5SPeter A. G. Crosthwaite case PHY_REG_CONTROL: 1244e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_RST) { 1245e9f186e5SPeter A. G. Crosthwaite /* Phy reset */ 1246e9f186e5SPeter A. G. Crosthwaite gem_phy_reset(s); 1247e9f186e5SPeter A. G. Crosthwaite val &= ~(PHY_REG_CONTROL_RST | PHY_REG_CONTROL_LOOP); 1248e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1249e9f186e5SPeter A. G. Crosthwaite } 1250e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_ANEG) { 1251e9f186e5SPeter A. G. Crosthwaite /* Complete autonegotiation immediately */ 1252e9f186e5SPeter A. G. Crosthwaite val &= ~PHY_REG_CONTROL_ANEG; 1253e9f186e5SPeter A. G. Crosthwaite s->phy_regs[PHY_REG_STATUS] |= PHY_REG_STATUS_ANEGCMPL; 1254e9f186e5SPeter A. G. Crosthwaite } 1255e9f186e5SPeter A. G. Crosthwaite if (val & PHY_REG_CONTROL_LOOP) { 1256e9f186e5SPeter A. G. Crosthwaite DB_PRINT("PHY placed in loopback\n"); 1257e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 1; 1258e9f186e5SPeter A. G. Crosthwaite } else { 1259e9f186e5SPeter A. G. Crosthwaite s->phy_loop = 0; 1260e9f186e5SPeter A. G. Crosthwaite } 1261e9f186e5SPeter A. G. Crosthwaite break; 1262e9f186e5SPeter A. G. Crosthwaite } 1263e9f186e5SPeter A. G. Crosthwaite s->phy_regs[reg_num] = val; 1264e9f186e5SPeter A. G. Crosthwaite } 1265e9f186e5SPeter A. G. Crosthwaite 1266e9f186e5SPeter A. G. Crosthwaite /* 1267e9f186e5SPeter A. G. Crosthwaite * gem_read32: 1268e9f186e5SPeter A. G. Crosthwaite * Read a GEM register. 1269e9f186e5SPeter A. G. Crosthwaite */ 1270a8170e5eSAvi Kivity static uint64_t gem_read(void *opaque, hwaddr offset, unsigned size) 1271e9f186e5SPeter A. G. Crosthwaite { 1272448f19e2SPeter Crosthwaite CadenceGEMState *s; 1273e9f186e5SPeter A. G. Crosthwaite uint32_t retval; 127467101725SAlistair Francis int i; 1275448f19e2SPeter Crosthwaite s = (CadenceGEMState *)opaque; 1276e9f186e5SPeter A. G. Crosthwaite 1277e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1278e9f186e5SPeter A. G. Crosthwaite retval = s->regs[offset]; 1279e9f186e5SPeter A. G. Crosthwaite 1280080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x read: 0x%08x\n", (unsigned)offset*4, retval); 1281e9f186e5SPeter A. G. Crosthwaite 1282e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1283e9f186e5SPeter A. G. Crosthwaite case GEM_ISR: 128467101725SAlistair Francis DB_PRINT("lowering irqs on ISR read\n"); 128567101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 128667101725SAlistair Francis qemu_set_irq(s->irq[i], 0); 128767101725SAlistair Francis } 1288e9f186e5SPeter A. G. Crosthwaite break; 1289e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1290e9f186e5SPeter A. G. Crosthwaite if (retval & GEM_PHYMNTNC_OP_R) { 1291e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1292e9f186e5SPeter A. G. Crosthwaite 1293e9f186e5SPeter A. G. Crosthwaite phy_addr = (retval & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 129455389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1295e9f186e5SPeter A. G. Crosthwaite reg_num = (retval & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1296e9f186e5SPeter A. G. Crosthwaite retval &= 0xFFFF0000; 1297e9f186e5SPeter A. G. Crosthwaite retval |= gem_phy_read(s, reg_num); 1298e9f186e5SPeter A. G. Crosthwaite } else { 1299e9f186e5SPeter A. G. Crosthwaite retval |= 0xFFFF; /* No device at this address */ 1300e9f186e5SPeter A. G. Crosthwaite } 1301e9f186e5SPeter A. G. Crosthwaite } 1302e9f186e5SPeter A. G. Crosthwaite break; 1303e9f186e5SPeter A. G. Crosthwaite } 1304e9f186e5SPeter A. G. Crosthwaite 1305e9f186e5SPeter A. G. Crosthwaite /* Squash read to clear bits */ 1306e9f186e5SPeter A. G. Crosthwaite s->regs[offset] &= ~(s->regs_rtc[offset]); 1307e9f186e5SPeter A. G. Crosthwaite 1308e9f186e5SPeter A. G. Crosthwaite /* Do not provide write only bits */ 1309e9f186e5SPeter A. G. Crosthwaite retval &= ~(s->regs_wo[offset]); 1310e9f186e5SPeter A. G. Crosthwaite 1311e9f186e5SPeter A. G. Crosthwaite DB_PRINT("0x%08x\n", retval); 131267101725SAlistair Francis gem_update_int_status(s); 1313e9f186e5SPeter A. G. Crosthwaite return retval; 1314e9f186e5SPeter A. G. Crosthwaite } 1315e9f186e5SPeter A. G. Crosthwaite 1316e9f186e5SPeter A. G. Crosthwaite /* 1317e9f186e5SPeter A. G. Crosthwaite * gem_write32: 1318e9f186e5SPeter A. G. Crosthwaite * Write a GEM register. 1319e9f186e5SPeter A. G. Crosthwaite */ 1320a8170e5eSAvi Kivity static void gem_write(void *opaque, hwaddr offset, uint64_t val, 1321e9f186e5SPeter A. G. Crosthwaite unsigned size) 1322e9f186e5SPeter A. G. Crosthwaite { 1323448f19e2SPeter Crosthwaite CadenceGEMState *s = (CadenceGEMState *)opaque; 1324e9f186e5SPeter A. G. Crosthwaite uint32_t readonly; 132567101725SAlistair Francis int i; 1326e9f186e5SPeter A. G. Crosthwaite 1327080251a4SPeter Crosthwaite DB_PRINT("offset: 0x%04x write: 0x%08x ", (unsigned)offset, (unsigned)val); 1328e9f186e5SPeter A. G. Crosthwaite offset >>= 2; 1329e9f186e5SPeter A. G. Crosthwaite 1330e9f186e5SPeter A. G. Crosthwaite /* Squash bits which are read only in write value */ 1331e9f186e5SPeter A. G. Crosthwaite val &= ~(s->regs_ro[offset]); 1332e2314fdaSPeter Crosthwaite /* Preserve (only) bits which are read only and wtc in register */ 1333e2314fdaSPeter Crosthwaite readonly = s->regs[offset] & (s->regs_ro[offset] | s->regs_w1c[offset]); 1334e9f186e5SPeter A. G. Crosthwaite 1335e9f186e5SPeter A. G. Crosthwaite /* Copy register write to backing store */ 1336e2314fdaSPeter Crosthwaite s->regs[offset] = (val & ~s->regs_w1c[offset]) | readonly; 1337e2314fdaSPeter Crosthwaite 1338e2314fdaSPeter Crosthwaite /* do w1c */ 1339e2314fdaSPeter Crosthwaite s->regs[offset] &= ~(s->regs_w1c[offset] & val); 1340e9f186e5SPeter A. G. Crosthwaite 1341e9f186e5SPeter A. G. Crosthwaite /* Handle register write side effects */ 1342e9f186e5SPeter A. G. Crosthwaite switch (offset) { 1343e9f186e5SPeter A. G. Crosthwaite case GEM_NWCTRL: 134406c2fe95SPeter Crosthwaite if (val & GEM_NWCTRL_RXENA) { 134567101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 134667101725SAlistair Francis gem_get_rx_desc(s, i); 134767101725SAlistair Francis } 134806c2fe95SPeter Crosthwaite } 1349e9f186e5SPeter A. G. Crosthwaite if (val & GEM_NWCTRL_TXSTART) { 1350e9f186e5SPeter A. G. Crosthwaite gem_transmit(s); 1351e9f186e5SPeter A. G. Crosthwaite } 1352e9f186e5SPeter A. G. Crosthwaite if (!(val & GEM_NWCTRL_TXENA)) { 1353e9f186e5SPeter A. G. Crosthwaite /* Reset to start of Q when transmit disabled. */ 135467101725SAlistair Francis for (i = 0; i < s->num_priority_queues; i++) { 135567101725SAlistair Francis s->tx_desc_addr[i] = s->regs[GEM_TXQBASE]; 135667101725SAlistair Francis } 1357e9f186e5SPeter A. G. Crosthwaite } 13588202aa53SPeter Crosthwaite if (gem_can_receive(qemu_get_queue(s->nic))) { 1359e3f9d31cSPeter Crosthwaite qemu_flush_queued_packets(qemu_get_queue(s->nic)); 1360e3f9d31cSPeter Crosthwaite } 1361e9f186e5SPeter A. G. Crosthwaite break; 1362e9f186e5SPeter A. G. Crosthwaite 1363e9f186e5SPeter A. G. Crosthwaite case GEM_TXSTATUS: 1364e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1365e9f186e5SPeter A. G. Crosthwaite break; 1366e9f186e5SPeter A. G. Crosthwaite case GEM_RXQBASE: 13672bf57f73SAlistair Francis s->rx_desc_addr[0] = val; 1368e9f186e5SPeter A. G. Crosthwaite break; 136979b2ac8fSAlistair Francis case GEM_RECEIVE_Q1_PTR ... GEM_RECEIVE_Q7_PTR: 137067101725SAlistair Francis s->rx_desc_addr[offset - GEM_RECEIVE_Q1_PTR + 1] = val; 137167101725SAlistair Francis break; 1372e9f186e5SPeter A. G. Crosthwaite case GEM_TXQBASE: 13732bf57f73SAlistair Francis s->tx_desc_addr[0] = val; 1374e9f186e5SPeter A. G. Crosthwaite break; 137579b2ac8fSAlistair Francis case GEM_TRANSMIT_Q1_PTR ... GEM_TRANSMIT_Q7_PTR: 137667101725SAlistair Francis s->tx_desc_addr[offset - GEM_TRANSMIT_Q1_PTR + 1] = val; 137767101725SAlistair Francis break; 1378e9f186e5SPeter A. G. Crosthwaite case GEM_RXSTATUS: 1379e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1380e9f186e5SPeter A. G. Crosthwaite break; 1381e9f186e5SPeter A. G. Crosthwaite case GEM_IER: 1382e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] &= ~val; 1383e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1384e9f186e5SPeter A. G. Crosthwaite break; 138567101725SAlistair Francis case GEM_INT_Q1_ENABLE ... GEM_INT_Q7_ENABLE: 138667101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_ENABLE] &= ~val; 138767101725SAlistair Francis gem_update_int_status(s); 138867101725SAlistair Francis break; 1389e9f186e5SPeter A. G. Crosthwaite case GEM_IDR: 1390e9f186e5SPeter A. G. Crosthwaite s->regs[GEM_IMR] |= val; 1391e9f186e5SPeter A. G. Crosthwaite gem_update_int_status(s); 1392e9f186e5SPeter A. G. Crosthwaite break; 139367101725SAlistair Francis case GEM_INT_Q1_DISABLE ... GEM_INT_Q7_DISABLE: 139467101725SAlistair Francis s->regs[GEM_INT_Q1_MASK + offset - GEM_INT_Q1_DISABLE] |= val; 139567101725SAlistair Francis gem_update_int_status(s); 139667101725SAlistair Francis break; 139764eb9301SPeter Crosthwaite case GEM_SPADDR1LO: 139864eb9301SPeter Crosthwaite case GEM_SPADDR2LO: 139964eb9301SPeter Crosthwaite case GEM_SPADDR3LO: 140064eb9301SPeter Crosthwaite case GEM_SPADDR4LO: 140164eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1LO) / 2] = false; 140264eb9301SPeter Crosthwaite break; 140364eb9301SPeter Crosthwaite case GEM_SPADDR1HI: 140464eb9301SPeter Crosthwaite case GEM_SPADDR2HI: 140564eb9301SPeter Crosthwaite case GEM_SPADDR3HI: 140664eb9301SPeter Crosthwaite case GEM_SPADDR4HI: 140764eb9301SPeter Crosthwaite s->sar_active[(offset - GEM_SPADDR1HI) / 2] = true; 140864eb9301SPeter Crosthwaite break; 1409e9f186e5SPeter A. G. Crosthwaite case GEM_PHYMNTNC: 1410e9f186e5SPeter A. G. Crosthwaite if (val & GEM_PHYMNTNC_OP_W) { 1411e9f186e5SPeter A. G. Crosthwaite uint32_t phy_addr, reg_num; 1412e9f186e5SPeter A. G. Crosthwaite 1413e9f186e5SPeter A. G. Crosthwaite phy_addr = (val & GEM_PHYMNTNC_ADDR) >> GEM_PHYMNTNC_ADDR_SHFT; 141455389373SPeter Crosthwaite if (phy_addr == BOARD_PHY_ADDRESS || phy_addr == 0) { 1415e9f186e5SPeter A. G. Crosthwaite reg_num = (val & GEM_PHYMNTNC_REG) >> GEM_PHYMNTNC_REG_SHIFT; 1416e9f186e5SPeter A. G. Crosthwaite gem_phy_write(s, reg_num, val); 1417e9f186e5SPeter A. G. Crosthwaite } 1418e9f186e5SPeter A. G. Crosthwaite } 1419e9f186e5SPeter A. G. Crosthwaite break; 1420e9f186e5SPeter A. G. Crosthwaite } 1421e9f186e5SPeter A. G. Crosthwaite 1422e9f186e5SPeter A. G. Crosthwaite DB_PRINT("newval: 0x%08x\n", s->regs[offset]); 1423e9f186e5SPeter A. G. Crosthwaite } 1424e9f186e5SPeter A. G. Crosthwaite 1425e9f186e5SPeter A. G. Crosthwaite static const MemoryRegionOps gem_ops = { 1426e9f186e5SPeter A. G. Crosthwaite .read = gem_read, 1427e9f186e5SPeter A. G. Crosthwaite .write = gem_write, 1428e9f186e5SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1429e9f186e5SPeter A. G. Crosthwaite }; 1430e9f186e5SPeter A. G. Crosthwaite 14314e68f7a0SStefan Hajnoczi static void gem_set_link(NetClientState *nc) 1432e9f186e5SPeter A. G. Crosthwaite { 143367101725SAlistair Francis CadenceGEMState *s = qemu_get_nic_opaque(nc); 143467101725SAlistair Francis 1435e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 143667101725SAlistair Francis phy_update_link(s); 143767101725SAlistair Francis gem_update_int_status(s); 1438e9f186e5SPeter A. G. Crosthwaite } 1439e9f186e5SPeter A. G. Crosthwaite 1440e9f186e5SPeter A. G. Crosthwaite static NetClientInfo net_gem_info = { 1441f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 1442e9f186e5SPeter A. G. Crosthwaite .size = sizeof(NICState), 1443e9f186e5SPeter A. G. Crosthwaite .can_receive = gem_can_receive, 1444e9f186e5SPeter A. G. Crosthwaite .receive = gem_receive, 1445e9f186e5SPeter A. G. Crosthwaite .link_status_changed = gem_set_link, 1446e9f186e5SPeter A. G. Crosthwaite }; 1447e9f186e5SPeter A. G. Crosthwaite 1448bcb39a65SAlistair Francis static void gem_realize(DeviceState *dev, Error **errp) 1449e9f186e5SPeter A. G. Crosthwaite { 1450448f19e2SPeter Crosthwaite CadenceGEMState *s = CADENCE_GEM(dev); 145167101725SAlistair Francis int i; 1452e9f186e5SPeter A. G. Crosthwaite 14532bf57f73SAlistair Francis if (s->num_priority_queues == 0 || 14542bf57f73SAlistair Francis s->num_priority_queues > MAX_PRIORITY_QUEUES) { 14552bf57f73SAlistair Francis error_setg(errp, "Invalid num-priority-queues value: %" PRIx8, 14562bf57f73SAlistair Francis s->num_priority_queues); 14572bf57f73SAlistair Francis return; 1458e8e49943SAlistair Francis } else if (s->num_type1_screeners > MAX_TYPE1_SCREENERS) { 1459e8e49943SAlistair Francis error_setg(errp, "Invalid num-type1-screeners value: %" PRIx8, 1460e8e49943SAlistair Francis s->num_type1_screeners); 1461e8e49943SAlistair Francis return; 1462e8e49943SAlistair Francis } else if (s->num_type2_screeners > MAX_TYPE2_SCREENERS) { 1463e8e49943SAlistair Francis error_setg(errp, "Invalid num-type2-screeners value: %" PRIx8, 1464e8e49943SAlistair Francis s->num_type2_screeners); 1465e8e49943SAlistair Francis return; 14662bf57f73SAlistair Francis } 14672bf57f73SAlistair Francis 146867101725SAlistair Francis for (i = 0; i < s->num_priority_queues; ++i) { 146967101725SAlistair Francis sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->irq[i]); 147067101725SAlistair Francis } 1471bcb39a65SAlistair Francis 1472bcb39a65SAlistair Francis qemu_macaddr_default_if_unset(&s->conf.macaddr); 1473bcb39a65SAlistair Francis 1474bcb39a65SAlistair Francis s->nic = qemu_new_nic(&net_gem_info, &s->conf, 1475bcb39a65SAlistair Francis object_get_typename(OBJECT(dev)), dev->id, s); 1476bcb39a65SAlistair Francis } 1477bcb39a65SAlistair Francis 1478bcb39a65SAlistair Francis static void gem_init(Object *obj) 1479bcb39a65SAlistair Francis { 1480bcb39a65SAlistair Francis CadenceGEMState *s = CADENCE_GEM(obj); 1481bcb39a65SAlistair Francis DeviceState *dev = DEVICE(obj); 1482bcb39a65SAlistair Francis 1483e9f186e5SPeter A. G. Crosthwaite DB_PRINT("\n"); 1484e9f186e5SPeter A. G. Crosthwaite 1485e9f186e5SPeter A. G. Crosthwaite gem_init_register_masks(s); 1486eedfac6fSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gem_ops, s, 1487eedfac6fSPaolo Bonzini "enet", sizeof(s->regs)); 1488e9f186e5SPeter A. G. Crosthwaite 1489bcb39a65SAlistair Francis sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->iomem); 1490e9f186e5SPeter A. G. Crosthwaite } 1491e9f186e5SPeter A. G. Crosthwaite 1492e9f186e5SPeter A. G. Crosthwaite static const VMStateDescription vmstate_cadence_gem = { 1493e9f186e5SPeter A. G. Crosthwaite .name = "cadence_gem", 1494e8e49943SAlistair Francis .version_id = 4, 1495e8e49943SAlistair Francis .minimum_version_id = 4, 1496e9f186e5SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 1497448f19e2SPeter Crosthwaite VMSTATE_UINT32_ARRAY(regs, CadenceGEMState, CADENCE_GEM_MAXREG), 1498448f19e2SPeter Crosthwaite VMSTATE_UINT16_ARRAY(phy_regs, CadenceGEMState, 32), 1499448f19e2SPeter Crosthwaite VMSTATE_UINT8(phy_loop, CadenceGEMState), 15002bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(rx_desc_addr, CadenceGEMState, 15012bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 15022bf57f73SAlistair Francis VMSTATE_UINT32_ARRAY(tx_desc_addr, CadenceGEMState, 15032bf57f73SAlistair Francis MAX_PRIORITY_QUEUES), 1504448f19e2SPeter Crosthwaite VMSTATE_BOOL_ARRAY(sar_active, CadenceGEMState, 4), 150517cf2c76SPeter Crosthwaite VMSTATE_END_OF_LIST(), 1506e9f186e5SPeter A. G. Crosthwaite } 1507e9f186e5SPeter A. G. Crosthwaite }; 1508e9f186e5SPeter A. G. Crosthwaite 1509e9f186e5SPeter A. G. Crosthwaite static Property gem_properties[] = { 1510448f19e2SPeter Crosthwaite DEFINE_NIC_PROPERTIES(CadenceGEMState, conf), 15112bf57f73SAlistair Francis DEFINE_PROP_UINT8("num-priority-queues", CadenceGEMState, 15122bf57f73SAlistair Francis num_priority_queues, 1), 1513e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type1-screeners", CadenceGEMState, 1514e8e49943SAlistair Francis num_type1_screeners, 4), 1515e8e49943SAlistair Francis DEFINE_PROP_UINT8("num-type2-screeners", CadenceGEMState, 1516e8e49943SAlistair Francis num_type2_screeners, 4), 1517e9f186e5SPeter A. G. Crosthwaite DEFINE_PROP_END_OF_LIST(), 1518e9f186e5SPeter A. G. Crosthwaite }; 1519e9f186e5SPeter A. G. Crosthwaite 1520e9f186e5SPeter A. G. Crosthwaite static void gem_class_init(ObjectClass *klass, void *data) 1521e9f186e5SPeter A. G. Crosthwaite { 1522e9f186e5SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 1523e9f186e5SPeter A. G. Crosthwaite 1524bcb39a65SAlistair Francis dc->realize = gem_realize; 1525e9f186e5SPeter A. G. Crosthwaite dc->props = gem_properties; 1526e9f186e5SPeter A. G. Crosthwaite dc->vmsd = &vmstate_cadence_gem; 1527e9f186e5SPeter A. G. Crosthwaite dc->reset = gem_reset; 1528e9f186e5SPeter A. G. Crosthwaite } 1529e9f186e5SPeter A. G. Crosthwaite 15308c43a6f0SAndreas Färber static const TypeInfo gem_info = { 1531318643beSAndreas Färber .name = TYPE_CADENCE_GEM, 1532e9f186e5SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 1533448f19e2SPeter Crosthwaite .instance_size = sizeof(CadenceGEMState), 1534bcb39a65SAlistair Francis .instance_init = gem_init, 1535318643beSAndreas Färber .class_init = gem_class_init, 1536e9f186e5SPeter A. G. Crosthwaite }; 1537e9f186e5SPeter A. G. Crosthwaite 1538e9f186e5SPeter A. G. Crosthwaite static void gem_register_types(void) 1539e9f186e5SPeter A. G. Crosthwaite { 1540e9f186e5SPeter A. G. Crosthwaite type_register_static(&gem_info); 1541e9f186e5SPeter A. G. Crosthwaite } 1542e9f186e5SPeter A. G. Crosthwaite 1543e9f186e5SPeter A. G. Crosthwaite type_init(gem_register_types) 1544